blob: db6e456688a1e137214af933a870aaa5138ef80c [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny6e861322012-01-18 22:13:27 +00004 Copyright(c) 2007-2012 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
Jeff Kirsher876d2d62011-10-21 20:01:34 +000028#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
Auke Kok9d5c8242008-01-24 02:22:38 -080030#include <linux/module.h>
31#include <linux/types.h>
32#include <linux/init.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000033#include <linux/bitops.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080034#include <linux/vmalloc.h>
35#include <linux/pagemap.h>
36#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080037#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080039#include <net/checksum.h>
40#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000041#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080042#include <linux/mii.h>
43#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080045#include <linux/if_vlan.h>
46#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070047#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080048#include <linux/delay.h>
49#include <linux/interrupt.h>
Alexander Duyck7d13a7d2011-08-26 07:44:32 +000050#include <linux/ip.h>
51#include <linux/tcp.h>
52#include <linux/sctp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080053#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080054#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040055#include <linux/prefetch.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000056#include <linux/pm_runtime.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070057#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070058#include <linux/dca.h>
59#endif
Auke Kok9d5c8242008-01-24 02:22:38 -080060#include "igb.h"
61
Carolyn Wyborny200e5fd2012-05-31 23:39:30 +000062#define MAJ 4
63#define MIN 0
64#define BUILD 1
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080065#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Carolyn Wyborny929dd042011-05-26 03:02:26 +000066__stringify(BUILD) "-k"
Auke Kok9d5c8242008-01-24 02:22:38 -080067char igb_driver_name[] = "igb";
68char igb_driver_version[] = DRV_VERSION;
69static const char igb_driver_string[] =
70 "Intel(R) Gigabit Ethernet Network Driver";
Carolyn Wyborny6e861322012-01-18 22:13:27 +000071static const char igb_copyright[] = "Copyright (c) 2007-2012 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080072
Auke Kok9d5c8242008-01-24 02:22:38 -080073static const struct e1000_info *igb_info_tbl[] = {
74 [board_82575] = &e1000_82575_info,
75};
76
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000077static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000078 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
79 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
82 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000083 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
84 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
86 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000087 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
88 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
Carolyn Wyborny6493d242011-01-14 05:33:46 +000089 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000090 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
92 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +000093 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
94 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +000095 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
96 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -070097 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +000098 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +000099 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +0000102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +0000103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +0000104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -0800105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
108 /* required last entry */
109 {0, }
110};
111
112MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
113
114void igb_reset(struct igb_adapter *);
115static int igb_setup_all_tx_resources(struct igb_adapter *);
116static int igb_setup_all_rx_resources(struct igb_adapter *);
117static void igb_free_all_tx_resources(struct igb_adapter *);
118static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +0000119static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800120static int igb_probe(struct pci_dev *, const struct pci_device_id *);
121static void __devexit igb_remove(struct pci_dev *pdev);
122static int igb_sw_init(struct igb_adapter *);
123static int igb_open(struct net_device *);
124static int igb_close(struct net_device *);
125static void igb_configure_tx(struct igb_adapter *);
126static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800127static void igb_clean_all_tx_rings(struct igb_adapter *);
128static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700129static void igb_clean_tx_ring(struct igb_ring *);
130static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000131static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800132static void igb_update_phy_info(unsigned long);
133static void igb_watchdog(unsigned long);
134static void igb_watchdog_task(struct work_struct *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000135static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000136static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
137 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800138static int igb_change_mtu(struct net_device *, int);
139static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000140static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800141static irqreturn_t igb_intr(int irq, void *);
142static irqreturn_t igb_intr_msi(int irq, void *);
143static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000144static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700145#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000146static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700147static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700148#endif /* CONFIG_IGB_DCA */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700149static int igb_poll(struct napi_struct *, int);
Alexander Duyck13fde972011-10-05 13:35:24 +0000150static bool igb_clean_tx_irq(struct igb_q_vector *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000151static bool igb_clean_rx_irq(struct igb_q_vector *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800152static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
153static void igb_tx_timeout(struct net_device *);
154static void igb_reset_task(struct work_struct *);
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000155static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features);
Jiri Pirko8e586132011-12-08 19:52:37 -0500156static int igb_vlan_rx_add_vid(struct net_device *, u16);
157static int igb_vlan_rx_kill_vid(struct net_device *, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800158static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000159static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800160static void igb_ping_all_vfs(struct igb_adapter *);
161static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800162static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000163static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800164static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000165static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
166static int igb_ndo_set_vf_vlan(struct net_device *netdev,
167 int vf, u16 vlan, u8 qos);
168static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
169static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
170 struct ifla_vf_info *ivi);
Lior Levy17dc5662011-02-08 02:28:46 +0000171static void igb_check_vf_rate_limit(struct igb_adapter *);
RongQing Li46a01692011-10-18 22:52:35 +0000172
173#ifdef CONFIG_PCI_IOV
Greg Rose0224d662011-10-14 02:57:14 +0000174static int igb_vf_configure(struct igb_adapter *adapter, int vf);
Stefan Assmannf5571472012-08-18 04:06:11 +0000175static bool igb_vfs_are_assigned(struct igb_adapter *adapter);
RongQing Li46a01692011-10-18 22:52:35 +0000176#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800177
Auke Kok9d5c8242008-01-24 02:22:38 -0800178#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000179#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000180static int igb_suspend(struct device *);
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000181#endif
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000182static int igb_resume(struct device *);
183#ifdef CONFIG_PM_RUNTIME
184static int igb_runtime_suspend(struct device *dev);
185static int igb_runtime_resume(struct device *dev);
186static int igb_runtime_idle(struct device *dev);
187#endif
188static const struct dev_pm_ops igb_pm_ops = {
189 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
190 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
191 igb_runtime_idle)
192};
Auke Kok9d5c8242008-01-24 02:22:38 -0800193#endif
194static void igb_shutdown(struct pci_dev *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700195#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700196static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
197static struct notifier_block dca_notifier = {
198 .notifier_call = igb_notify_dca,
199 .next = NULL,
200 .priority = 0
201};
202#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800203#ifdef CONFIG_NET_POLL_CONTROLLER
204/* for netdump / net console */
205static void igb_netpoll(struct net_device *);
206#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800207#ifdef CONFIG_PCI_IOV
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000208static unsigned int max_vfs = 0;
209module_param(max_vfs, uint, 0);
210MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
211 "per physical function");
212#endif /* CONFIG_PCI_IOV */
213
Auke Kok9d5c8242008-01-24 02:22:38 -0800214static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
215 pci_channel_state_t);
216static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
217static void igb_io_resume(struct pci_dev *);
218
219static struct pci_error_handlers igb_err_handler = {
220 .error_detected = igb_io_error_detected,
221 .slot_reset = igb_io_slot_reset,
222 .resume = igb_io_resume,
223};
224
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +0000225static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
Auke Kok9d5c8242008-01-24 02:22:38 -0800226
227static struct pci_driver igb_driver = {
228 .name = igb_driver_name,
229 .id_table = igb_pci_tbl,
230 .probe = igb_probe,
231 .remove = __devexit_p(igb_remove),
232#ifdef CONFIG_PM
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000233 .driver.pm = &igb_pm_ops,
Auke Kok9d5c8242008-01-24 02:22:38 -0800234#endif
235 .shutdown = igb_shutdown,
236 .err_handler = &igb_err_handler
237};
238
239MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
240MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
241MODULE_LICENSE("GPL");
242MODULE_VERSION(DRV_VERSION);
243
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000244#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
245static int debug = -1;
246module_param(debug, int, 0);
247MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
248
Taku Izumic97ec422010-04-27 14:39:30 +0000249struct igb_reg_info {
250 u32 ofs;
251 char *name;
252};
253
254static const struct igb_reg_info igb_reg_info_tbl[] = {
255
256 /* General Registers */
257 {E1000_CTRL, "CTRL"},
258 {E1000_STATUS, "STATUS"},
259 {E1000_CTRL_EXT, "CTRL_EXT"},
260
261 /* Interrupt Registers */
262 {E1000_ICR, "ICR"},
263
264 /* RX Registers */
265 {E1000_RCTL, "RCTL"},
266 {E1000_RDLEN(0), "RDLEN"},
267 {E1000_RDH(0), "RDH"},
268 {E1000_RDT(0), "RDT"},
269 {E1000_RXDCTL(0), "RXDCTL"},
270 {E1000_RDBAL(0), "RDBAL"},
271 {E1000_RDBAH(0), "RDBAH"},
272
273 /* TX Registers */
274 {E1000_TCTL, "TCTL"},
275 {E1000_TDBAL(0), "TDBAL"},
276 {E1000_TDBAH(0), "TDBAH"},
277 {E1000_TDLEN(0), "TDLEN"},
278 {E1000_TDH(0), "TDH"},
279 {E1000_TDT(0), "TDT"},
280 {E1000_TXDCTL(0), "TXDCTL"},
281 {E1000_TDFH, "TDFH"},
282 {E1000_TDFT, "TDFT"},
283 {E1000_TDFHS, "TDFHS"},
284 {E1000_TDFPC, "TDFPC"},
285
286 /* List Terminator */
287 {}
288};
289
290/*
291 * igb_regdump - register printout routine
292 */
293static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
294{
295 int n = 0;
296 char rname[16];
297 u32 regs[8];
298
299 switch (reginfo->ofs) {
300 case E1000_RDLEN(0):
301 for (n = 0; n < 4; n++)
302 regs[n] = rd32(E1000_RDLEN(n));
303 break;
304 case E1000_RDH(0):
305 for (n = 0; n < 4; n++)
306 regs[n] = rd32(E1000_RDH(n));
307 break;
308 case E1000_RDT(0):
309 for (n = 0; n < 4; n++)
310 regs[n] = rd32(E1000_RDT(n));
311 break;
312 case E1000_RXDCTL(0):
313 for (n = 0; n < 4; n++)
314 regs[n] = rd32(E1000_RXDCTL(n));
315 break;
316 case E1000_RDBAL(0):
317 for (n = 0; n < 4; n++)
318 regs[n] = rd32(E1000_RDBAL(n));
319 break;
320 case E1000_RDBAH(0):
321 for (n = 0; n < 4; n++)
322 regs[n] = rd32(E1000_RDBAH(n));
323 break;
324 case E1000_TDBAL(0):
325 for (n = 0; n < 4; n++)
326 regs[n] = rd32(E1000_RDBAL(n));
327 break;
328 case E1000_TDBAH(0):
329 for (n = 0; n < 4; n++)
330 regs[n] = rd32(E1000_TDBAH(n));
331 break;
332 case E1000_TDLEN(0):
333 for (n = 0; n < 4; n++)
334 regs[n] = rd32(E1000_TDLEN(n));
335 break;
336 case E1000_TDH(0):
337 for (n = 0; n < 4; n++)
338 regs[n] = rd32(E1000_TDH(n));
339 break;
340 case E1000_TDT(0):
341 for (n = 0; n < 4; n++)
342 regs[n] = rd32(E1000_TDT(n));
343 break;
344 case E1000_TXDCTL(0):
345 for (n = 0; n < 4; n++)
346 regs[n] = rd32(E1000_TXDCTL(n));
347 break;
348 default:
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000349 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
Taku Izumic97ec422010-04-27 14:39:30 +0000350 return;
351 }
352
353 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000354 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
355 regs[2], regs[3]);
Taku Izumic97ec422010-04-27 14:39:30 +0000356}
357
358/*
359 * igb_dump - Print registers, tx-rings and rx-rings
360 */
361static void igb_dump(struct igb_adapter *adapter)
362{
363 struct net_device *netdev = adapter->netdev;
364 struct e1000_hw *hw = &adapter->hw;
365 struct igb_reg_info *reginfo;
Taku Izumic97ec422010-04-27 14:39:30 +0000366 struct igb_ring *tx_ring;
367 union e1000_adv_tx_desc *tx_desc;
368 struct my_u0 { u64 a; u64 b; } *u0;
Taku Izumic97ec422010-04-27 14:39:30 +0000369 struct igb_ring *rx_ring;
370 union e1000_adv_rx_desc *rx_desc;
371 u32 staterr;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +0000372 u16 i, n;
Taku Izumic97ec422010-04-27 14:39:30 +0000373
374 if (!netif_msg_hw(adapter))
375 return;
376
377 /* Print netdevice Info */
378 if (netdev) {
379 dev_info(&adapter->pdev->dev, "Net device Info\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000380 pr_info("Device Name state trans_start "
381 "last_rx\n");
382 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
383 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumic97ec422010-04-27 14:39:30 +0000384 }
385
386 /* Print Registers */
387 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000388 pr_info(" Register Name Value\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000389 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
390 reginfo->name; reginfo++) {
391 igb_regdump(hw, reginfo);
392 }
393
394 /* Print TX Ring Summary */
395 if (!netdev || !netif_running(netdev))
396 goto exit;
397
398 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000399 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000400 for (n = 0; n < adapter->num_tx_queues; n++) {
Alexander Duyck06034642011-08-26 07:44:22 +0000401 struct igb_tx_buffer *buffer_info;
Taku Izumic97ec422010-04-27 14:39:30 +0000402 tx_ring = adapter->tx_ring[n];
Alexander Duyck06034642011-08-26 07:44:22 +0000403 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000404 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
405 n, tx_ring->next_to_use, tx_ring->next_to_clean,
406 (u64)buffer_info->dma,
407 buffer_info->length,
408 buffer_info->next_to_watch,
409 (u64)buffer_info->time_stamp);
Taku Izumic97ec422010-04-27 14:39:30 +0000410 }
411
412 /* Print TX Rings */
413 if (!netif_msg_tx_done(adapter))
414 goto rx_ring_summary;
415
416 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
417
418 /* Transmit Descriptor Formats
419 *
420 * Advanced Transmit Descriptor
421 * +--------------------------------------------------------------+
422 * 0 | Buffer Address [63:0] |
423 * +--------------------------------------------------------------+
424 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
425 * +--------------------------------------------------------------+
426 * 63 46 45 40 39 38 36 35 32 31 24 15 0
427 */
428
429 for (n = 0; n < adapter->num_tx_queues; n++) {
430 tx_ring = adapter->tx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000431 pr_info("------------------------------------\n");
432 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
433 pr_info("------------------------------------\n");
434 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] "
435 "[bi->dma ] leng ntw timestamp "
436 "bi->skb\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000437
438 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000439 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000440 struct igb_tx_buffer *buffer_info;
Alexander Duyck601369062011-08-26 07:44:05 +0000441 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +0000442 buffer_info = &tx_ring->tx_buffer_info[i];
Taku Izumic97ec422010-04-27 14:39:30 +0000443 u0 = (struct my_u0 *)tx_desc;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000444 if (i == tx_ring->next_to_use &&
445 i == tx_ring->next_to_clean)
446 next_desc = " NTC/U";
447 else if (i == tx_ring->next_to_use)
448 next_desc = " NTU";
449 else if (i == tx_ring->next_to_clean)
450 next_desc = " NTC";
451 else
452 next_desc = "";
453
454 pr_info("T [0x%03X] %016llX %016llX %016llX"
455 " %04X %p %016llX %p%s\n", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000456 le64_to_cpu(u0->a),
457 le64_to_cpu(u0->b),
458 (u64)buffer_info->dma,
459 buffer_info->length,
460 buffer_info->next_to_watch,
461 (u64)buffer_info->time_stamp,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000462 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000463
Emil Tantilovb6695882012-07-28 05:07:48 +0000464 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumic97ec422010-04-27 14:39:30 +0000465 print_hex_dump(KERN_INFO, "",
466 DUMP_PREFIX_ADDRESS,
Emil Tantilovb6695882012-07-28 05:07:48 +0000467 16, 1, buffer_info->skb->data,
Taku Izumic97ec422010-04-27 14:39:30 +0000468 buffer_info->length, true);
469 }
470 }
471
472 /* Print RX Rings Summary */
473rx_ring_summary:
474 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000475 pr_info("Queue [NTU] [NTC]\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000476 for (n = 0; n < adapter->num_rx_queues; n++) {
477 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000478 pr_info(" %5d %5X %5X\n",
479 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumic97ec422010-04-27 14:39:30 +0000480 }
481
482 /* Print RX Rings */
483 if (!netif_msg_rx_status(adapter))
484 goto exit;
485
486 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
487
488 /* Advanced Receive Descriptor (Read) Format
489 * 63 1 0
490 * +-----------------------------------------------------+
491 * 0 | Packet Buffer Address [63:1] |A0/NSE|
492 * +----------------------------------------------+------+
493 * 8 | Header Buffer Address [63:1] | DD |
494 * +-----------------------------------------------------+
495 *
496 *
497 * Advanced Receive Descriptor (Write-Back) Format
498 *
499 * 63 48 47 32 31 30 21 20 17 16 4 3 0
500 * +------------------------------------------------------+
501 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
502 * | Checksum Ident | | | | Type | Type |
503 * +------------------------------------------------------+
504 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
505 * +------------------------------------------------------+
506 * 63 48 47 32 31 20 19 0
507 */
508
509 for (n = 0; n < adapter->num_rx_queues; n++) {
510 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000511 pr_info("------------------------------------\n");
512 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
513 pr_info("------------------------------------\n");
514 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] "
515 "[bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
516 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] -----"
517 "----------- [bi->skb] <-- Adv Rx Write-Back format\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000518
519 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000520 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000521 struct igb_rx_buffer *buffer_info;
522 buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck601369062011-08-26 07:44:05 +0000523 rx_desc = IGB_RX_DESC(rx_ring, i);
Taku Izumic97ec422010-04-27 14:39:30 +0000524 u0 = (struct my_u0 *)rx_desc;
525 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000526
527 if (i == rx_ring->next_to_use)
528 next_desc = " NTU";
529 else if (i == rx_ring->next_to_clean)
530 next_desc = " NTC";
531 else
532 next_desc = "";
533
Taku Izumic97ec422010-04-27 14:39:30 +0000534 if (staterr & E1000_RXD_STAT_DD) {
535 /* Descriptor Done */
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000536 pr_info("%s[0x%03X] %016llX %016llX -------"
537 "--------- %p%s\n", "RWB", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000538 le64_to_cpu(u0->a),
539 le64_to_cpu(u0->b),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000540 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000541 } else {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000542 pr_info("%s[0x%03X] %016llX %016llX %016llX"
543 " %p%s\n", "R ", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000544 le64_to_cpu(u0->a),
545 le64_to_cpu(u0->b),
546 (u64)buffer_info->dma,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000547 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000548
Emil Tantilovb6695882012-07-28 05:07:48 +0000549 if (netif_msg_pktdata(adapter) &&
550 buffer_info->dma && buffer_info->skb) {
Taku Izumic97ec422010-04-27 14:39:30 +0000551 print_hex_dump(KERN_INFO, "",
Emil Tantilovb6695882012-07-28 05:07:48 +0000552 DUMP_PREFIX_ADDRESS,
553 16, 1, buffer_info->skb->data,
554 IGB_RX_HDR_LEN, true);
Alexander Duyck44390ca2011-08-26 07:43:38 +0000555 print_hex_dump(KERN_INFO, "",
556 DUMP_PREFIX_ADDRESS,
557 16, 1,
Emil Tantilovb6695882012-07-28 05:07:48 +0000558 page_address(buffer_info->page) +
559 buffer_info->page_offset,
Alexander Duyck44390ca2011-08-26 07:43:38 +0000560 PAGE_SIZE/2, true);
Taku Izumic97ec422010-04-27 14:39:30 +0000561 }
562 }
Taku Izumic97ec422010-04-27 14:39:30 +0000563 }
564 }
565
566exit:
567 return;
568}
569
Auke Kok9d5c8242008-01-24 02:22:38 -0800570/**
Alexander Duyckc0410762010-03-25 13:10:08 +0000571 * igb_get_hw_dev - return device
Auke Kok9d5c8242008-01-24 02:22:38 -0800572 * used by hardware layer to print debugging information
573 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000574struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800575{
576 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000577 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800578}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000579
580/**
Auke Kok9d5c8242008-01-24 02:22:38 -0800581 * igb_init_module - Driver Registration Routine
582 *
583 * igb_init_module is the first routine called when the driver is
584 * loaded. All it does is register with the PCI subsystem.
585 **/
586static int __init igb_init_module(void)
587{
588 int ret;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000589 pr_info("%s - version %s\n",
Auke Kok9d5c8242008-01-24 02:22:38 -0800590 igb_driver_string, igb_driver_version);
591
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000592 pr_info("%s\n", igb_copyright);
Auke Kok9d5c8242008-01-24 02:22:38 -0800593
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700594#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700595 dca_register_notify(&dca_notifier);
596#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800597 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800598 return ret;
599}
600
601module_init(igb_init_module);
602
603/**
604 * igb_exit_module - Driver Exit Cleanup Routine
605 *
606 * igb_exit_module is called just before the driver is removed
607 * from memory.
608 **/
609static void __exit igb_exit_module(void)
610{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700611#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700612 dca_unregister_notify(&dca_notifier);
613#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800614 pci_unregister_driver(&igb_driver);
615}
616
617module_exit(igb_exit_module);
618
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800619#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
620/**
621 * igb_cache_ring_register - Descriptor ring to register mapping
622 * @adapter: board private structure to initialize
623 *
624 * Once we know the feature-set enabled for the device, we'll cache
625 * the register offset the descriptor ring is assigned to.
626 **/
627static void igb_cache_ring_register(struct igb_adapter *adapter)
628{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000629 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000630 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800631
632 switch (adapter->hw.mac.type) {
633 case e1000_82576:
634 /* The queues are allocated for virtualization such that VF 0
635 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
636 * In order to avoid collision we start at the first free queue
637 * and continue consuming queues in the same sequence
638 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000639 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000640 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000641 adapter->rx_ring[i]->reg_idx = rbase_offset +
642 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000643 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800644 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000645 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000646 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000647 case e1000_i210:
648 case e1000_i211:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800649 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000650 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000651 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000652 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000653 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800654 break;
655 }
656}
657
Alexander Duyck047e0032009-10-27 15:49:27 +0000658static void igb_free_queues(struct igb_adapter *adapter)
659{
Alexander Duyck3025a442010-02-17 01:02:39 +0000660 int i;
Alexander Duyck047e0032009-10-27 15:49:27 +0000661
Alexander Duyck3025a442010-02-17 01:02:39 +0000662 for (i = 0; i < adapter->num_tx_queues; i++) {
663 kfree(adapter->tx_ring[i]);
664 adapter->tx_ring[i] = NULL;
665 }
666 for (i = 0; i < adapter->num_rx_queues; i++) {
667 kfree(adapter->rx_ring[i]);
668 adapter->rx_ring[i] = NULL;
669 }
Alexander Duyck047e0032009-10-27 15:49:27 +0000670 adapter->num_rx_queues = 0;
671 adapter->num_tx_queues = 0;
672}
673
Auke Kok9d5c8242008-01-24 02:22:38 -0800674/**
675 * igb_alloc_queues - Allocate memory for all rings
676 * @adapter: board private structure to initialize
677 *
678 * We allocate one ring per queue at run-time since we don't know the
679 * number of queues at compile-time.
680 **/
681static int igb_alloc_queues(struct igb_adapter *adapter)
682{
Alexander Duyck3025a442010-02-17 01:02:39 +0000683 struct igb_ring *ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800684 int i;
685
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700686 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckf33005a2012-09-13 06:27:55 +0000687 ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
Alexander Duyck3025a442010-02-17 01:02:39 +0000688 if (!ring)
689 goto err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800690 ring->count = adapter->tx_ring_count;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700691 ring->queue_index = i;
Alexander Duyck59d71982010-04-27 13:09:25 +0000692 ring->dev = &adapter->pdev->dev;
Alexander Duycke694e962009-10-27 15:53:06 +0000693 ring->netdev = adapter->netdev;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000694 /* For 82575, context index must be unique per ring. */
695 if (adapter->hw.mac.type == e1000_82575)
Alexander Duyck866cff02011-08-26 07:45:36 +0000696 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
Alexander Duyck3025a442010-02-17 01:02:39 +0000697 adapter->tx_ring[i] = ring;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700698 }
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000699
Auke Kok9d5c8242008-01-24 02:22:38 -0800700 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckf33005a2012-09-13 06:27:55 +0000701 ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
Alexander Duyck3025a442010-02-17 01:02:39 +0000702 if (!ring)
703 goto err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800704 ring->count = adapter->rx_ring_count;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700705 ring->queue_index = i;
Alexander Duyck59d71982010-04-27 13:09:25 +0000706 ring->dev = &adapter->pdev->dev;
Alexander Duycke694e962009-10-27 15:53:06 +0000707 ring->netdev = adapter->netdev;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000708 /* set flag indicating ring supports SCTP checksum offload */
709 if (adapter->hw.mac.type >= e1000_82576)
Alexander Duyck866cff02011-08-26 07:45:36 +0000710 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
Alexander Duyck8be10e92011-08-26 07:47:11 +0000711
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000712 /*
713 * On i350, i210, and i211, loopback VLAN packets
714 * have the tag byte-swapped.
715 * */
716 if (adapter->hw.mac.type >= e1000_i350)
Alexander Duyck8be10e92011-08-26 07:47:11 +0000717 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
718
Alexander Duyck3025a442010-02-17 01:02:39 +0000719 adapter->rx_ring[i] = ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800720 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800721
722 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +0000723
Auke Kok9d5c8242008-01-24 02:22:38 -0800724 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800725
Alexander Duyck047e0032009-10-27 15:49:27 +0000726err:
727 igb_free_queues(adapter);
Alexander Duycka88f10e2008-07-08 15:13:38 -0700728
Alexander Duyck047e0032009-10-27 15:49:27 +0000729 return -ENOMEM;
Alexander Duycka88f10e2008-07-08 15:13:38 -0700730}
731
Alexander Duyck4be000c2011-08-26 07:45:52 +0000732/**
733 * igb_write_ivar - configure ivar for given MSI-X vector
734 * @hw: pointer to the HW structure
735 * @msix_vector: vector number we are allocating to a given ring
736 * @index: row index of IVAR register to write within IVAR table
737 * @offset: column offset of in IVAR, should be multiple of 8
738 *
739 * This function is intended to handle the writing of the IVAR register
740 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
741 * each containing an cause allocation for an Rx and Tx ring, and a
742 * variable number of rows depending on the number of queues supported.
743 **/
744static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
745 int index, int offset)
746{
747 u32 ivar = array_rd32(E1000_IVAR0, index);
748
749 /* clear any bits that are currently set */
750 ivar &= ~((u32)0xFF << offset);
751
752 /* write vector and valid bit */
753 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
754
755 array_wr32(E1000_IVAR0, index, ivar);
756}
757
Auke Kok9d5c8242008-01-24 02:22:38 -0800758#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000759static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800760{
Alexander Duyck047e0032009-10-27 15:49:27 +0000761 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800762 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck047e0032009-10-27 15:49:27 +0000763 int rx_queue = IGB_N0_QUEUE;
764 int tx_queue = IGB_N0_QUEUE;
Alexander Duyck4be000c2011-08-26 07:45:52 +0000765 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000766
Alexander Duyck0ba82992011-08-26 07:45:47 +0000767 if (q_vector->rx.ring)
768 rx_queue = q_vector->rx.ring->reg_idx;
769 if (q_vector->tx.ring)
770 tx_queue = q_vector->tx.ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700771
772 switch (hw->mac.type) {
773 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800774 /* The 82575 assigns vectors using a bitmask, which matches the
775 bitmask for the EICR/EIMS/EIMC registers. To assign one
776 or more queues to a vector, we write the appropriate bits
777 into the MSIXBM register for that vector. */
Alexander Duyck047e0032009-10-27 15:49:27 +0000778 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800779 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000780 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800781 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000782 if (!adapter->msix_entries && msix_vector == 0)
783 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800784 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000785 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700786 break;
787 case e1000_82576:
Alexander Duyck4be000c2011-08-26 07:45:52 +0000788 /*
789 * 82576 uses a table that essentially consists of 2 columns
790 * with 8 rows. The ordering is column-major so we use the
791 * lower 3 bits as the row index, and the 4th bit as the
792 * column offset.
793 */
794 if (rx_queue > IGB_N0_QUEUE)
795 igb_write_ivar(hw, msix_vector,
796 rx_queue & 0x7,
797 (rx_queue & 0x8) << 1);
798 if (tx_queue > IGB_N0_QUEUE)
799 igb_write_ivar(hw, msix_vector,
800 tx_queue & 0x7,
801 ((tx_queue & 0x8) << 1) + 8);
Alexander Duyck047e0032009-10-27 15:49:27 +0000802 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700803 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000804 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000805 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000806 case e1000_i210:
807 case e1000_i211:
Alexander Duyck4be000c2011-08-26 07:45:52 +0000808 /*
809 * On 82580 and newer adapters the scheme is similar to 82576
810 * however instead of ordering column-major we have things
811 * ordered row-major. So we traverse the table by using
812 * bit 0 as the column offset, and the remaining bits as the
813 * row index.
814 */
815 if (rx_queue > IGB_N0_QUEUE)
816 igb_write_ivar(hw, msix_vector,
817 rx_queue >> 1,
818 (rx_queue & 0x1) << 4);
819 if (tx_queue > IGB_N0_QUEUE)
820 igb_write_ivar(hw, msix_vector,
821 tx_queue >> 1,
822 ((tx_queue & 0x1) << 4) + 8);
Alexander Duyck55cac242009-11-19 12:42:21 +0000823 q_vector->eims_value = 1 << msix_vector;
824 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700825 default:
826 BUG();
827 break;
828 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000829
830 /* add q_vector eims value to global eims_enable_mask */
831 adapter->eims_enable_mask |= q_vector->eims_value;
832
833 /* configure q_vector to set itr on first interrupt */
834 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800835}
836
837/**
838 * igb_configure_msix - Configure MSI-X hardware
839 *
840 * igb_configure_msix sets up the hardware to properly
841 * generate MSI-X interrupts.
842 **/
843static void igb_configure_msix(struct igb_adapter *adapter)
844{
845 u32 tmp;
846 int i, vector = 0;
847 struct e1000_hw *hw = &adapter->hw;
848
849 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800850
851 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700852 switch (hw->mac.type) {
853 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800854 tmp = rd32(E1000_CTRL_EXT);
855 /* enable MSI-X PBA support*/
856 tmp |= E1000_CTRL_EXT_PBA_CLR;
857
858 /* Auto-Mask interrupts upon ICR read. */
859 tmp |= E1000_CTRL_EXT_EIAME;
860 tmp |= E1000_CTRL_EXT_IRCA;
861
862 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000863
864 /* enable msix_other interrupt */
865 array_wr32(E1000_MSIXBM(0), vector++,
866 E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700867 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800868
Alexander Duyck2d064c02008-07-08 15:10:12 -0700869 break;
870
871 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000872 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000873 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000874 case e1000_i210:
875 case e1000_i211:
Alexander Duyck047e0032009-10-27 15:49:27 +0000876 /* Turn on MSI-X capability first, or our settings
877 * won't stick. And it will take days to debug. */
878 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
879 E1000_GPIE_PBA | E1000_GPIE_EIAME |
880 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700881
Alexander Duyck047e0032009-10-27 15:49:27 +0000882 /* enable msix_other interrupt */
883 adapter->eims_other = 1 << vector;
884 tmp = (vector++ | E1000_IVAR_VALID) << 8;
885
886 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700887 break;
888 default:
889 /* do nothing, since nothing else supports MSI-X */
890 break;
891 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000892
893 adapter->eims_enable_mask |= adapter->eims_other;
894
Alexander Duyck26b39272010-02-17 01:00:41 +0000895 for (i = 0; i < adapter->num_q_vectors; i++)
896 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000897
Auke Kok9d5c8242008-01-24 02:22:38 -0800898 wrfl();
899}
900
901/**
902 * igb_request_msix - Initialize MSI-X interrupts
903 *
904 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
905 * kernel.
906 **/
907static int igb_request_msix(struct igb_adapter *adapter)
908{
909 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000910 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -0800911 int i, err = 0, vector = 0;
912
Auke Kok9d5c8242008-01-24 02:22:38 -0800913 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800914 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800915 if (err)
916 goto out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000917 vector++;
918
919 for (i = 0; i < adapter->num_q_vectors; i++) {
920 struct igb_q_vector *q_vector = adapter->q_vector[i];
921
922 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
923
Alexander Duyck0ba82992011-08-26 07:45:47 +0000924 if (q_vector->rx.ring && q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000925 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000926 q_vector->rx.ring->queue_index);
927 else if (q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000928 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000929 q_vector->tx.ring->queue_index);
930 else if (q_vector->rx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000931 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000932 q_vector->rx.ring->queue_index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000933 else
934 sprintf(q_vector->name, "%s-unused", netdev->name);
935
936 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800937 igb_msix_ring, 0, q_vector->name,
Alexander Duyck047e0032009-10-27 15:49:27 +0000938 q_vector);
939 if (err)
940 goto out;
941 vector++;
942 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800943
Auke Kok9d5c8242008-01-24 02:22:38 -0800944 igb_configure_msix(adapter);
945 return 0;
946out:
947 return err;
948}
949
950static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
951{
952 if (adapter->msix_entries) {
953 pci_disable_msix(adapter->pdev);
954 kfree(adapter->msix_entries);
955 adapter->msix_entries = NULL;
Alexander Duyck047e0032009-10-27 15:49:27 +0000956 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800957 pci_disable_msi(adapter->pdev);
Alexander Duyck047e0032009-10-27 15:49:27 +0000958 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800959}
960
Alexander Duyck047e0032009-10-27 15:49:27 +0000961/**
962 * igb_free_q_vectors - Free memory allocated for interrupt vectors
963 * @adapter: board private structure to initialize
964 *
965 * This function frees the memory allocated to the q_vectors. In addition if
966 * NAPI is enabled it will delete any references to the NAPI struct prior
967 * to freeing the q_vector.
968 **/
969static void igb_free_q_vectors(struct igb_adapter *adapter)
970{
971 int v_idx;
972
973 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
974 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
975 adapter->q_vector[v_idx] = NULL;
Nick Nunleyfe0592b2010-02-17 01:05:35 +0000976 if (!q_vector)
977 continue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000978 netif_napi_del(&q_vector->napi);
979 kfree(q_vector);
980 }
981 adapter->num_q_vectors = 0;
982}
983
984/**
985 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
986 *
987 * This function resets the device so that it has 0 rx queues, tx queues, and
988 * MSI-X interrupts allocated.
989 */
990static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
991{
992 igb_free_queues(adapter);
993 igb_free_q_vectors(adapter);
994 igb_reset_interrupt_capability(adapter);
995}
Auke Kok9d5c8242008-01-24 02:22:38 -0800996
997/**
998 * igb_set_interrupt_capability - set MSI or MSI-X if supported
999 *
1000 * Attempt to configure interrupts using the best available
1001 * capabilities of the hardware and kernel.
1002 **/
Ben Hutchings21adef32010-09-27 08:28:39 +00001003static int igb_set_interrupt_capability(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08001004{
1005 int err;
1006 int numvecs, i;
1007
Alexander Duyck83b71802009-02-06 23:15:45 +00001008 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +00001009 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +00001010 if (adapter->vfs_allocated_count)
1011 adapter->num_tx_queues = 1;
1012 else
1013 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +00001014
Alexander Duyck047e0032009-10-27 15:49:27 +00001015 /* start with one vector for every rx queue */
1016 numvecs = adapter->num_rx_queues;
1017
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001018 /* if tx handler is separate add 1 for every tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +00001019 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1020 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +00001021
1022 /* store the number of vectors reserved for queues */
1023 adapter->num_q_vectors = numvecs;
1024
1025 /* add 1 vector for link status interrupts */
1026 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -08001027 adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
1028 GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001029
Auke Kok9d5c8242008-01-24 02:22:38 -08001030 if (!adapter->msix_entries)
1031 goto msi_only;
1032
1033 for (i = 0; i < numvecs; i++)
1034 adapter->msix_entries[i].entry = i;
1035
1036 err = pci_enable_msix(adapter->pdev,
1037 adapter->msix_entries,
1038 numvecs);
1039 if (err == 0)
Alexander Duyck34a20e82008-08-26 04:25:13 -07001040 goto out;
Auke Kok9d5c8242008-01-24 02:22:38 -08001041
1042 igb_reset_interrupt_capability(adapter);
1043
1044 /* If we can't do MSI-X, try MSI */
1045msi_only:
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001046#ifdef CONFIG_PCI_IOV
1047 /* disable SR-IOV for non MSI-X configurations */
1048 if (adapter->vf_data) {
1049 struct e1000_hw *hw = &adapter->hw;
1050 /* disable iov and allow time for transactions to clear */
1051 pci_disable_sriov(adapter->pdev);
1052 msleep(500);
1053
1054 kfree(adapter->vf_data);
1055 adapter->vf_data = NULL;
1056 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001057 wrfl();
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001058 msleep(100);
1059 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1060 }
1061#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001062 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001063 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001064 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001065 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001066 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001067 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001068 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001069 adapter->flags |= IGB_FLAG_HAS_MSI;
Alexander Duyck34a20e82008-08-26 04:25:13 -07001070out:
Ben Hutchings21adef32010-09-27 08:28:39 +00001071 /* Notify the stack of the (possibly) reduced queue counts. */
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00001072 rtnl_lock();
Ben Hutchings21adef32010-09-27 08:28:39 +00001073 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00001074 err = netif_set_real_num_rx_queues(adapter->netdev,
1075 adapter->num_rx_queues);
1076 rtnl_unlock();
1077 return err;
Auke Kok9d5c8242008-01-24 02:22:38 -08001078}
1079
1080/**
Alexander Duyck047e0032009-10-27 15:49:27 +00001081 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1082 * @adapter: board private structure to initialize
1083 *
1084 * We allocate one q_vector per queue interrupt. If allocation fails we
1085 * return -ENOMEM.
1086 **/
1087static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1088{
1089 struct igb_q_vector *q_vector;
1090 struct e1000_hw *hw = &adapter->hw;
1091 int v_idx;
1092
1093 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckf33005a2012-09-13 06:27:55 +00001094 q_vector = kzalloc(sizeof(struct igb_q_vector),
1095 GFP_KERNEL);
Alexander Duyck047e0032009-10-27 15:49:27 +00001096 if (!q_vector)
1097 goto err_out;
1098 q_vector->adapter = adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00001099 q_vector->itr_register = hw->hw_addr + E1000_EITR(0);
1100 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001101 netif_napi_add(adapter->netdev, &q_vector->napi, igb_poll, 64);
1102 adapter->q_vector[v_idx] = q_vector;
1103 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001104
Alexander Duyck047e0032009-10-27 15:49:27 +00001105 return 0;
1106
1107err_out:
Nick Nunleyfe0592b2010-02-17 01:05:35 +00001108 igb_free_q_vectors(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001109 return -ENOMEM;
1110}
1111
1112static void igb_map_rx_ring_to_vector(struct igb_adapter *adapter,
1113 int ring_idx, int v_idx)
1114{
Alexander Duyck3025a442010-02-17 01:02:39 +00001115 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001116
Alexander Duyck0ba82992011-08-26 07:45:47 +00001117 q_vector->rx.ring = adapter->rx_ring[ring_idx];
1118 q_vector->rx.ring->q_vector = q_vector;
1119 q_vector->rx.count++;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001120 q_vector->itr_val = adapter->rx_itr_setting;
1121 if (q_vector->itr_val && q_vector->itr_val <= 3)
1122 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001123}
1124
1125static void igb_map_tx_ring_to_vector(struct igb_adapter *adapter,
1126 int ring_idx, int v_idx)
1127{
Alexander Duyck3025a442010-02-17 01:02:39 +00001128 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001129
Alexander Duyck0ba82992011-08-26 07:45:47 +00001130 q_vector->tx.ring = adapter->tx_ring[ring_idx];
1131 q_vector->tx.ring->q_vector = q_vector;
1132 q_vector->tx.count++;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001133 q_vector->itr_val = adapter->tx_itr_setting;
Alexander Duyck0ba82992011-08-26 07:45:47 +00001134 q_vector->tx.work_limit = adapter->tx_work_limit;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001135 if (q_vector->itr_val && q_vector->itr_val <= 3)
1136 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001137}
1138
1139/**
1140 * igb_map_ring_to_vector - maps allocated queues to vectors
1141 *
1142 * This function maps the recently allocated queues to vectors.
1143 **/
1144static int igb_map_ring_to_vector(struct igb_adapter *adapter)
1145{
1146 int i;
1147 int v_idx = 0;
1148
1149 if ((adapter->num_q_vectors < adapter->num_rx_queues) ||
1150 (adapter->num_q_vectors < adapter->num_tx_queues))
1151 return -ENOMEM;
1152
1153 if (adapter->num_q_vectors >=
1154 (adapter->num_rx_queues + adapter->num_tx_queues)) {
1155 for (i = 0; i < adapter->num_rx_queues; i++)
1156 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
1157 for (i = 0; i < adapter->num_tx_queues; i++)
1158 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
1159 } else {
1160 for (i = 0; i < adapter->num_rx_queues; i++) {
1161 if (i < adapter->num_tx_queues)
1162 igb_map_tx_ring_to_vector(adapter, i, v_idx);
1163 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
1164 }
1165 for (; i < adapter->num_tx_queues; i++)
1166 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
1167 }
1168 return 0;
1169}
1170
1171/**
1172 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1173 *
1174 * This function initializes the interrupts and allocates all of the queues.
1175 **/
1176static int igb_init_interrupt_scheme(struct igb_adapter *adapter)
1177{
1178 struct pci_dev *pdev = adapter->pdev;
1179 int err;
1180
Ben Hutchings21adef32010-09-27 08:28:39 +00001181 err = igb_set_interrupt_capability(adapter);
1182 if (err)
1183 return err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001184
1185 err = igb_alloc_q_vectors(adapter);
1186 if (err) {
1187 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1188 goto err_alloc_q_vectors;
1189 }
1190
1191 err = igb_alloc_queues(adapter);
1192 if (err) {
1193 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
1194 goto err_alloc_queues;
1195 }
1196
1197 err = igb_map_ring_to_vector(adapter);
1198 if (err) {
1199 dev_err(&pdev->dev, "Invalid q_vector to ring mapping\n");
1200 goto err_map_queues;
1201 }
1202
1203
1204 return 0;
1205err_map_queues:
1206 igb_free_queues(adapter);
1207err_alloc_queues:
1208 igb_free_q_vectors(adapter);
1209err_alloc_q_vectors:
1210 igb_reset_interrupt_capability(adapter);
1211 return err;
1212}
1213
1214/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001215 * igb_request_irq - initialize interrupts
1216 *
1217 * Attempts to configure interrupts using the best available
1218 * capabilities of the hardware and kernel.
1219 **/
1220static int igb_request_irq(struct igb_adapter *adapter)
1221{
1222 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001223 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001224 int err = 0;
1225
1226 if (adapter->msix_entries) {
1227 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001228 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001229 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001230 /* fall back to MSI */
Alexander Duyck047e0032009-10-27 15:49:27 +00001231 igb_clear_interrupt_scheme(adapter);
Alexander Duyckc74d5882011-08-26 07:46:45 +00001232 if (!pci_enable_msi(pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001233 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001234 igb_free_all_tx_resources(adapter);
1235 igb_free_all_rx_resources(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001236 adapter->num_tx_queues = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001237 adapter->num_rx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001238 adapter->num_q_vectors = 1;
1239 err = igb_alloc_q_vectors(adapter);
1240 if (err) {
1241 dev_err(&pdev->dev,
1242 "Unable to allocate memory for vectors\n");
1243 goto request_done;
1244 }
1245 err = igb_alloc_queues(adapter);
1246 if (err) {
1247 dev_err(&pdev->dev,
1248 "Unable to allocate memory for queues\n");
1249 igb_free_q_vectors(adapter);
1250 goto request_done;
1251 }
1252 igb_setup_all_tx_resources(adapter);
1253 igb_setup_all_rx_resources(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001254 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001255
Alexander Duyckc74d5882011-08-26 07:46:45 +00001256 igb_assign_vector(adapter->q_vector[0], 0);
1257
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001258 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Alexander Duyckc74d5882011-08-26 07:46:45 +00001259 err = request_irq(pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001260 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001261 if (!err)
1262 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001263
Auke Kok9d5c8242008-01-24 02:22:38 -08001264 /* fall back to legacy interrupts */
1265 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001266 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001267 }
1268
Alexander Duyckc74d5882011-08-26 07:46:45 +00001269 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001270 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001271
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001272 if (err)
Alexander Duyckc74d5882011-08-26 07:46:45 +00001273 dev_err(&pdev->dev, "Error %d getting interrupt\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001274 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001275
1276request_done:
1277 return err;
1278}
1279
1280static void igb_free_irq(struct igb_adapter *adapter)
1281{
Auke Kok9d5c8242008-01-24 02:22:38 -08001282 if (adapter->msix_entries) {
1283 int vector = 0, i;
1284
Alexander Duyck047e0032009-10-27 15:49:27 +00001285 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001286
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001287 for (i = 0; i < adapter->num_q_vectors; i++)
Alexander Duyck047e0032009-10-27 15:49:27 +00001288 free_irq(adapter->msix_entries[vector++].vector,
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001289 adapter->q_vector[i]);
Alexander Duyck047e0032009-10-27 15:49:27 +00001290 } else {
1291 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001292 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001293}
1294
1295/**
1296 * igb_irq_disable - Mask off interrupt generation on the NIC
1297 * @adapter: board private structure
1298 **/
1299static void igb_irq_disable(struct igb_adapter *adapter)
1300{
1301 struct e1000_hw *hw = &adapter->hw;
1302
Alexander Duyck25568a52009-10-27 23:49:59 +00001303 /*
1304 * we need to be careful when disabling interrupts. The VFs are also
1305 * mapped into these registers and so clearing the bits can cause
1306 * issues on the VF drivers so we only need to clear what we set
1307 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001308 if (adapter->msix_entries) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001309 u32 regval = rd32(E1000_EIAM);
1310 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1311 wr32(E1000_EIMC, adapter->eims_enable_mask);
1312 regval = rd32(E1000_EIAC);
1313 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001314 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001315
1316 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001317 wr32(E1000_IMC, ~0);
1318 wrfl();
Emil Tantilov81a61852010-08-02 14:40:52 +00001319 if (adapter->msix_entries) {
1320 int i;
1321 for (i = 0; i < adapter->num_q_vectors; i++)
1322 synchronize_irq(adapter->msix_entries[i].vector);
1323 } else {
1324 synchronize_irq(adapter->pdev->irq);
1325 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001326}
1327
1328/**
1329 * igb_irq_enable - Enable default interrupt generation settings
1330 * @adapter: board private structure
1331 **/
1332static void igb_irq_enable(struct igb_adapter *adapter)
1333{
1334 struct e1000_hw *hw = &adapter->hw;
1335
1336 if (adapter->msix_entries) {
Alexander Duyck06218a82011-08-26 07:46:55 +00001337 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001338 u32 regval = rd32(E1000_EIAC);
1339 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1340 regval = rd32(E1000_EIAM);
1341 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001342 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001343 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001344 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001345 ims |= E1000_IMS_VMMB;
1346 }
1347 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001348 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001349 wr32(E1000_IMS, IMS_ENABLE_MASK |
1350 E1000_IMS_DRSTA);
1351 wr32(E1000_IAM, IMS_ENABLE_MASK |
1352 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001353 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001354}
1355
1356static void igb_update_mng_vlan(struct igb_adapter *adapter)
1357{
Alexander Duyck51466232009-10-27 23:47:35 +00001358 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001359 u16 vid = adapter->hw.mng_cookie.vlan_id;
1360 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001361
Alexander Duyck51466232009-10-27 23:47:35 +00001362 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1363 /* add VID to filter table */
1364 igb_vfta_set(hw, vid, true);
1365 adapter->mng_vlan_id = vid;
1366 } else {
1367 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1368 }
1369
1370 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1371 (vid != old_vid) &&
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001372 !test_bit(old_vid, adapter->active_vlans)) {
Alexander Duyck51466232009-10-27 23:47:35 +00001373 /* remove VID from filter table */
1374 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001375 }
1376}
1377
1378/**
1379 * igb_release_hw_control - release control of the h/w to f/w
1380 * @adapter: address of board private structure
1381 *
1382 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1383 * For ASF and Pass Through versions of f/w this means that the
1384 * driver is no longer loaded.
1385 *
1386 **/
1387static void igb_release_hw_control(struct igb_adapter *adapter)
1388{
1389 struct e1000_hw *hw = &adapter->hw;
1390 u32 ctrl_ext;
1391
1392 /* Let firmware take over control of h/w */
1393 ctrl_ext = rd32(E1000_CTRL_EXT);
1394 wr32(E1000_CTRL_EXT,
1395 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1396}
1397
Auke Kok9d5c8242008-01-24 02:22:38 -08001398/**
1399 * igb_get_hw_control - get control of the h/w from f/w
1400 * @adapter: address of board private structure
1401 *
1402 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1403 * For ASF and Pass Through versions of f/w this means that
1404 * the driver is loaded.
1405 *
1406 **/
1407static void igb_get_hw_control(struct igb_adapter *adapter)
1408{
1409 struct e1000_hw *hw = &adapter->hw;
1410 u32 ctrl_ext;
1411
1412 /* Let firmware know the driver has taken over */
1413 ctrl_ext = rd32(E1000_CTRL_EXT);
1414 wr32(E1000_CTRL_EXT,
1415 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1416}
1417
Auke Kok9d5c8242008-01-24 02:22:38 -08001418/**
1419 * igb_configure - configure the hardware for RX and TX
1420 * @adapter: private board structure
1421 **/
1422static void igb_configure(struct igb_adapter *adapter)
1423{
1424 struct net_device *netdev = adapter->netdev;
1425 int i;
1426
1427 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001428 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001429
1430 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001431
Alexander Duyck85b430b2009-10-27 15:50:29 +00001432 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001433 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001434 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001435
1436 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001437 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001438
1439 igb_rx_fifo_flush_82575(&adapter->hw);
1440
Alexander Duyckc493ea42009-03-20 00:16:50 +00001441 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001442 * at least 1 descriptor unused to make sure
1443 * next_to_use != next_to_clean */
1444 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001445 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckcd392f52011-08-26 07:43:59 +00001446 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001447 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001448}
1449
Nick Nunley88a268c2010-02-17 01:01:59 +00001450/**
1451 * igb_power_up_link - Power up the phy/serdes link
1452 * @adapter: address of board private structure
1453 **/
1454void igb_power_up_link(struct igb_adapter *adapter)
1455{
Akeem G. Abodunrin76886592012-07-17 04:51:18 +00001456 igb_reset_phy(&adapter->hw);
1457
Nick Nunley88a268c2010-02-17 01:01:59 +00001458 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1459 igb_power_up_phy_copper(&adapter->hw);
1460 else
1461 igb_power_up_serdes_link_82575(&adapter->hw);
1462}
1463
1464/**
1465 * igb_power_down_link - Power down the phy/serdes link
1466 * @adapter: address of board private structure
1467 */
1468static void igb_power_down_link(struct igb_adapter *adapter)
1469{
1470 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1471 igb_power_down_phy_copper_82575(&adapter->hw);
1472 else
1473 igb_shutdown_serdes_link_82575(&adapter->hw);
1474}
Auke Kok9d5c8242008-01-24 02:22:38 -08001475
1476/**
1477 * igb_up - Open the interface and prepare it to handle traffic
1478 * @adapter: board private structure
1479 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001480int igb_up(struct igb_adapter *adapter)
1481{
1482 struct e1000_hw *hw = &adapter->hw;
1483 int i;
1484
1485 /* hardware has been reset, we need to reload some things */
1486 igb_configure(adapter);
1487
1488 clear_bit(__IGB_DOWN, &adapter->state);
1489
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001490 for (i = 0; i < adapter->num_q_vectors; i++)
1491 napi_enable(&(adapter->q_vector[i]->napi));
1492
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001493 if (adapter->msix_entries)
Auke Kok9d5c8242008-01-24 02:22:38 -08001494 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001495 else
1496 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001497
1498 /* Clear any pending interrupts. */
1499 rd32(E1000_ICR);
1500 igb_irq_enable(adapter);
1501
Alexander Duyckd4960302009-10-27 15:53:45 +00001502 /* notify VFs that reset has been completed */
1503 if (adapter->vfs_allocated_count) {
1504 u32 reg_data = rd32(E1000_CTRL_EXT);
1505 reg_data |= E1000_CTRL_EXT_PFRSTD;
1506 wr32(E1000_CTRL_EXT, reg_data);
1507 }
1508
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001509 netif_tx_start_all_queues(adapter->netdev);
1510
Alexander Duyck25568a52009-10-27 23:49:59 +00001511 /* start the watchdog. */
1512 hw->mac.get_link_status = 1;
1513 schedule_work(&adapter->watchdog_task);
1514
Auke Kok9d5c8242008-01-24 02:22:38 -08001515 return 0;
1516}
1517
1518void igb_down(struct igb_adapter *adapter)
1519{
Auke Kok9d5c8242008-01-24 02:22:38 -08001520 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001521 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001522 u32 tctl, rctl;
1523 int i;
1524
1525 /* signal that we're down so the interrupt handler does not
1526 * reschedule our watchdog timer */
1527 set_bit(__IGB_DOWN, &adapter->state);
1528
1529 /* disable receives in the hardware */
1530 rctl = rd32(E1000_RCTL);
1531 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1532 /* flush and sleep below */
1533
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001534 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001535
1536 /* disable transmits in the hardware */
1537 tctl = rd32(E1000_TCTL);
1538 tctl &= ~E1000_TCTL_EN;
1539 wr32(E1000_TCTL, tctl);
1540 /* flush both disables and wait for them to finish */
1541 wrfl();
1542 msleep(10);
1543
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001544 for (i = 0; i < adapter->num_q_vectors; i++)
1545 napi_disable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08001546
Auke Kok9d5c8242008-01-24 02:22:38 -08001547 igb_irq_disable(adapter);
1548
1549 del_timer_sync(&adapter->watchdog_timer);
1550 del_timer_sync(&adapter->phy_info_timer);
1551
Auke Kok9d5c8242008-01-24 02:22:38 -08001552 netif_carrier_off(netdev);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001553
1554 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001555 spin_lock(&adapter->stats64_lock);
1556 igb_update_stats(adapter, &adapter->stats64);
1557 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001558
Auke Kok9d5c8242008-01-24 02:22:38 -08001559 adapter->link_speed = 0;
1560 adapter->link_duplex = 0;
1561
Jeff Kirsher30236822008-06-24 17:01:15 -07001562 if (!pci_channel_offline(adapter->pdev))
1563 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001564 igb_clean_all_tx_rings(adapter);
1565 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001566#ifdef CONFIG_IGB_DCA
1567
1568 /* since we reset the hardware DCA settings were cleared */
1569 igb_setup_dca(adapter);
1570#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001571}
1572
1573void igb_reinit_locked(struct igb_adapter *adapter)
1574{
1575 WARN_ON(in_interrupt());
1576 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1577 msleep(1);
1578 igb_down(adapter);
1579 igb_up(adapter);
1580 clear_bit(__IGB_RESETTING, &adapter->state);
1581}
1582
1583void igb_reset(struct igb_adapter *adapter)
1584{
Alexander Duyck090b1792009-10-27 23:51:55 +00001585 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001586 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001587 struct e1000_mac_info *mac = &hw->mac;
1588 struct e1000_fc_info *fc = &hw->fc;
Auke Kok9d5c8242008-01-24 02:22:38 -08001589 u32 pba = 0, tx_space, min_tx_space, min_rx_space;
1590 u16 hwm;
1591
1592 /* Repartition Pba for greater than 9k mtu
1593 * To take effect CTRL.RST is required.
1594 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001595 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001596 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +00001597 case e1000_82580:
1598 pba = rd32(E1000_RXPBS);
1599 pba = igb_rxpbs_adjust_82580(pba);
1600 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001601 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001602 pba = rd32(E1000_RXPBS);
1603 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001604 break;
1605 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001606 case e1000_i210:
1607 case e1000_i211:
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001608 default:
1609 pba = E1000_PBA_34K;
1610 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001611 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001612
Alexander Duyck2d064c02008-07-08 15:10:12 -07001613 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1614 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001615 /* adjust PBA for jumbo frames */
1616 wr32(E1000_PBA, pba);
1617
1618 /* To maintain wire speed transmits, the Tx FIFO should be
1619 * large enough to accommodate two full transmit packets,
1620 * rounded up to the next 1KB and expressed in KB. Likewise,
1621 * the Rx FIFO should be large enough to accommodate at least
1622 * one full receive packet and is similarly rounded up and
1623 * expressed in KB. */
1624 pba = rd32(E1000_PBA);
1625 /* upper 16 bits has Tx packet buffer allocation size in KB */
1626 tx_space = pba >> 16;
1627 /* lower 16 bits has Rx packet buffer allocation size in KB */
1628 pba &= 0xffff;
1629 /* the tx fifo also stores 16 bytes of information about the tx
1630 * but don't include ethernet FCS because hardware appends it */
1631 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001632 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001633 ETH_FCS_LEN) * 2;
1634 min_tx_space = ALIGN(min_tx_space, 1024);
1635 min_tx_space >>= 10;
1636 /* software strips receive CRC, so leave room for it */
1637 min_rx_space = adapter->max_frame_size;
1638 min_rx_space = ALIGN(min_rx_space, 1024);
1639 min_rx_space >>= 10;
1640
1641 /* If current Tx allocation is less than the min Tx FIFO size,
1642 * and the min Tx FIFO size is less than the current Rx FIFO
1643 * allocation, take space away from current Rx allocation */
1644 if (tx_space < min_tx_space &&
1645 ((min_tx_space - tx_space) < pba)) {
1646 pba = pba - (min_tx_space - tx_space);
1647
1648 /* if short on rx space, rx wins and must trump tx
1649 * adjustment */
1650 if (pba < min_rx_space)
1651 pba = min_rx_space;
1652 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001653 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001654 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001655
1656 /* flow control settings */
1657 /* The high water mark must be low enough to fit one full frame
1658 * (or the size used for early receive) above it in the Rx FIFO.
1659 * Set it to the lower of:
1660 * - 90% of the Rx FIFO size, or
1661 * - the full Rx FIFO size minus one full frame */
1662 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001663 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001664
Alexander Duyckd405ea32009-12-23 13:21:27 +00001665 fc->high_water = hwm & 0xFFF0; /* 16-byte granularity */
1666 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001667 fc->pause_time = 0xFFFF;
1668 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001669 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001670
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001671 /* disable receive for all VFs and wait one second */
1672 if (adapter->vfs_allocated_count) {
1673 int i;
1674 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001675 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001676
1677 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001678 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001679
1680 /* disable transmits and receives */
1681 wr32(E1000_VFRE, 0);
1682 wr32(E1000_VFTE, 0);
1683 }
1684
Auke Kok9d5c8242008-01-24 02:22:38 -08001685 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001686 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001687 wr32(E1000_WUC, 0);
1688
Alexander Duyck330a6d62009-10-27 23:51:35 +00001689 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001690 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001691
Matthew Vicka27416b2012-04-18 02:57:44 +00001692 /*
1693 * Flow control settings reset on hardware reset, so guarantee flow
1694 * control is off when forcing speed.
1695 */
1696 if (!hw->mac.autoneg)
1697 igb_force_mac_fc(hw);
1698
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00001699 igb_init_dmac(adapter, pba);
Nick Nunley88a268c2010-02-17 01:01:59 +00001700 if (!netif_running(adapter->netdev))
1701 igb_power_down_link(adapter);
1702
Auke Kok9d5c8242008-01-24 02:22:38 -08001703 igb_update_mng_vlan(adapter);
1704
1705 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
1706 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
1707
Matthew Vick1f6e8172012-08-18 07:26:33 +00001708#ifdef CONFIG_IGB_PTP
1709 /* Re-enable PTP, where applicable. */
1710 igb_ptp_reset(adapter);
1711#endif /* CONFIG_IGB_PTP */
1712
Alexander Duyck330a6d62009-10-27 23:51:35 +00001713 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001714}
1715
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001716static netdev_features_t igb_fix_features(struct net_device *netdev,
1717 netdev_features_t features)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001718{
1719 /*
1720 * Since there is no support for separate rx/tx vlan accel
1721 * enable/disable make sure tx flag is always in same state as rx.
1722 */
1723 if (features & NETIF_F_HW_VLAN_RX)
1724 features |= NETIF_F_HW_VLAN_TX;
1725 else
1726 features &= ~NETIF_F_HW_VLAN_TX;
1727
1728 return features;
1729}
1730
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001731static int igb_set_features(struct net_device *netdev,
1732 netdev_features_t features)
Michał Mirosławac52caa2011-06-08 08:38:01 +00001733{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001734 netdev_features_t changed = netdev->features ^ features;
Ben Greear89eaefb2012-03-06 09:41:58 +00001735 struct igb_adapter *adapter = netdev_priv(netdev);
Michał Mirosławac52caa2011-06-08 08:38:01 +00001736
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001737 if (changed & NETIF_F_HW_VLAN_RX)
1738 igb_vlan_mode(netdev, features);
1739
Ben Greear89eaefb2012-03-06 09:41:58 +00001740 if (!(changed & NETIF_F_RXALL))
1741 return 0;
1742
1743 netdev->features = features;
1744
1745 if (netif_running(netdev))
1746 igb_reinit_locked(adapter);
1747 else
1748 igb_reset(adapter);
1749
Michał Mirosławac52caa2011-06-08 08:38:01 +00001750 return 0;
1751}
1752
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001753static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00001754 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001755 .ndo_stop = igb_close,
Alexander Duyckcd392f52011-08-26 07:43:59 +00001756 .ndo_start_xmit = igb_xmit_frame,
Eric Dumazet12dcd862010-10-15 17:27:10 +00001757 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001758 .ndo_set_rx_mode = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001759 .ndo_set_mac_address = igb_set_mac,
1760 .ndo_change_mtu = igb_change_mtu,
1761 .ndo_do_ioctl = igb_ioctl,
1762 .ndo_tx_timeout = igb_tx_timeout,
1763 .ndo_validate_addr = eth_validate_addr,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001764 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
1765 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00001766 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
1767 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
1768 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
1769 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001770#ifdef CONFIG_NET_POLL_CONTROLLER
1771 .ndo_poll_controller = igb_netpoll,
1772#endif
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001773 .ndo_fix_features = igb_fix_features,
1774 .ndo_set_features = igb_set_features,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001775};
1776
Taku Izumi42bfd33a2008-06-20 12:10:30 +09001777/**
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001778 * igb_set_fw_version - Configure version string for ethtool
1779 * @adapter: adapter struct
1780 *
1781 **/
1782void igb_set_fw_version(struct igb_adapter *adapter)
1783{
1784 struct e1000_hw *hw = &adapter->hw;
1785 u16 eeprom_verh, eeprom_verl, comb_verh, comb_verl, comb_offset;
1786 u16 major, build, patch, fw_version;
1787 u32 etrack_id;
1788
1789 hw->nvm.ops.read(hw, 5, 1, &fw_version);
1790 if (adapter->hw.mac.type != e1000_i211) {
1791 hw->nvm.ops.read(hw, NVM_ETRACK_WORD, 1, &eeprom_verh);
1792 hw->nvm.ops.read(hw, (NVM_ETRACK_WORD + 1), 1, &eeprom_verl);
1793 etrack_id = (eeprom_verh << IGB_ETRACK_SHIFT) | eeprom_verl;
1794
1795 /* combo image version needs to be found */
1796 hw->nvm.ops.read(hw, NVM_COMB_VER_PTR, 1, &comb_offset);
1797 if ((comb_offset != 0x0) &&
1798 (comb_offset != IGB_NVM_VER_INVALID)) {
1799 hw->nvm.ops.read(hw, (NVM_COMB_VER_OFF + comb_offset
1800 + 1), 1, &comb_verh);
1801 hw->nvm.ops.read(hw, (NVM_COMB_VER_OFF + comb_offset),
1802 1, &comb_verl);
1803
1804 /* Only display Option Rom if it exists and is valid */
1805 if ((comb_verh && comb_verl) &&
1806 ((comb_verh != IGB_NVM_VER_INVALID) &&
1807 (comb_verl != IGB_NVM_VER_INVALID))) {
1808 major = comb_verl >> IGB_COMB_VER_SHFT;
1809 build = (comb_verl << IGB_COMB_VER_SHFT) |
1810 (comb_verh >> IGB_COMB_VER_SHFT);
1811 patch = comb_verh & IGB_COMB_VER_MASK;
1812 snprintf(adapter->fw_version,
1813 sizeof(adapter->fw_version),
1814 "%d.%d%d, 0x%08x, %d.%d.%d",
1815 (fw_version & IGB_MAJOR_MASK) >>
1816 IGB_MAJOR_SHIFT,
1817 (fw_version & IGB_MINOR_MASK) >>
1818 IGB_MINOR_SHIFT,
1819 (fw_version & IGB_BUILD_MASK),
1820 etrack_id, major, build, patch);
1821 goto out;
1822 }
1823 }
1824 snprintf(adapter->fw_version, sizeof(adapter->fw_version),
1825 "%d.%d%d, 0x%08x",
1826 (fw_version & IGB_MAJOR_MASK) >> IGB_MAJOR_SHIFT,
1827 (fw_version & IGB_MINOR_MASK) >> IGB_MINOR_SHIFT,
1828 (fw_version & IGB_BUILD_MASK), etrack_id);
1829 } else {
1830 snprintf(adapter->fw_version, sizeof(adapter->fw_version),
1831 "%d.%d%d",
1832 (fw_version & IGB_MAJOR_MASK) >> IGB_MAJOR_SHIFT,
1833 (fw_version & IGB_MINOR_MASK) >> IGB_MINOR_SHIFT,
1834 (fw_version & IGB_BUILD_MASK));
1835 }
1836out:
1837 return;
1838}
1839
1840/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001841 * igb_probe - Device Initialization Routine
1842 * @pdev: PCI device information struct
1843 * @ent: entry in igb_pci_tbl
1844 *
1845 * Returns 0 on success, negative on failure
1846 *
1847 * igb_probe initializes an adapter identified by a pci_dev structure.
1848 * The OS initialization, configuring of the adapter private structure,
1849 * and a hardware reset occur.
1850 **/
1851static int __devinit igb_probe(struct pci_dev *pdev,
1852 const struct pci_device_id *ent)
1853{
1854 struct net_device *netdev;
1855 struct igb_adapter *adapter;
1856 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00001857 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001858 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00001859 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08001860 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
1861 unsigned long mmio_start, mmio_len;
David S. Miller2d6a5e92009-03-17 15:01:30 -07001862 int err, pci_using_dac;
Auke Kok9d5c8242008-01-24 02:22:38 -08001863 u16 eeprom_apme_mask = IGB_EEPROM_APME;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001864 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08001865
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001866 /* Catch broken hardware that put the wrong VF device ID in
1867 * the PCIe SR-IOV capability.
1868 */
1869 if (pdev->is_virtfn) {
1870 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001871 pci_name(pdev), pdev->vendor, pdev->device);
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001872 return -EINVAL;
1873 }
1874
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001875 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001876 if (err)
1877 return err;
1878
1879 pci_using_dac = 0;
Alexander Duyck59d71982010-04-27 13:09:25 +00001880 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001881 if (!err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001882 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001883 if (!err)
1884 pci_using_dac = 1;
1885 } else {
Alexander Duyck59d71982010-04-27 13:09:25 +00001886 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001887 if (err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001888 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001889 if (err) {
1890 dev_err(&pdev->dev, "No usable DMA "
1891 "configuration, aborting\n");
1892 goto err_dma;
1893 }
1894 }
1895 }
1896
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001897 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
1898 IORESOURCE_MEM),
1899 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08001900 if (err)
1901 goto err_pci_reg;
1902
Frans Pop19d5afd2009-10-02 10:04:12 -07001903 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08001904
Auke Kok9d5c8242008-01-24 02:22:38 -08001905 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07001906 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001907
1908 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08001909 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00001910 IGB_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08001911 if (!netdev)
1912 goto err_alloc_etherdev;
1913
1914 SET_NETDEV_DEV(netdev, &pdev->dev);
1915
1916 pci_set_drvdata(pdev, netdev);
1917 adapter = netdev_priv(netdev);
1918 adapter->netdev = netdev;
1919 adapter->pdev = pdev;
1920 hw = &adapter->hw;
1921 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00001922 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9d5c8242008-01-24 02:22:38 -08001923
1924 mmio_start = pci_resource_start(pdev, 0);
1925 mmio_len = pci_resource_len(pdev, 0);
1926
1927 err = -EIO;
Alexander Duyck28b07592009-02-06 23:20:31 +00001928 hw->hw_addr = ioremap(mmio_start, mmio_len);
1929 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08001930 goto err_ioremap;
1931
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001932 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08001933 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001934 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08001935
1936 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1937
1938 netdev->mem_start = mmio_start;
1939 netdev->mem_end = mmio_start + mmio_len;
1940
Auke Kok9d5c8242008-01-24 02:22:38 -08001941 /* PCI config space info */
1942 hw->vendor_id = pdev->vendor;
1943 hw->device_id = pdev->device;
1944 hw->revision_id = pdev->revision;
1945 hw->subsystem_vendor_id = pdev->subsystem_vendor;
1946 hw->subsystem_device_id = pdev->subsystem_device;
1947
Auke Kok9d5c8242008-01-24 02:22:38 -08001948 /* Copy the default MAC, PHY and NVM function pointers */
1949 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
1950 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
1951 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
1952 /* Initialize skew-specific constants */
1953 err = ei->get_invariants(hw);
1954 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00001955 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08001956
Alexander Duyck450c87c2009-02-06 23:22:11 +00001957 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08001958 err = igb_sw_init(adapter);
1959 if (err)
1960 goto err_sw_init;
1961
1962 igb_get_bus_info_pcie(hw);
1963
1964 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08001965
1966 /* Copper options */
1967 if (hw->phy.media_type == e1000_media_type_copper) {
1968 hw->phy.mdix = AUTO_ALL_MODES;
1969 hw->phy.disable_polarity_correction = false;
1970 hw->phy.ms_type = e1000_ms_hw_default;
1971 }
1972
1973 if (igb_check_reset_block(hw))
1974 dev_info(&pdev->dev,
1975 "PHY reset is blocked due to SOL/IDER session.\n");
1976
Alexander Duyck077887c2011-08-26 07:46:29 +00001977 /*
1978 * features is initialized to 0 in allocation, it might have bits
1979 * set by igb_sw_init so we should use an or instead of an
1980 * assignment.
1981 */
1982 netdev->features |= NETIF_F_SG |
1983 NETIF_F_IP_CSUM |
1984 NETIF_F_IPV6_CSUM |
1985 NETIF_F_TSO |
1986 NETIF_F_TSO6 |
1987 NETIF_F_RXHASH |
1988 NETIF_F_RXCSUM |
1989 NETIF_F_HW_VLAN_RX |
1990 NETIF_F_HW_VLAN_TX;
Michał Mirosławac52caa2011-06-08 08:38:01 +00001991
Alexander Duyck077887c2011-08-26 07:46:29 +00001992 /* copy netdev features into list of user selectable features */
1993 netdev->hw_features |= netdev->features;
Ben Greear89eaefb2012-03-06 09:41:58 +00001994 netdev->hw_features |= NETIF_F_RXALL;
Auke Kok9d5c8242008-01-24 02:22:38 -08001995
Alexander Duyck077887c2011-08-26 07:46:29 +00001996 /* set this bit last since it cannot be part of hw_features */
1997 netdev->features |= NETIF_F_HW_VLAN_FILTER;
1998
1999 netdev->vlan_features |= NETIF_F_TSO |
2000 NETIF_F_TSO6 |
2001 NETIF_F_IP_CSUM |
2002 NETIF_F_IPV6_CSUM |
2003 NETIF_F_SG;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07002004
Ben Greear6b8f0922012-03-06 09:41:53 +00002005 netdev->priv_flags |= IFF_SUPP_NOFCS;
2006
Yi Zou7b872a52010-09-22 17:57:58 +00002007 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002008 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00002009 netdev->vlan_features |= NETIF_F_HIGHDMA;
2010 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002011
Michał Mirosławac52caa2011-06-08 08:38:01 +00002012 if (hw->mac.type >= e1000_82576) {
2013 netdev->hw_features |= NETIF_F_SCTP_CSUM;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002014 netdev->features |= NETIF_F_SCTP_CSUM;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002015 }
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002016
Jiri Pirko01789342011-08-16 06:29:00 +00002017 netdev->priv_flags |= IFF_UNICAST_FLT;
2018
Alexander Duyck330a6d62009-10-27 23:51:35 +00002019 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002020
2021 /* before reading the NVM, reset the controller to put the device in a
2022 * known good starting state */
2023 hw->mac.ops.reset_hw(hw);
2024
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002025 /*
2026 * make sure the NVM is good , i211 parts have special NVM that
2027 * doesn't contain a checksum
2028 */
2029 if (hw->mac.type != e1000_i211) {
2030 if (hw->nvm.ops.validate(hw) < 0) {
2031 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2032 err = -EIO;
2033 goto err_eeprom;
2034 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002035 }
2036
2037 /* copy the MAC address out of the NVM */
2038 if (hw->mac.ops.read_mac_addr(hw))
2039 dev_err(&pdev->dev, "NVM Read Error\n");
2040
2041 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
2042 memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
2043
2044 if (!is_valid_ether_addr(netdev->perm_addr)) {
2045 dev_err(&pdev->dev, "Invalid MAC Address\n");
2046 err = -EIO;
2047 goto err_eeprom;
2048 }
2049
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002050 /* get firmware version for ethtool -i */
2051 igb_set_fw_version(adapter);
2052
Joe Perchesc061b182010-08-23 18:20:03 +00002053 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Alexander Duyck0e340482009-03-20 00:17:08 +00002054 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00002055 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Alexander Duyck0e340482009-03-20 00:17:08 +00002056 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002057
2058 INIT_WORK(&adapter->reset_task, igb_reset_task);
2059 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2060
Alexander Duyck450c87c2009-02-06 23:22:11 +00002061 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08002062 adapter->fc_autoneg = true;
2063 hw->mac.autoneg = true;
2064 hw->phy.autoneg_advertised = 0x2f;
2065
Alexander Duyck0cce1192009-07-23 18:10:24 +00002066 hw->fc.requested_mode = e1000_fc_default;
2067 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08002068
Auke Kok9d5c8242008-01-24 02:22:38 -08002069 igb_validate_mdi_setting(hw);
2070
Auke Kok9d5c8242008-01-24 02:22:38 -08002071 /* Initial Wake on LAN setting If APM wake is enabled in the EEPROM,
2072 * enable the ACPI Magic Packet filter
2073 */
2074
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002075 if (hw->bus.func == 0)
Alexander Duyck312c75a2009-02-06 23:17:47 +00002076 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
Carolyn Wyborny6d337dc2011-07-07 00:24:56 +00002077 else if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00002078 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
2079 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2080 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002081 else if (hw->bus.func == 1)
2082 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08002083
2084 if (eeprom_data & eeprom_apme_mask)
2085 adapter->eeprom_wol |= E1000_WUFC_MAG;
2086
2087 /* now that we have the eeprom settings, apply the special cases where
2088 * the eeprom may be wrong or the board simply won't support wake on
2089 * lan on a particular port */
2090 switch (pdev->device) {
2091 case E1000_DEV_ID_82575GB_QUAD_COPPER:
2092 adapter->eeprom_wol = 0;
2093 break;
2094 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07002095 case E1000_DEV_ID_82576_FIBER:
2096 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08002097 /* Wake events only supported on port A for dual fiber
2098 * regardless of eeprom setting */
2099 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
2100 adapter->eeprom_wol = 0;
2101 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002102 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00002103 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002104 /* if quad port adapter, disable WoL on all but port A */
2105 if (global_quad_port_a != 0)
2106 adapter->eeprom_wol = 0;
2107 else
2108 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2109 /* Reset for multiple quad port adapters */
2110 if (++global_quad_port_a == 4)
2111 global_quad_port_a = 0;
2112 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002113 }
2114
2115 /* initialize the wol settings based on the eeprom settings */
2116 adapter->wol = adapter->eeprom_wol;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00002117 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
Auke Kok9d5c8242008-01-24 02:22:38 -08002118
2119 /* reset the hardware with the new settings */
2120 igb_reset(adapter);
2121
2122 /* let the f/w know that the h/w is now under the control of the
2123 * driver. */
2124 igb_get_hw_control(adapter);
2125
Auke Kok9d5c8242008-01-24 02:22:38 -08002126 strcpy(netdev->name, "eth%d");
2127 err = register_netdev(netdev);
2128 if (err)
2129 goto err_register;
2130
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002131 /* carrier off reporting is important to ethtool even BEFORE open */
2132 netif_carrier_off(netdev);
2133
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002134#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08002135 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002136 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002137 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002138 igb_setup_dca(adapter);
2139 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00002140
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002141#endif
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002142
Richard Cochran7ebae812012-03-16 10:55:37 +00002143#ifdef CONFIG_IGB_PTP
Anders Berggren673b8b72011-02-04 07:32:32 +00002144 /* do hw tstamp init after resetting */
Richard Cochran7ebae812012-03-16 10:55:37 +00002145 igb_ptp_init(adapter);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002146#endif /* CONFIG_IGB_PTP */
Anders Berggren673b8b72011-02-04 07:32:32 +00002147
Auke Kok9d5c8242008-01-24 02:22:38 -08002148 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
2149 /* print bus type/speed/width info */
Johannes Berg7c510e42008-10-27 17:47:26 -07002150 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08002151 netdev->name,
Alexander Duyck559e9c42009-10-27 23:52:50 +00002152 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
Alexander Duyckff846f52010-04-27 01:02:40 +00002153 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
Alexander Duyck559e9c42009-10-27 23:52:50 +00002154 "unknown"),
Alexander Duyck59c3de82009-03-31 20:38:00 +00002155 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
2156 (hw->bus.width == e1000_bus_width_pcie_x2) ? "Width x2" :
2157 (hw->bus.width == e1000_bus_width_pcie_x1) ? "Width x1" :
2158 "unknown"),
Johannes Berg7c510e42008-10-27 17:47:26 -07002159 netdev->dev_addr);
Auke Kok9d5c8242008-01-24 02:22:38 -08002160
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002161 ret_val = igb_read_part_string(hw, part_str, E1000_PBANUM_LENGTH);
2162 if (ret_val)
2163 strcpy(part_str, "Unknown");
2164 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002165 dev_info(&pdev->dev,
2166 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
2167 adapter->msix_entries ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002168 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002169 adapter->num_rx_queues, adapter->num_tx_queues);
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002170 switch (hw->mac.type) {
2171 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002172 case e1000_i210:
2173 case e1000_i211:
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002174 igb_set_eee_i350(hw);
2175 break;
2176 default:
2177 break;
2178 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002179
2180 pm_runtime_put_noidle(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002181 return 0;
2182
2183err_register:
2184 igb_release_hw_control(adapter);
2185err_eeprom:
2186 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002187 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002188
2189 if (hw->flash_address)
2190 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002191err_sw_init:
Alexander Duyck047e0032009-10-27 15:49:27 +00002192 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002193 iounmap(hw->hw_addr);
2194err_ioremap:
2195 free_netdev(netdev);
2196err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002197 pci_release_selected_regions(pdev,
2198 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002199err_pci_reg:
2200err_dma:
2201 pci_disable_device(pdev);
2202 return err;
2203}
2204
2205/**
2206 * igb_remove - Device Removal Routine
2207 * @pdev: PCI device information struct
2208 *
2209 * igb_remove is called by the PCI subsystem to alert the driver
2210 * that it should release a PCI device. The could be caused by a
2211 * Hot-Plug event, or because the driver is going to be removed from
2212 * memory.
2213 **/
2214static void __devexit igb_remove(struct pci_dev *pdev)
2215{
2216 struct net_device *netdev = pci_get_drvdata(pdev);
2217 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002218 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002219
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002220 pm_runtime_get_noresume(&pdev->dev);
Richard Cochran7ebae812012-03-16 10:55:37 +00002221#ifdef CONFIG_IGB_PTP
Matthew Vicka79f4f82012-08-10 05:40:44 +00002222 igb_ptp_stop(adapter);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002223#endif /* CONFIG_IGB_PTP */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002224
Tejun Heo760141a2010-12-12 16:45:14 +01002225 /*
2226 * The watchdog timer may be rescheduled, so explicitly
2227 * disable watchdog from being rescheduled.
2228 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002229 set_bit(__IGB_DOWN, &adapter->state);
2230 del_timer_sync(&adapter->watchdog_timer);
2231 del_timer_sync(&adapter->phy_info_timer);
2232
Tejun Heo760141a2010-12-12 16:45:14 +01002233 cancel_work_sync(&adapter->reset_task);
2234 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002235
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002236#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002237 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002238 dev_info(&pdev->dev, "DCA disabled\n");
2239 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002240 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002241 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002242 }
2243#endif
2244
Auke Kok9d5c8242008-01-24 02:22:38 -08002245 /* Release control of h/w to f/w. If f/w is AMT enabled, this
2246 * would have already happened in close and is redundant. */
2247 igb_release_hw_control(adapter);
2248
2249 unregister_netdev(netdev);
2250
Alexander Duyck047e0032009-10-27 15:49:27 +00002251 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002252
Alexander Duyck37680112009-02-19 20:40:30 -08002253#ifdef CONFIG_PCI_IOV
2254 /* reclaim resources allocated to VFs */
2255 if (adapter->vf_data) {
2256 /* disable iov and allow time for transactions to clear */
Stefan Assmannf5571472012-08-18 04:06:11 +00002257 if (igb_vfs_are_assigned(adapter)) {
2258 dev_info(&pdev->dev, "Unloading driver while VFs are assigned - VFs will not be deallocated\n");
2259 } else {
Greg Rose0224d662011-10-14 02:57:14 +00002260 pci_disable_sriov(pdev);
2261 msleep(500);
Greg Rose0224d662011-10-14 02:57:14 +00002262 }
Alexander Duyck37680112009-02-19 20:40:30 -08002263
2264 kfree(adapter->vf_data);
2265 adapter->vf_data = NULL;
2266 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002267 wrfl();
Alexander Duyck37680112009-02-19 20:40:30 -08002268 msleep(100);
2269 dev_info(&pdev->dev, "IOV Disabled\n");
2270 }
2271#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002272
Alexander Duyck28b07592009-02-06 23:20:31 +00002273 iounmap(hw->hw_addr);
2274 if (hw->flash_address)
2275 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002276 pci_release_selected_regions(pdev,
2277 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002278
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002279 kfree(adapter->shadow_vfta);
Auke Kok9d5c8242008-01-24 02:22:38 -08002280 free_netdev(netdev);
2281
Frans Pop19d5afd2009-10-02 10:04:12 -07002282 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002283
Auke Kok9d5c8242008-01-24 02:22:38 -08002284 pci_disable_device(pdev);
2285}
2286
2287/**
Alexander Duycka6b623e2009-10-27 23:47:53 +00002288 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2289 * @adapter: board private structure to initialize
2290 *
2291 * This function initializes the vf specific data storage and then attempts to
2292 * allocate the VFs. The reason for ordering it this way is because it is much
2293 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2294 * the memory for the VFs.
2295 **/
2296static void __devinit igb_probe_vfs(struct igb_adapter * adapter)
2297{
2298#ifdef CONFIG_PCI_IOV
2299 struct pci_dev *pdev = adapter->pdev;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002300 struct e1000_hw *hw = &adapter->hw;
Stefan Assmannf5571472012-08-18 04:06:11 +00002301 int old_vfs = pci_num_vf(adapter->pdev);
Greg Rose0224d662011-10-14 02:57:14 +00002302 int i;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002303
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002304 /* Virtualization features not supported on i210 family. */
2305 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2306 return;
2307
Greg Rose0224d662011-10-14 02:57:14 +00002308 if (old_vfs) {
2309 dev_info(&pdev->dev, "%d pre-allocated VFs found - override "
2310 "max_vfs setting of %d\n", old_vfs, max_vfs);
2311 adapter->vfs_allocated_count = old_vfs;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002312 }
2313
Greg Rose0224d662011-10-14 02:57:14 +00002314 if (!adapter->vfs_allocated_count)
2315 return;
2316
2317 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2318 sizeof(struct vf_data_storage), GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002319
Greg Rose0224d662011-10-14 02:57:14 +00002320 /* if allocation failed then we do not support SR-IOV */
2321 if (!adapter->vf_data) {
Alexander Duycka6b623e2009-10-27 23:47:53 +00002322 adapter->vfs_allocated_count = 0;
Greg Rose0224d662011-10-14 02:57:14 +00002323 dev_err(&pdev->dev, "Unable to allocate memory for VF "
2324 "Data Storage\n");
2325 goto out;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002326 }
Greg Rose0224d662011-10-14 02:57:14 +00002327
2328 if (!old_vfs) {
2329 if (pci_enable_sriov(pdev, adapter->vfs_allocated_count))
2330 goto err_out;
2331 }
2332 dev_info(&pdev->dev, "%d VFs allocated\n",
2333 adapter->vfs_allocated_count);
2334 for (i = 0; i < adapter->vfs_allocated_count; i++)
2335 igb_vf_configure(adapter, i);
2336
2337 /* DMA Coalescing is not supported in IOV mode. */
2338 adapter->flags &= ~IGB_FLAG_DMAC;
2339 goto out;
2340err_out:
2341 kfree(adapter->vf_data);
2342 adapter->vf_data = NULL;
2343 adapter->vfs_allocated_count = 0;
2344out:
2345 return;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002346#endif /* CONFIG_PCI_IOV */
2347}
2348
Alexander Duyck115f4592009-11-12 18:37:00 +00002349/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002350 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2351 * @adapter: board private structure to initialize
2352 *
2353 * igb_sw_init initializes the Adapter private data structure.
2354 * Fields are initialized based on PCI device information and
2355 * OS network device settings (MTU size).
2356 **/
2357static int __devinit igb_sw_init(struct igb_adapter *adapter)
2358{
2359 struct e1000_hw *hw = &adapter->hw;
2360 struct net_device *netdev = adapter->netdev;
2361 struct pci_dev *pdev = adapter->pdev;
Matthew Vick374a5422012-05-18 04:54:58 +00002362 u32 max_rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -08002363
2364 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2365
Alexander Duyck13fde972011-10-05 13:35:24 +00002366 /* set default ring sizes */
Alexander Duyck68fd9912008-11-20 00:48:10 -08002367 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2368 adapter->rx_ring_count = IGB_DEFAULT_RXD;
Alexander Duyck13fde972011-10-05 13:35:24 +00002369
2370 /* set default ITR values */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002371 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2372 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2373
Alexander Duyck13fde972011-10-05 13:35:24 +00002374 /* set default work limits */
2375 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
2376
Alexander Duyck153285f2011-08-26 07:43:32 +00002377 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
2378 VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002379 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2380
Eric Dumazet12dcd862010-10-15 17:27:10 +00002381 spin_lock_init(&adapter->stats64_lock);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002382#ifdef CONFIG_PCI_IOV
Carolyn Wyborny6b78bb12011-01-20 06:40:45 +00002383 switch (hw->mac.type) {
2384 case e1000_82576:
2385 case e1000_i350:
Stefan Assmann9b082d72011-02-24 20:03:31 +00002386 if (max_vfs > 7) {
2387 dev_warn(&pdev->dev,
2388 "Maximum of 7 VFs per PF, using max\n");
2389 adapter->vfs_allocated_count = 7;
2390 } else
2391 adapter->vfs_allocated_count = max_vfs;
Carolyn Wyborny6b78bb12011-01-20 06:40:45 +00002392 break;
2393 default:
2394 break;
2395 }
Alexander Duycka6b623e2009-10-27 23:47:53 +00002396#endif /* CONFIG_PCI_IOV */
Matthew Vick374a5422012-05-18 04:54:58 +00002397
2398 /* Determine the maximum number of RSS queues supported. */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002399 switch (hw->mac.type) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002400 case e1000_i211:
Matthew Vick374a5422012-05-18 04:54:58 +00002401 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002402 break;
Matthew Vick374a5422012-05-18 04:54:58 +00002403 case e1000_82575:
2404 case e1000_i210:
2405 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2406 break;
2407 case e1000_i350:
2408 /* I350 cannot do RSS and SR-IOV at the same time */
2409 if (!!adapter->vfs_allocated_count) {
2410 max_rss_queues = 1;
2411 break;
2412 }
2413 /* fall through */
2414 case e1000_82576:
2415 if (!!adapter->vfs_allocated_count) {
2416 max_rss_queues = 2;
2417 break;
2418 }
2419 /* fall through */
2420 case e1000_82580:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002421 default:
Matthew Vick374a5422012-05-18 04:54:58 +00002422 max_rss_queues = IGB_MAX_RX_QUEUES;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002423 break;
2424 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002425
Matthew Vick374a5422012-05-18 04:54:58 +00002426 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2427
2428 /* Determine if we need to pair queues. */
2429 switch (hw->mac.type) {
2430 case e1000_82575:
2431 case e1000_i211:
2432 /* Device supports enough interrupts without queue pairing. */
2433 break;
2434 case e1000_82576:
2435 /*
2436 * If VFs are going to be allocated with RSS queues then we
2437 * should pair the queues in order to conserve interrupts due
2438 * to limited supply.
2439 */
2440 if ((adapter->rss_queues > 1) &&
2441 (adapter->vfs_allocated_count > 6))
2442 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2443 /* fall through */
2444 case e1000_82580:
2445 case e1000_i350:
2446 case e1000_i210:
2447 default:
2448 /*
2449 * If rss_queues > half of max_rss_queues, pair the queues in
2450 * order to conserve interrupts due to limited supply.
2451 */
2452 if (adapter->rss_queues > (max_rss_queues / 2))
2453 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2454 break;
2455 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002456
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002457 /* Setup and initialize a copy of the hw vlan table array */
2458 adapter->shadow_vfta = kzalloc(sizeof(u32) *
2459 E1000_VLAN_FILTER_TBL_SIZE,
2460 GFP_ATOMIC);
2461
Alexander Duycka6b623e2009-10-27 23:47:53 +00002462 /* This call may decrease the number of queues */
Alexander Duyck047e0032009-10-27 15:49:27 +00002463 if (igb_init_interrupt_scheme(adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002464 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
2465 return -ENOMEM;
2466 }
2467
Alexander Duycka6b623e2009-10-27 23:47:53 +00002468 igb_probe_vfs(adapter);
2469
Auke Kok9d5c8242008-01-24 02:22:38 -08002470 /* Explicitly disable IRQ since the NIC can be in any state. */
2471 igb_irq_disable(adapter);
2472
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002473 if (hw->mac.type >= e1000_i350)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002474 adapter->flags &= ~IGB_FLAG_DMAC;
2475
Auke Kok9d5c8242008-01-24 02:22:38 -08002476 set_bit(__IGB_DOWN, &adapter->state);
2477 return 0;
2478}
2479
2480/**
2481 * igb_open - Called when a network interface is made active
2482 * @netdev: network interface device structure
2483 *
2484 * Returns 0 on success, negative value on failure
2485 *
2486 * The open entry point is called when a network interface is made
2487 * active by the system (IFF_UP). At this point all resources needed
2488 * for transmit and receive operations are allocated, the interrupt
2489 * handler is registered with the OS, the watchdog timer is started,
2490 * and the stack is notified that the interface is ready.
2491 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002492static int __igb_open(struct net_device *netdev, bool resuming)
Auke Kok9d5c8242008-01-24 02:22:38 -08002493{
2494 struct igb_adapter *adapter = netdev_priv(netdev);
2495 struct e1000_hw *hw = &adapter->hw;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002496 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002497 int err;
2498 int i;
2499
2500 /* disallow open during test */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002501 if (test_bit(__IGB_TESTING, &adapter->state)) {
2502 WARN_ON(resuming);
Auke Kok9d5c8242008-01-24 02:22:38 -08002503 return -EBUSY;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002504 }
2505
2506 if (!resuming)
2507 pm_runtime_get_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002508
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002509 netif_carrier_off(netdev);
2510
Auke Kok9d5c8242008-01-24 02:22:38 -08002511 /* allocate transmit descriptors */
2512 err = igb_setup_all_tx_resources(adapter);
2513 if (err)
2514 goto err_setup_tx;
2515
2516 /* allocate receive descriptors */
2517 err = igb_setup_all_rx_resources(adapter);
2518 if (err)
2519 goto err_setup_rx;
2520
Nick Nunley88a268c2010-02-17 01:01:59 +00002521 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002522
Auke Kok9d5c8242008-01-24 02:22:38 -08002523 /* before we allocate an interrupt, we must be ready to handle it.
2524 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
2525 * as soon as we call pci_request_irq, so we have to setup our
2526 * clean_rx handler before we do so. */
2527 igb_configure(adapter);
2528
2529 err = igb_request_irq(adapter);
2530 if (err)
2531 goto err_req_irq;
2532
2533 /* From here on the code is the same as igb_up() */
2534 clear_bit(__IGB_DOWN, &adapter->state);
2535
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00002536 for (i = 0; i < adapter->num_q_vectors; i++)
2537 napi_enable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08002538
2539 /* Clear any pending interrupts. */
2540 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07002541
2542 igb_irq_enable(adapter);
2543
Alexander Duyckd4960302009-10-27 15:53:45 +00002544 /* notify VFs that reset has been completed */
2545 if (adapter->vfs_allocated_count) {
2546 u32 reg_data = rd32(E1000_CTRL_EXT);
2547 reg_data |= E1000_CTRL_EXT_PFRSTD;
2548 wr32(E1000_CTRL_EXT, reg_data);
2549 }
2550
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07002551 netif_tx_start_all_queues(netdev);
2552
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002553 if (!resuming)
2554 pm_runtime_put(&pdev->dev);
2555
Alexander Duyck25568a52009-10-27 23:49:59 +00002556 /* start the watchdog. */
2557 hw->mac.get_link_status = 1;
2558 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002559
2560 return 0;
2561
2562err_req_irq:
2563 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002564 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002565 igb_free_all_rx_resources(adapter);
2566err_setup_rx:
2567 igb_free_all_tx_resources(adapter);
2568err_setup_tx:
2569 igb_reset(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002570 if (!resuming)
2571 pm_runtime_put(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002572
2573 return err;
2574}
2575
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002576static int igb_open(struct net_device *netdev)
2577{
2578 return __igb_open(netdev, false);
2579}
2580
Auke Kok9d5c8242008-01-24 02:22:38 -08002581/**
2582 * igb_close - Disables a network interface
2583 * @netdev: network interface device structure
2584 *
2585 * Returns 0, this is not allowed to fail
2586 *
2587 * The close entry point is called when an interface is de-activated
2588 * by the OS. The hardware is still under the driver's control, but
2589 * needs to be disabled. A global MAC reset is issued to stop the
2590 * hardware, and all transmit and receive resources are freed.
2591 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002592static int __igb_close(struct net_device *netdev, bool suspending)
Auke Kok9d5c8242008-01-24 02:22:38 -08002593{
2594 struct igb_adapter *adapter = netdev_priv(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002595 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002596
2597 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
Auke Kok9d5c8242008-01-24 02:22:38 -08002598
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002599 if (!suspending)
2600 pm_runtime_get_sync(&pdev->dev);
2601
2602 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002603 igb_free_irq(adapter);
2604
2605 igb_free_all_tx_resources(adapter);
2606 igb_free_all_rx_resources(adapter);
2607
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002608 if (!suspending)
2609 pm_runtime_put_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002610 return 0;
2611}
2612
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002613static int igb_close(struct net_device *netdev)
2614{
2615 return __igb_close(netdev, false);
2616}
2617
Auke Kok9d5c8242008-01-24 02:22:38 -08002618/**
2619 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002620 * @tx_ring: tx descriptor ring (for a specific queue) to setup
2621 *
2622 * Return 0 on success, negative on failure
2623 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002624int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002625{
Alexander Duyck59d71982010-04-27 13:09:25 +00002626 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002627 int size;
2628
Alexander Duyck06034642011-08-26 07:44:22 +00002629 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002630
2631 tx_ring->tx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002632 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002633 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002634
2635 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08002636 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002637 tx_ring->size = ALIGN(tx_ring->size, 4096);
2638
Alexander Duyck59d71982010-04-27 13:09:25 +00002639 tx_ring->desc = dma_alloc_coherent(dev,
2640 tx_ring->size,
2641 &tx_ring->dma,
2642 GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002643 if (!tx_ring->desc)
2644 goto err;
2645
Auke Kok9d5c8242008-01-24 02:22:38 -08002646 tx_ring->next_to_use = 0;
2647 tx_ring->next_to_clean = 0;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002648
Auke Kok9d5c8242008-01-24 02:22:38 -08002649 return 0;
2650
2651err:
Alexander Duyck06034642011-08-26 07:44:22 +00002652 vfree(tx_ring->tx_buffer_info);
Alexander Duyckf33005a2012-09-13 06:27:55 +00002653 tx_ring->tx_buffer_info = NULL;
2654 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002655 return -ENOMEM;
2656}
2657
2658/**
2659 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
2660 * (Descriptors) for all queues
2661 * @adapter: board private structure
2662 *
2663 * Return 0 on success, negative on failure
2664 **/
2665static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
2666{
Alexander Duyck439705e2009-10-27 23:49:20 +00002667 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002668 int i, err = 0;
2669
2670 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002671 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002672 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002673 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002674 "Allocation for Tx Queue %u failed\n", i);
2675 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002676 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002677 break;
2678 }
2679 }
2680
2681 return err;
2682}
2683
2684/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002685 * igb_setup_tctl - configure the transmit control registers
2686 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002687 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002688void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002689{
Auke Kok9d5c8242008-01-24 02:22:38 -08002690 struct e1000_hw *hw = &adapter->hw;
2691 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002692
Alexander Duyck85b430b2009-10-27 15:50:29 +00002693 /* disable queue 0 which is enabled by default on 82575 and 82576 */
2694 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002695
2696 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08002697 tctl = rd32(E1000_TCTL);
2698 tctl &= ~E1000_TCTL_CT;
2699 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2700 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2701
2702 igb_config_collision_dist(hw);
2703
Auke Kok9d5c8242008-01-24 02:22:38 -08002704 /* Enable transmits */
2705 tctl |= E1000_TCTL_EN;
2706
2707 wr32(E1000_TCTL, tctl);
2708}
2709
2710/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002711 * igb_configure_tx_ring - Configure transmit ring after Reset
2712 * @adapter: board private structure
2713 * @ring: tx ring to configure
2714 *
2715 * Configure a transmit ring after a reset.
2716 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002717void igb_configure_tx_ring(struct igb_adapter *adapter,
2718 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00002719{
2720 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka74420e2011-08-26 07:43:27 +00002721 u32 txdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00002722 u64 tdba = ring->dma;
2723 int reg_idx = ring->reg_idx;
2724
2725 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00002726 wr32(E1000_TXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002727 wrfl();
2728 mdelay(10);
2729
2730 wr32(E1000_TDLEN(reg_idx),
2731 ring->count * sizeof(union e1000_adv_tx_desc));
2732 wr32(E1000_TDBAL(reg_idx),
2733 tdba & 0x00000000ffffffffULL);
2734 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
2735
Alexander Duyckfce99e32009-10-27 15:51:27 +00002736 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00002737 wr32(E1000_TDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00002738 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002739
2740 txdctl |= IGB_TX_PTHRESH;
2741 txdctl |= IGB_TX_HTHRESH << 8;
2742 txdctl |= IGB_TX_WTHRESH << 16;
2743
2744 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
2745 wr32(E1000_TXDCTL(reg_idx), txdctl);
2746}
2747
2748/**
2749 * igb_configure_tx - Configure transmit Unit after Reset
2750 * @adapter: board private structure
2751 *
2752 * Configure the Tx unit of the MAC after a reset.
2753 **/
2754static void igb_configure_tx(struct igb_adapter *adapter)
2755{
2756 int i;
2757
2758 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00002759 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002760}
2761
2762/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002763 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002764 * @rx_ring: rx descriptor ring (for a specific queue) to setup
2765 *
2766 * Returns 0 on success, negative on failure
2767 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002768int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002769{
Alexander Duyck59d71982010-04-27 13:09:25 +00002770 struct device *dev = rx_ring->dev;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002771 int size;
Auke Kok9d5c8242008-01-24 02:22:38 -08002772
Alexander Duyck06034642011-08-26 07:44:22 +00002773 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002774
2775 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002776 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002777 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002778
Auke Kok9d5c8242008-01-24 02:22:38 -08002779
2780 /* Round up to nearest 4K */
Alexander Duyckf33005a2012-09-13 06:27:55 +00002781 rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002782 rx_ring->size = ALIGN(rx_ring->size, 4096);
2783
Alexander Duyck59d71982010-04-27 13:09:25 +00002784 rx_ring->desc = dma_alloc_coherent(dev,
2785 rx_ring->size,
2786 &rx_ring->dma,
2787 GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002788 if (!rx_ring->desc)
2789 goto err;
2790
2791 rx_ring->next_to_clean = 0;
2792 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002793
Auke Kok9d5c8242008-01-24 02:22:38 -08002794 return 0;
2795
2796err:
Alexander Duyck06034642011-08-26 07:44:22 +00002797 vfree(rx_ring->rx_buffer_info);
2798 rx_ring->rx_buffer_info = NULL;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002799 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002800 return -ENOMEM;
2801}
2802
2803/**
2804 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
2805 * (Descriptors) for all queues
2806 * @adapter: board private structure
2807 *
2808 * Return 0 on success, negative on failure
2809 **/
2810static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
2811{
Alexander Duyck439705e2009-10-27 23:49:20 +00002812 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002813 int i, err = 0;
2814
2815 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002816 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002817 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002818 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002819 "Allocation for Rx Queue %u failed\n", i);
2820 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002821 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002822 break;
2823 }
2824 }
2825
2826 return err;
2827}
2828
2829/**
Alexander Duyck06cf2662009-10-27 15:53:25 +00002830 * igb_setup_mrqc - configure the multiple receive queue control registers
2831 * @adapter: Board private structure
2832 **/
2833static void igb_setup_mrqc(struct igb_adapter *adapter)
2834{
2835 struct e1000_hw *hw = &adapter->hw;
2836 u32 mrqc, rxcsum;
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002837 u32 j, num_rx_queues, shift = 0;
Alexander Duycka57fe232012-09-13 06:28:16 +00002838 static const u32 rsskey[10] = { 0xDA565A6D, 0xC20E5B25, 0x3D256741,
2839 0xB08FA343, 0xCB2BCAD0, 0xB4307BAE,
2840 0xA32DCB77, 0x0CF23080, 0x3BB7426A,
2841 0xFA01ACBE };
Alexander Duyck06cf2662009-10-27 15:53:25 +00002842
2843 /* Fill out hash function seeds */
Alexander Duycka57fe232012-09-13 06:28:16 +00002844 for (j = 0; j < 10; j++)
2845 wr32(E1000_RSSRK(j), rsskey[j]);
Alexander Duyck06cf2662009-10-27 15:53:25 +00002846
Alexander Duycka99955f2009-11-12 18:37:19 +00002847 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002848
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002849 switch (hw->mac.type) {
2850 case e1000_82575:
2851 shift = 6;
2852 break;
2853 case e1000_82576:
2854 /* 82576 supports 2 RSS queues for SR-IOV */
2855 if (adapter->vfs_allocated_count) {
Alexander Duyck06cf2662009-10-27 15:53:25 +00002856 shift = 3;
2857 num_rx_queues = 2;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002858 }
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002859 break;
2860 default:
2861 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002862 }
2863
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002864 /*
2865 * Populate the indirection table 4 entries at a time. To do this
2866 * we are generating the results for n and n+2 and then interleaving
2867 * those with the results with n+1 and n+3.
2868 */
2869 for (j = 0; j < 32; j++) {
2870 /* first pass generates n and n+2 */
2871 u32 base = ((j * 0x00040004) + 0x00020000) * num_rx_queues;
2872 u32 reta = (base & 0x07800780) >> (7 - shift);
2873
2874 /* second pass generates n+1 and n+3 */
2875 base += 0x00010001 * num_rx_queues;
2876 reta |= (base & 0x07800780) << (1 + shift);
2877
2878 wr32(E1000_RETA(j), reta);
Alexander Duyck06cf2662009-10-27 15:53:25 +00002879 }
2880
2881 /*
2882 * Disable raw packet checksumming so that RSS hash is placed in
2883 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
2884 * offloads as they are enabled by default
2885 */
2886 rxcsum = rd32(E1000_RXCSUM);
2887 rxcsum |= E1000_RXCSUM_PCSD;
2888
2889 if (adapter->hw.mac.type >= e1000_82576)
2890 /* Enable Receive Checksum Offload for SCTP */
2891 rxcsum |= E1000_RXCSUM_CRCOFL;
2892
2893 /* Don't need to set TUOFL or IPOFL, they default to 1 */
2894 wr32(E1000_RXCSUM, rxcsum);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002895 /*
2896 * Generate RSS hash based on TCP port numbers and/or
2897 * IPv4/v6 src and dst addresses since UDP cannot be
2898 * hashed reliably due to IP fragmentation
2899 */
2900
2901 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
2902 E1000_MRQC_RSS_FIELD_IPV4_TCP |
2903 E1000_MRQC_RSS_FIELD_IPV6 |
2904 E1000_MRQC_RSS_FIELD_IPV6_TCP |
2905 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002906
2907 /* If VMDq is enabled then we set the appropriate mode for that, else
2908 * we default to RSS so that an RSS hash is calculated per packet even
2909 * if we are only using one queue */
2910 if (adapter->vfs_allocated_count) {
2911 if (hw->mac.type > e1000_82575) {
2912 /* Set the default pool for the PF's first queue */
2913 u32 vtctl = rd32(E1000_VT_CTL);
2914 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
2915 E1000_VT_CTL_DISABLE_DEF_POOL);
2916 vtctl |= adapter->vfs_allocated_count <<
2917 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
2918 wr32(E1000_VT_CTL, vtctl);
2919 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002920 if (adapter->rss_queues > 1)
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002921 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002922 else
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002923 mrqc |= E1000_MRQC_ENABLE_VMDQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002924 } else {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002925 if (hw->mac.type != e1000_i211)
2926 mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002927 }
2928 igb_vmm_control(adapter);
2929
Alexander Duyck06cf2662009-10-27 15:53:25 +00002930 wr32(E1000_MRQC, mrqc);
2931}
2932
2933/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002934 * igb_setup_rctl - configure the receive control registers
2935 * @adapter: Board private structure
2936 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002937void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002938{
2939 struct e1000_hw *hw = &adapter->hw;
2940 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002941
2942 rctl = rd32(E1000_RCTL);
2943
2944 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08002945 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08002946
Alexander Duyck69d728b2008-11-25 01:04:03 -08002947 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00002948 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08002949
Auke Kok87cb7e82008-07-08 15:08:29 -07002950 /*
2951 * enable stripping of CRC. It's unlikely this will break BMC
2952 * redirection as it did with e1000. Newer features require
2953 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00002954 */
Auke Kok87cb7e82008-07-08 15:08:29 -07002955 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08002956
Alexander Duyck559e9c42009-10-27 23:52:50 +00002957 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08002958 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08002959
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00002960 /* enable LPE to prevent packets larger than max_frame_size */
2961 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08002962
Alexander Duyck952f72a2009-10-27 15:51:07 +00002963 /* disable queue 0 to prevent tail write w/o re-config */
2964 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002965
Alexander Duycke1739522009-02-19 20:39:44 -08002966 /* Attention!!! For SR-IOV PF driver operations you must enable
2967 * queue drop for all VF and PF queues to prevent head of line blocking
2968 * if an un-trusted VF does not provide descriptors to hardware.
2969 */
2970 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08002971 /* set all queue drop enable bits */
2972 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08002973 }
2974
Ben Greear89eaefb2012-03-06 09:41:58 +00002975 /* This is useful for sniffing bad packets. */
2976 if (adapter->netdev->features & NETIF_F_RXALL) {
2977 /* UPE and MPE will be handled by normal PROMISC logic
2978 * in e1000e_set_rx_mode */
2979 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
2980 E1000_RCTL_BAM | /* RX All Bcast Pkts */
2981 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
2982
2983 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
2984 E1000_RCTL_DPF | /* Allow filtered pause */
2985 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
2986 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
2987 * and that breaks VLANs.
2988 */
2989 }
2990
Auke Kok9d5c8242008-01-24 02:22:38 -08002991 wr32(E1000_RCTL, rctl);
2992}
2993
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002994static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
2995 int vfn)
2996{
2997 struct e1000_hw *hw = &adapter->hw;
2998 u32 vmolr;
2999
3000 /* if it isn't the PF check to see if VFs are enabled and
3001 * increase the size to support vlan tags */
3002 if (vfn < adapter->vfs_allocated_count &&
3003 adapter->vf_data[vfn].vlans_enabled)
3004 size += VLAN_TAG_SIZE;
3005
3006 vmolr = rd32(E1000_VMOLR(vfn));
3007 vmolr &= ~E1000_VMOLR_RLPML_MASK;
3008 vmolr |= size | E1000_VMOLR_LPE;
3009 wr32(E1000_VMOLR(vfn), vmolr);
3010
3011 return 0;
3012}
3013
Auke Kok9d5c8242008-01-24 02:22:38 -08003014/**
Alexander Duycke1739522009-02-19 20:39:44 -08003015 * igb_rlpml_set - set maximum receive packet size
3016 * @adapter: board private structure
3017 *
3018 * Configure maximum receivable packet size.
3019 **/
3020static void igb_rlpml_set(struct igb_adapter *adapter)
3021{
Alexander Duyck153285f2011-08-26 07:43:32 +00003022 u32 max_frame_size = adapter->max_frame_size;
Alexander Duycke1739522009-02-19 20:39:44 -08003023 struct e1000_hw *hw = &adapter->hw;
3024 u16 pf_id = adapter->vfs_allocated_count;
3025
Alexander Duycke1739522009-02-19 20:39:44 -08003026 if (pf_id) {
3027 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Alexander Duyck153285f2011-08-26 07:43:32 +00003028 /*
3029 * If we're in VMDQ or SR-IOV mode, then set global RLPML
3030 * to our max jumbo frame size, in case we need to enable
3031 * jumbo frames on one of the rings later.
3032 * This will not pass over-length frames into the default
3033 * queue because it's gated by the VMOLR.RLPML.
3034 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003035 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08003036 }
3037
3038 wr32(E1000_RLPML, max_frame_size);
3039}
3040
Williams, Mitch A8151d292010-02-10 01:44:24 +00003041static inline void igb_set_vmolr(struct igb_adapter *adapter,
3042 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003043{
3044 struct e1000_hw *hw = &adapter->hw;
3045 u32 vmolr;
3046
3047 /*
3048 * This register exists only on 82576 and newer so if we are older then
3049 * we should exit and do nothing
3050 */
3051 if (hw->mac.type < e1000_82576)
3052 return;
3053
3054 vmolr = rd32(E1000_VMOLR(vfn));
Williams, Mitch A8151d292010-02-10 01:44:24 +00003055 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
3056 if (aupe)
3057 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
3058 else
3059 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003060
3061 /* clear all bits that might not be set */
3062 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3063
Alexander Duycka99955f2009-11-12 18:37:19 +00003064 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003065 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
3066 /*
3067 * for VMDq only allow the VFs and pool 0 to accept broadcast and
3068 * multicast packets
3069 */
3070 if (vfn <= adapter->vfs_allocated_count)
3071 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
3072
3073 wr32(E1000_VMOLR(vfn), vmolr);
3074}
3075
Alexander Duycke1739522009-02-19 20:39:44 -08003076/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00003077 * igb_configure_rx_ring - Configure a receive ring after Reset
3078 * @adapter: board private structure
3079 * @ring: receive ring to be configured
3080 *
3081 * Configure the Rx unit of the MAC after a reset.
3082 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003083void igb_configure_rx_ring(struct igb_adapter *adapter,
3084 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003085{
3086 struct e1000_hw *hw = &adapter->hw;
3087 u64 rdba = ring->dma;
3088 int reg_idx = ring->reg_idx;
Alexander Duycka74420e2011-08-26 07:43:27 +00003089 u32 srrctl = 0, rxdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003090
3091 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003092 wr32(E1000_RXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003093
3094 /* Set DMA base address registers */
3095 wr32(E1000_RDBAL(reg_idx),
3096 rdba & 0x00000000ffffffffULL);
3097 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3098 wr32(E1000_RDLEN(reg_idx),
3099 ring->count * sizeof(union e1000_adv_rx_desc));
3100
3101 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00003102 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003103 wr32(E1000_RDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003104 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003105
Alexander Duyck952f72a2009-10-27 15:51:07 +00003106 /* set descriptor configuration */
Alexander Duyck44390ca2011-08-26 07:43:38 +00003107 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003108#if (PAGE_SIZE / 2) > IGB_RXBUFFER_16384
Alexander Duyck44390ca2011-08-26 07:43:38 +00003109 srrctl |= IGB_RXBUFFER_16384 >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003110#else
Alexander Duyck44390ca2011-08-26 07:43:38 +00003111 srrctl |= (PAGE_SIZE / 2) >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003112#endif
Alexander Duyck44390ca2011-08-26 07:43:38 +00003113 srrctl |= E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Matthew Vick3c89f6d2012-08-10 05:40:43 +00003114#ifdef CONFIG_IGB_PTP
Alexander Duyck06218a82011-08-26 07:46:55 +00003115 if (hw->mac.type >= e1000_82580)
Nick Nunley757b77e2010-03-26 11:36:47 +00003116 srrctl |= E1000_SRRCTL_TIMESTAMP;
Matthew Vick3c89f6d2012-08-10 05:40:43 +00003117#endif /* CONFIG_IGB_PTP */
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00003118 /* Only set Drop Enable if we are supporting multiple queues */
3119 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3120 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003121
3122 wr32(E1000_SRRCTL(reg_idx), srrctl);
3123
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003124 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003125 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003126
Alexander Duyck85b430b2009-10-27 15:50:29 +00003127 rxdctl |= IGB_RX_PTHRESH;
3128 rxdctl |= IGB_RX_HTHRESH << 8;
3129 rxdctl |= IGB_RX_WTHRESH << 16;
Alexander Duycka74420e2011-08-26 07:43:27 +00003130
3131 /* enable receive descriptor fetching */
3132 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003133 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3134}
3135
3136/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003137 * igb_configure_rx - Configure receive Unit after Reset
3138 * @adapter: board private structure
3139 *
3140 * Configure the Rx unit of the MAC after a reset.
3141 **/
3142static void igb_configure_rx(struct igb_adapter *adapter)
3143{
Hannes Eder91075842009-02-18 19:36:04 -08003144 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003145
Alexander Duyck68d480c2009-10-05 06:33:08 +00003146 /* set UTA to appropriate mode */
3147 igb_set_uta(adapter);
3148
Alexander Duyck26ad9172009-10-05 06:32:49 +00003149 /* set the correct pool for the PF default MAC address in entry 0 */
3150 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
3151 adapter->vfs_allocated_count);
3152
Alexander Duyck06cf2662009-10-27 15:53:25 +00003153 /* Setup the HW Rx Head and Tail Descriptor Pointers and
3154 * the Base and Length of the Rx Descriptor Ring */
3155 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003156 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003157}
3158
3159/**
3160 * igb_free_tx_resources - Free Tx Resources per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003161 * @tx_ring: Tx descriptor ring for a specific queue
3162 *
3163 * Free all transmit software resources
3164 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003165void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003166{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003167 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003168
Alexander Duyck06034642011-08-26 07:44:22 +00003169 vfree(tx_ring->tx_buffer_info);
3170 tx_ring->tx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003171
Alexander Duyck439705e2009-10-27 23:49:20 +00003172 /* if not set, then don't free */
3173 if (!tx_ring->desc)
3174 return;
3175
Alexander Duyck59d71982010-04-27 13:09:25 +00003176 dma_free_coherent(tx_ring->dev, tx_ring->size,
3177 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003178
3179 tx_ring->desc = NULL;
3180}
3181
3182/**
3183 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3184 * @adapter: board private structure
3185 *
3186 * Free all transmit software resources
3187 **/
3188static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3189{
3190 int i;
3191
3192 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003193 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003194}
3195
Alexander Duyckebe42d12011-08-26 07:45:09 +00003196void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3197 struct igb_tx_buffer *tx_buffer)
Auke Kok9d5c8242008-01-24 02:22:38 -08003198{
Alexander Duyckebe42d12011-08-26 07:45:09 +00003199 if (tx_buffer->skb) {
3200 dev_kfree_skb_any(tx_buffer->skb);
3201 if (tx_buffer->dma)
3202 dma_unmap_single(ring->dev,
3203 tx_buffer->dma,
3204 tx_buffer->length,
3205 DMA_TO_DEVICE);
3206 } else if (tx_buffer->dma) {
3207 dma_unmap_page(ring->dev,
3208 tx_buffer->dma,
3209 tx_buffer->length,
3210 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003211 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00003212 tx_buffer->next_to_watch = NULL;
3213 tx_buffer->skb = NULL;
3214 tx_buffer->dma = 0;
3215 /* buffer_info must be completely set up in the transmit path */
Auke Kok9d5c8242008-01-24 02:22:38 -08003216}
3217
3218/**
3219 * igb_clean_tx_ring - Free Tx Buffers
Auke Kok9d5c8242008-01-24 02:22:38 -08003220 * @tx_ring: ring to be cleaned
3221 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003222static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003223{
Alexander Duyck06034642011-08-26 07:44:22 +00003224 struct igb_tx_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003225 unsigned long size;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00003226 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003227
Alexander Duyck06034642011-08-26 07:44:22 +00003228 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003229 return;
3230 /* Free all the Tx ring sk_buffs */
3231
3232 for (i = 0; i < tx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003233 buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003234 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003235 }
3236
John Fastabenddad8a3b2012-04-23 12:22:39 +00003237 netdev_tx_reset_queue(txring_txq(tx_ring));
3238
Alexander Duyck06034642011-08-26 07:44:22 +00003239 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3240 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003241
3242 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003243 memset(tx_ring->desc, 0, tx_ring->size);
3244
3245 tx_ring->next_to_use = 0;
3246 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003247}
3248
3249/**
3250 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3251 * @adapter: board private structure
3252 **/
3253static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3254{
3255 int i;
3256
3257 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003258 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003259}
3260
3261/**
3262 * igb_free_rx_resources - Free Rx Resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003263 * @rx_ring: ring to clean the resources from
3264 *
3265 * Free all receive software resources
3266 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003267void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003268{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003269 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003270
Alexander Duyck06034642011-08-26 07:44:22 +00003271 vfree(rx_ring->rx_buffer_info);
3272 rx_ring->rx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003273
Alexander Duyck439705e2009-10-27 23:49:20 +00003274 /* if not set, then don't free */
3275 if (!rx_ring->desc)
3276 return;
3277
Alexander Duyck59d71982010-04-27 13:09:25 +00003278 dma_free_coherent(rx_ring->dev, rx_ring->size,
3279 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003280
3281 rx_ring->desc = NULL;
3282}
3283
3284/**
3285 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3286 * @adapter: board private structure
3287 *
3288 * Free all receive software resources
3289 **/
3290static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3291{
3292 int i;
3293
3294 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003295 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003296}
3297
3298/**
3299 * igb_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003300 * @rx_ring: ring to free buffers from
3301 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003302static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003303{
Auke Kok9d5c8242008-01-24 02:22:38 -08003304 unsigned long size;
Alexander Duyckc023cd82011-08-26 07:43:43 +00003305 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003306
Alexander Duyck06034642011-08-26 07:44:22 +00003307 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003308 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003309
Auke Kok9d5c8242008-01-24 02:22:38 -08003310 /* Free all the Rx ring sk_buffs */
3311 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003312 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08003313 if (buffer_info->dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00003314 dma_unmap_single(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00003315 buffer_info->dma,
Alexander Duyck44390ca2011-08-26 07:43:38 +00003316 IGB_RX_HDR_LEN,
Alexander Duyck59d71982010-04-27 13:09:25 +00003317 DMA_FROM_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08003318 buffer_info->dma = 0;
3319 }
3320
3321 if (buffer_info->skb) {
3322 dev_kfree_skb(buffer_info->skb);
3323 buffer_info->skb = NULL;
3324 }
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003325 if (buffer_info->page_dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00003326 dma_unmap_page(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00003327 buffer_info->page_dma,
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003328 PAGE_SIZE / 2,
Alexander Duyck59d71982010-04-27 13:09:25 +00003329 DMA_FROM_DEVICE);
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003330 buffer_info->page_dma = 0;
3331 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003332 if (buffer_info->page) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003333 put_page(buffer_info->page);
3334 buffer_info->page = NULL;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07003335 buffer_info->page_offset = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003336 }
3337 }
3338
Alexander Duyck06034642011-08-26 07:44:22 +00003339 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3340 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003341
3342 /* Zero out the descriptor ring */
3343 memset(rx_ring->desc, 0, rx_ring->size);
3344
3345 rx_ring->next_to_clean = 0;
3346 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003347}
3348
3349/**
3350 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3351 * @adapter: board private structure
3352 **/
3353static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3354{
3355 int i;
3356
3357 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003358 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003359}
3360
3361/**
3362 * igb_set_mac - Change the Ethernet Address of the NIC
3363 * @netdev: network interface device structure
3364 * @p: pointer to an address structure
3365 *
3366 * Returns 0 on success, negative on failure
3367 **/
3368static int igb_set_mac(struct net_device *netdev, void *p)
3369{
3370 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003371 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003372 struct sockaddr *addr = p;
3373
3374 if (!is_valid_ether_addr(addr->sa_data))
3375 return -EADDRNOTAVAIL;
3376
3377 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003378 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003379
Alexander Duyck26ad9172009-10-05 06:32:49 +00003380 /* set the correct pool for the new PF MAC address in entry 0 */
3381 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
3382 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003383
Auke Kok9d5c8242008-01-24 02:22:38 -08003384 return 0;
3385}
3386
3387/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00003388 * igb_write_mc_addr_list - write multicast addresses to MTA
3389 * @netdev: network interface device structure
3390 *
3391 * Writes multicast address list to the MTA hash table.
3392 * Returns: -ENOMEM on failure
3393 * 0 on no addresses written
3394 * X on writing X addresses to MTA
3395 **/
3396static int igb_write_mc_addr_list(struct net_device *netdev)
3397{
3398 struct igb_adapter *adapter = netdev_priv(netdev);
3399 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003400 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003401 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003402 int i;
3403
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003404 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003405 /* nothing to program, so clear mc list */
3406 igb_update_mc_addr_list(hw, NULL, 0);
3407 igb_restore_vf_multicasts(adapter);
3408 return 0;
3409 }
3410
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003411 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003412 if (!mta_list)
3413 return -ENOMEM;
3414
Alexander Duyck68d480c2009-10-05 06:33:08 +00003415 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003416 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003417 netdev_for_each_mc_addr(ha, netdev)
3418 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003419
Alexander Duyck68d480c2009-10-05 06:33:08 +00003420 igb_update_mc_addr_list(hw, mta_list, i);
3421 kfree(mta_list);
3422
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003423 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003424}
3425
3426/**
3427 * igb_write_uc_addr_list - write unicast addresses to RAR table
3428 * @netdev: network interface device structure
3429 *
3430 * Writes unicast address list to the RAR table.
3431 * Returns: -ENOMEM on failure/insufficient address space
3432 * 0 on no addresses written
3433 * X on writing X addresses to the RAR table
3434 **/
3435static int igb_write_uc_addr_list(struct net_device *netdev)
3436{
3437 struct igb_adapter *adapter = netdev_priv(netdev);
3438 struct e1000_hw *hw = &adapter->hw;
3439 unsigned int vfn = adapter->vfs_allocated_count;
3440 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3441 int count = 0;
3442
3443 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003444 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00003445 return -ENOMEM;
3446
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003447 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003448 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003449
3450 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003451 if (!rar_entries)
3452 break;
3453 igb_rar_set_qsel(adapter, ha->addr,
3454 rar_entries--,
3455 vfn);
3456 count++;
3457 }
3458 }
3459 /* write the addresses in reverse order to avoid write combining */
3460 for (; rar_entries > 0 ; rar_entries--) {
3461 wr32(E1000_RAH(rar_entries), 0);
3462 wr32(E1000_RAL(rar_entries), 0);
3463 }
3464 wrfl();
3465
3466 return count;
3467}
3468
3469/**
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003470 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
Auke Kok9d5c8242008-01-24 02:22:38 -08003471 * @netdev: network interface device structure
3472 *
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003473 * The set_rx_mode entry point is called whenever the unicast or multicast
3474 * address lists or the network interface flags are updated. This routine is
3475 * responsible for configuring the hardware for proper unicast, multicast,
Auke Kok9d5c8242008-01-24 02:22:38 -08003476 * promiscuous mode, and all-multi behavior.
3477 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003478static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003479{
3480 struct igb_adapter *adapter = netdev_priv(netdev);
3481 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003482 unsigned int vfn = adapter->vfs_allocated_count;
3483 u32 rctl, vmolr = 0;
3484 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08003485
3486 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08003487 rctl = rd32(E1000_RCTL);
3488
Alexander Duyck68d480c2009-10-05 06:33:08 +00003489 /* clear the effected bits */
3490 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
3491
Patrick McHardy746b9f02008-07-16 20:15:45 -07003492 if (netdev->flags & IFF_PROMISC) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003493 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003494 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07003495 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003496 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003497 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003498 vmolr |= E1000_VMOLR_MPME;
3499 } else {
3500 /*
3501 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003502 * then we should just turn on promiscuous mode so
Alexander Duyck68d480c2009-10-05 06:33:08 +00003503 * that we can at least receive multicast traffic
3504 */
3505 count = igb_write_mc_addr_list(netdev);
3506 if (count < 0) {
3507 rctl |= E1000_RCTL_MPE;
3508 vmolr |= E1000_VMOLR_MPME;
3509 } else if (count) {
3510 vmolr |= E1000_VMOLR_ROMPE;
3511 }
3512 }
3513 /*
3514 * Write addresses to available RAR registers, if there is not
3515 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003516 * unicast promiscuous mode
Alexander Duyck68d480c2009-10-05 06:33:08 +00003517 */
3518 count = igb_write_uc_addr_list(netdev);
3519 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003520 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003521 vmolr |= E1000_VMOLR_ROPE;
3522 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07003523 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003524 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003525 wr32(E1000_RCTL, rctl);
3526
Alexander Duyck68d480c2009-10-05 06:33:08 +00003527 /*
3528 * In order to support SR-IOV and eventually VMDq it is necessary to set
3529 * the VMOLR to enable the appropriate modes. Without this workaround
3530 * we will have issues with VLAN tag stripping not being done for frames
3531 * that are only arriving because we are the default pool
3532 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003533 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003534 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003535
Alexander Duyck68d480c2009-10-05 06:33:08 +00003536 vmolr |= rd32(E1000_VMOLR(vfn)) &
3537 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
3538 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003539 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003540}
3541
Greg Rose13800462010-11-06 02:08:26 +00003542static void igb_check_wvbr(struct igb_adapter *adapter)
3543{
3544 struct e1000_hw *hw = &adapter->hw;
3545 u32 wvbr = 0;
3546
3547 switch (hw->mac.type) {
3548 case e1000_82576:
3549 case e1000_i350:
3550 if (!(wvbr = rd32(E1000_WVBR)))
3551 return;
3552 break;
3553 default:
3554 break;
3555 }
3556
3557 adapter->wvbr |= wvbr;
3558}
3559
3560#define IGB_STAGGERED_QUEUE_OFFSET 8
3561
3562static void igb_spoof_check(struct igb_adapter *adapter)
3563{
3564 int j;
3565
3566 if (!adapter->wvbr)
3567 return;
3568
3569 for(j = 0; j < adapter->vfs_allocated_count; j++) {
3570 if (adapter->wvbr & (1 << j) ||
3571 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
3572 dev_warn(&adapter->pdev->dev,
3573 "Spoof event(s) detected on VF %d\n", j);
3574 adapter->wvbr &=
3575 ~((1 << j) |
3576 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
3577 }
3578 }
3579}
3580
Auke Kok9d5c8242008-01-24 02:22:38 -08003581/* Need to wait a few seconds after link up to get diagnostic information from
3582 * the phy */
3583static void igb_update_phy_info(unsigned long data)
3584{
3585 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08003586 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08003587}
3588
3589/**
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003590 * igb_has_link - check shared code for link and determine up/down
3591 * @adapter: pointer to driver private info
3592 **/
Nick Nunley31455352010-02-17 01:01:21 +00003593bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003594{
3595 struct e1000_hw *hw = &adapter->hw;
3596 bool link_active = false;
3597 s32 ret_val = 0;
3598
3599 /* get_link_status is set on LSC (link status) interrupt or
3600 * rx sequence error interrupt. get_link_status will stay
3601 * false until the e1000_check_for_link establishes link
3602 * for copper adapters ONLY
3603 */
3604 switch (hw->phy.media_type) {
3605 case e1000_media_type_copper:
3606 if (hw->mac.get_link_status) {
3607 ret_val = hw->mac.ops.check_for_link(hw);
3608 link_active = !hw->mac.get_link_status;
3609 } else {
3610 link_active = true;
3611 }
3612 break;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003613 case e1000_media_type_internal_serdes:
3614 ret_val = hw->mac.ops.check_for_link(hw);
3615 link_active = hw->mac.serdes_has_link;
3616 break;
3617 default:
3618 case e1000_media_type_unknown:
3619 break;
3620 }
3621
3622 return link_active;
3623}
3624
Stefan Assmann563988d2011-04-05 04:27:15 +00003625static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
3626{
3627 bool ret = false;
3628 u32 ctrl_ext, thstat;
3629
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003630 /* check for thermal sensor event on i350 copper only */
Stefan Assmann563988d2011-04-05 04:27:15 +00003631 if (hw->mac.type == e1000_i350) {
3632 thstat = rd32(E1000_THSTAT);
3633 ctrl_ext = rd32(E1000_CTRL_EXT);
3634
3635 if ((hw->phy.media_type == e1000_media_type_copper) &&
3636 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII)) {
3637 ret = !!(thstat & event);
3638 }
3639 }
3640
3641 return ret;
3642}
3643
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003644/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003645 * igb_watchdog - Timer Call-back
3646 * @data: pointer to adapter cast into an unsigned long
3647 **/
3648static void igb_watchdog(unsigned long data)
3649{
3650 struct igb_adapter *adapter = (struct igb_adapter *)data;
3651 /* Do the rest outside of interrupt context */
3652 schedule_work(&adapter->watchdog_task);
3653}
3654
3655static void igb_watchdog_task(struct work_struct *work)
3656{
3657 struct igb_adapter *adapter = container_of(work,
Alexander Duyck559e9c42009-10-27 23:52:50 +00003658 struct igb_adapter,
3659 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003660 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003661 struct net_device *netdev = adapter->netdev;
Stefan Assmann563988d2011-04-05 04:27:15 +00003662 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003663 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003664
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003665 link = igb_has_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003666 if (link) {
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003667 /* Cancel scheduled suspend requests. */
3668 pm_runtime_resume(netdev->dev.parent);
3669
Auke Kok9d5c8242008-01-24 02:22:38 -08003670 if (!netif_carrier_ok(netdev)) {
3671 u32 ctrl;
Alexander Duyck330a6d62009-10-27 23:51:35 +00003672 hw->mac.ops.get_speed_and_duplex(hw,
3673 &adapter->link_speed,
3674 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08003675
3676 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08003677 /* Links status message must follow this format */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003678 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s "
3679 "Duplex, Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003680 netdev->name,
3681 adapter->link_speed,
3682 adapter->link_duplex == FULL_DUPLEX ?
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003683 "Full" : "Half",
3684 (ctrl & E1000_CTRL_TFCE) &&
3685 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
3686 (ctrl & E1000_CTRL_RFCE) ? "RX" :
3687 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
Auke Kok9d5c8242008-01-24 02:22:38 -08003688
Stefan Assmann563988d2011-04-05 04:27:15 +00003689 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003690 if (igb_thermal_sensor_event(hw,
3691 E1000_THSTAT_LINK_THROTTLE)) {
3692 netdev_info(netdev, "The network adapter link "
3693 "speed was downshifted because it "
3694 "overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003695 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003696
Emil Tantilovd07f3e32010-03-23 18:34:57 +00003697 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08003698 adapter->tx_timeout_factor = 1;
3699 switch (adapter->link_speed) {
3700 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08003701 adapter->tx_timeout_factor = 14;
3702 break;
3703 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08003704 /* maybe add some timeout factor ? */
3705 break;
3706 }
3707
3708 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003709
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003710 igb_ping_all_vfs(adapter);
Lior Levy17dc5662011-02-08 02:28:46 +00003711 igb_check_vf_rate_limit(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003712
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003713 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003714 if (!test_bit(__IGB_DOWN, &adapter->state))
3715 mod_timer(&adapter->phy_info_timer,
3716 round_jiffies(jiffies + 2 * HZ));
3717 }
3718 } else {
3719 if (netif_carrier_ok(netdev)) {
3720 adapter->link_speed = 0;
3721 adapter->link_duplex = 0;
Stefan Assmann563988d2011-04-05 04:27:15 +00003722
3723 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003724 if (igb_thermal_sensor_event(hw,
3725 E1000_THSTAT_PWR_DOWN)) {
3726 netdev_err(netdev, "The network adapter was "
3727 "stopped because it overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003728 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003729
Alexander Duyck527d47c2008-11-27 00:21:39 -08003730 /* Links status message must follow this format */
3731 printk(KERN_INFO "igb: %s NIC Link is Down\n",
3732 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08003733 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003734
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003735 igb_ping_all_vfs(adapter);
3736
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003737 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003738 if (!test_bit(__IGB_DOWN, &adapter->state))
3739 mod_timer(&adapter->phy_info_timer,
3740 round_jiffies(jiffies + 2 * HZ));
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003741
3742 pm_schedule_suspend(netdev->dev.parent,
3743 MSEC_PER_SEC * 5);
Auke Kok9d5c8242008-01-24 02:22:38 -08003744 }
3745 }
3746
Eric Dumazet12dcd862010-10-15 17:27:10 +00003747 spin_lock(&adapter->stats64_lock);
3748 igb_update_stats(adapter, &adapter->stats64);
3749 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08003750
Alexander Duyckdbabb062009-11-12 18:38:16 +00003751 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003752 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00003753 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003754 /* We've lost link, so the controller stops DMA,
3755 * but we've got queued Tx work that's never going
3756 * to get done, so reset controller to flush Tx.
3757 * (Do the reset outside of interrupt context). */
Alexander Duyckdbabb062009-11-12 18:38:16 +00003758 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
3759 adapter->tx_timeout_count++;
3760 schedule_work(&adapter->reset_task);
3761 /* return immediately since reset is imminent */
3762 return;
3763 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003764 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003765
Alexander Duyckdbabb062009-11-12 18:38:16 +00003766 /* Force detection of hung controller every watchdog period */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00003767 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckdbabb062009-11-12 18:38:16 +00003768 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00003769
Auke Kok9d5c8242008-01-24 02:22:38 -08003770 /* Cause software interrupt to ensure rx ring is cleaned */
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003771 if (adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00003772 u32 eics = 0;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00003773 for (i = 0; i < adapter->num_q_vectors; i++)
3774 eics |= adapter->q_vector[i]->eims_value;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003775 wr32(E1000_EICS, eics);
3776 } else {
3777 wr32(E1000_ICS, E1000_ICS_RXDMT0);
3778 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003779
Greg Rose13800462010-11-06 02:08:26 +00003780 igb_spoof_check(adapter);
3781
Auke Kok9d5c8242008-01-24 02:22:38 -08003782 /* Reset the timer */
3783 if (!test_bit(__IGB_DOWN, &adapter->state))
3784 mod_timer(&adapter->watchdog_timer,
3785 round_jiffies(jiffies + 2 * HZ));
3786}
3787
3788enum latency_range {
3789 lowest_latency = 0,
3790 low_latency = 1,
3791 bulk_latency = 2,
3792 latency_invalid = 255
3793};
3794
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003795/**
3796 * igb_update_ring_itr - update the dynamic ITR value based on packet size
3797 *
3798 * Stores a new ITR value based on strictly on packet size. This
3799 * algorithm is less sophisticated than that used in igb_update_itr,
3800 * due to the difficulty of synchronizing statistics across multiple
Stefan Weileef35c22010-08-06 21:11:15 +02003801 * receive rings. The divisors and thresholds used by this function
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003802 * were determined based on theoretical maximum wire speed and testing
3803 * data, in order to minimize response time while increasing bulk
3804 * throughput.
3805 * This functionality is controlled by the InterruptThrottleRate module
3806 * parameter (see igb_param.c)
3807 * NOTE: This function is called only when operating in a multiqueue
3808 * receive environment.
Alexander Duyck047e0032009-10-27 15:49:27 +00003809 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003810 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00003811static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003812{
Alexander Duyck047e0032009-10-27 15:49:27 +00003813 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003814 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00003815 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003816 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08003817
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003818 /* For non-gigabit speeds, just fix the interrupt rate at 4000
3819 * ints/sec - ITR timer value of 120 ticks.
3820 */
3821 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003822 new_val = IGB_4K_ITR;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003823 goto set_itr_val;
3824 }
Alexander Duyck047e0032009-10-27 15:49:27 +00003825
Alexander Duyck0ba82992011-08-26 07:45:47 +00003826 packets = q_vector->rx.total_packets;
3827 if (packets)
3828 avg_wire_size = q_vector->rx.total_bytes / packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003829
Alexander Duyck0ba82992011-08-26 07:45:47 +00003830 packets = q_vector->tx.total_packets;
3831 if (packets)
3832 avg_wire_size = max_t(u32, avg_wire_size,
3833 q_vector->tx.total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00003834
3835 /* if avg_wire_size isn't set no work was done */
3836 if (!avg_wire_size)
3837 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003838
3839 /* Add 24 bytes to size to account for CRC, preamble, and gap */
3840 avg_wire_size += 24;
3841
3842 /* Don't starve jumbo frames */
3843 avg_wire_size = min(avg_wire_size, 3000);
3844
3845 /* Give a little boost to mid-size frames */
3846 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
3847 new_val = avg_wire_size / 3;
3848 else
3849 new_val = avg_wire_size / 2;
3850
Alexander Duyck0ba82992011-08-26 07:45:47 +00003851 /* conservative mode (itr 3) eliminates the lowest_latency setting */
3852 if (new_val < IGB_20K_ITR &&
3853 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
3854 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
3855 new_val = IGB_20K_ITR;
Nick Nunleyabe1c362010-02-17 01:03:19 +00003856
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003857set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00003858 if (new_val != q_vector->itr_val) {
3859 q_vector->itr_val = new_val;
3860 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003861 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003862clear_counts:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003863 q_vector->rx.total_bytes = 0;
3864 q_vector->rx.total_packets = 0;
3865 q_vector->tx.total_bytes = 0;
3866 q_vector->tx.total_packets = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003867}
3868
3869/**
3870 * igb_update_itr - update the dynamic ITR value based on statistics
3871 * Stores a new ITR value based on packets and byte
3872 * counts during the last interrupt. The advantage of per interrupt
3873 * computation is faster updates and more accurate ITR for the current
3874 * traffic pattern. Constants in this function were computed
3875 * based on theoretical maximum wire speed and thresholds were set based
3876 * on testing data as well as attempting to minimize response time
3877 * while increasing bulk throughput.
3878 * this functionality is controlled by the InterruptThrottleRate module
3879 * parameter (see igb_param.c)
3880 * NOTE: These calculations are only valid when operating in a single-
3881 * queue environment.
Alexander Duyck0ba82992011-08-26 07:45:47 +00003882 * @q_vector: pointer to q_vector
3883 * @ring_container: ring info to update the itr for
Auke Kok9d5c8242008-01-24 02:22:38 -08003884 **/
Alexander Duyck0ba82992011-08-26 07:45:47 +00003885static void igb_update_itr(struct igb_q_vector *q_vector,
3886 struct igb_ring_container *ring_container)
Auke Kok9d5c8242008-01-24 02:22:38 -08003887{
Alexander Duyck0ba82992011-08-26 07:45:47 +00003888 unsigned int packets = ring_container->total_packets;
3889 unsigned int bytes = ring_container->total_bytes;
3890 u8 itrval = ring_container->itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08003891
Alexander Duyck0ba82992011-08-26 07:45:47 +00003892 /* no packets, exit with status unchanged */
Auke Kok9d5c8242008-01-24 02:22:38 -08003893 if (packets == 0)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003894 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08003895
Alexander Duyck0ba82992011-08-26 07:45:47 +00003896 switch (itrval) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003897 case lowest_latency:
3898 /* handle TSO and jumbo frames */
3899 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003900 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003901 else if ((packets < 5) && (bytes > 512))
Alexander Duyck0ba82992011-08-26 07:45:47 +00003902 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003903 break;
3904 case low_latency: /* 50 usec aka 20000 ints/s */
3905 if (bytes > 10000) {
3906 /* this if handles the TSO accounting */
3907 if (bytes/packets > 8000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003908 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003909 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003910 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003911 } else if ((packets > 35)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003912 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003913 }
3914 } else if (bytes/packets > 2000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003915 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003916 } else if (packets <= 2 && bytes < 512) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003917 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003918 }
3919 break;
3920 case bulk_latency: /* 250 usec aka 4000 ints/s */
3921 if (bytes > 25000) {
3922 if (packets > 35)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003923 itrval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00003924 } else if (bytes < 1500) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003925 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003926 }
3927 break;
3928 }
3929
Alexander Duyck0ba82992011-08-26 07:45:47 +00003930 /* clear work counters since we have the values we need */
3931 ring_container->total_bytes = 0;
3932 ring_container->total_packets = 0;
3933
3934 /* write updated itr to ring container */
3935 ring_container->itr = itrval;
Auke Kok9d5c8242008-01-24 02:22:38 -08003936}
3937
Alexander Duyck0ba82992011-08-26 07:45:47 +00003938static void igb_set_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003939{
Alexander Duyck0ba82992011-08-26 07:45:47 +00003940 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00003941 u32 new_itr = q_vector->itr_val;
Alexander Duyck0ba82992011-08-26 07:45:47 +00003942 u8 current_itr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003943
3944 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
3945 if (adapter->link_speed != SPEED_1000) {
3946 current_itr = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00003947 new_itr = IGB_4K_ITR;
Auke Kok9d5c8242008-01-24 02:22:38 -08003948 goto set_itr_now;
3949 }
3950
Alexander Duyck0ba82992011-08-26 07:45:47 +00003951 igb_update_itr(q_vector, &q_vector->tx);
3952 igb_update_itr(q_vector, &q_vector->rx);
Auke Kok9d5c8242008-01-24 02:22:38 -08003953
Alexander Duyck0ba82992011-08-26 07:45:47 +00003954 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08003955
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003956 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck0ba82992011-08-26 07:45:47 +00003957 if (current_itr == lowest_latency &&
3958 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
3959 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003960 current_itr = low_latency;
3961
Auke Kok9d5c8242008-01-24 02:22:38 -08003962 switch (current_itr) {
3963 /* counts and packets in update_itr are dependent on these numbers */
3964 case lowest_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003965 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003966 break;
3967 case low_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003968 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003969 break;
3970 case bulk_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003971 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003972 break;
3973 default:
3974 break;
3975 }
3976
3977set_itr_now:
Alexander Duyck047e0032009-10-27 15:49:27 +00003978 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003979 /* this attempts to bias the interrupt rate towards Bulk
3980 * by adding intermediate steps when interrupt rate is
3981 * increasing */
Alexander Duyck047e0032009-10-27 15:49:27 +00003982 new_itr = new_itr > q_vector->itr_val ?
3983 max((new_itr * q_vector->itr_val) /
3984 (new_itr + (q_vector->itr_val >> 2)),
Alexander Duyck0ba82992011-08-26 07:45:47 +00003985 new_itr) :
Auke Kok9d5c8242008-01-24 02:22:38 -08003986 new_itr;
3987 /* Don't write the value here; it resets the adapter's
3988 * internal timer, and causes us to delay far longer than
3989 * we should between interrupts. Instead, we write the ITR
3990 * value at the beginning of the next interrupt so the timing
3991 * ends up being correct.
3992 */
Alexander Duyck047e0032009-10-27 15:49:27 +00003993 q_vector->itr_val = new_itr;
3994 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003995 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003996}
3997
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00003998static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
3999 u32 type_tucmd, u32 mss_l4len_idx)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004000{
4001 struct e1000_adv_tx_context_desc *context_desc;
4002 u16 i = tx_ring->next_to_use;
4003
4004 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
4005
4006 i++;
4007 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
4008
4009 /* set bits to identify this as an advanced context descriptor */
4010 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
4011
4012 /* For 82575, context index must be unique per ring. */
Alexander Duyck866cff02011-08-26 07:45:36 +00004013 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004014 mss_l4len_idx |= tx_ring->reg_idx << 4;
4015
4016 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
4017 context_desc->seqnum_seed = 0;
4018 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
4019 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
4020}
4021
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004022static int igb_tso(struct igb_ring *tx_ring,
4023 struct igb_tx_buffer *first,
4024 u8 *hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004025{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004026 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004027 u32 vlan_macip_lens, type_tucmd;
4028 u32 mss_l4len_idx, l4len;
4029
4030 if (!skb_is_gso(skb))
4031 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004032
4033 if (skb_header_cloned(skb)) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004034 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004035 if (err)
4036 return err;
4037 }
4038
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004039 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4040 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
Auke Kok9d5c8242008-01-24 02:22:38 -08004041
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004042 if (first->protocol == __constant_htons(ETH_P_IP)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004043 struct iphdr *iph = ip_hdr(skb);
4044 iph->tot_len = 0;
4045 iph->check = 0;
4046 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4047 iph->daddr, 0,
4048 IPPROTO_TCP,
4049 0);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004050 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004051 first->tx_flags |= IGB_TX_FLAGS_TSO |
4052 IGB_TX_FLAGS_CSUM |
4053 IGB_TX_FLAGS_IPV4;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08004054 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004055 ipv6_hdr(skb)->payload_len = 0;
4056 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4057 &ipv6_hdr(skb)->daddr,
4058 0, IPPROTO_TCP, 0);
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004059 first->tx_flags |= IGB_TX_FLAGS_TSO |
4060 IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004061 }
4062
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004063 /* compute header lengths */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004064 l4len = tcp_hdrlen(skb);
4065 *hdr_len = skb_transport_offset(skb) + l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08004066
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004067 /* update gso size and bytecount with header size */
4068 first->gso_segs = skb_shinfo(skb)->gso_segs;
4069 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4070
Auke Kok9d5c8242008-01-24 02:22:38 -08004071 /* MSS L4LEN IDX */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004072 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4073 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
Auke Kok9d5c8242008-01-24 02:22:38 -08004074
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004075 /* VLAN MACLEN IPLEN */
4076 vlan_macip_lens = skb_network_header_len(skb);
4077 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004078 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004079
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004080 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004081
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004082 return 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004083}
4084
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004085static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
Auke Kok9d5c8242008-01-24 02:22:38 -08004086{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004087 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004088 u32 vlan_macip_lens = 0;
4089 u32 mss_l4len_idx = 0;
4090 u32 type_tucmd = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004091
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004092 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004093 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4094 return;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004095 } else {
4096 u8 l4_hdr = 0;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004097 switch (first->protocol) {
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004098 case __constant_htons(ETH_P_IP):
4099 vlan_macip_lens |= skb_network_header_len(skb);
4100 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4101 l4_hdr = ip_hdr(skb)->protocol;
4102 break;
4103 case __constant_htons(ETH_P_IPV6):
4104 vlan_macip_lens |= skb_network_header_len(skb);
4105 l4_hdr = ipv6_hdr(skb)->nexthdr;
4106 break;
4107 default:
4108 if (unlikely(net_ratelimit())) {
4109 dev_warn(tx_ring->dev,
4110 "partial checksum but proto=%x!\n",
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004111 first->protocol);
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07004112 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004113 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08004114 }
4115
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004116 switch (l4_hdr) {
4117 case IPPROTO_TCP:
4118 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
4119 mss_l4len_idx = tcp_hdrlen(skb) <<
4120 E1000_ADVTXD_L4LEN_SHIFT;
4121 break;
4122 case IPPROTO_SCTP:
4123 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
4124 mss_l4len_idx = sizeof(struct sctphdr) <<
4125 E1000_ADVTXD_L4LEN_SHIFT;
4126 break;
4127 case IPPROTO_UDP:
4128 mss_l4len_idx = sizeof(struct udphdr) <<
4129 E1000_ADVTXD_L4LEN_SHIFT;
4130 break;
4131 default:
4132 if (unlikely(net_ratelimit())) {
4133 dev_warn(tx_ring->dev,
4134 "partial checksum but l4 proto=%x!\n",
4135 l4_hdr);
4136 }
4137 break;
4138 }
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004139
4140 /* update TX checksum flag */
4141 first->tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004142 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004143
4144 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004145 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004146
4147 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004148}
4149
Alexander Duycke032afc2011-08-26 07:44:48 +00004150static __le32 igb_tx_cmd_type(u32 tx_flags)
4151{
4152 /* set type for advanced descriptor with frame checksum insertion */
4153 __le32 cmd_type = cpu_to_le32(E1000_ADVTXD_DTYP_DATA |
4154 E1000_ADVTXD_DCMD_IFCS |
4155 E1000_ADVTXD_DCMD_DEXT);
4156
4157 /* set HW vlan bit if vlan is present */
4158 if (tx_flags & IGB_TX_FLAGS_VLAN)
4159 cmd_type |= cpu_to_le32(E1000_ADVTXD_DCMD_VLE);
4160
Matthew Vick3c89f6d2012-08-10 05:40:43 +00004161#ifdef CONFIG_IGB_PTP
Alexander Duycke032afc2011-08-26 07:44:48 +00004162 /* set timestamp bit if present */
Matthew Vick1f6e8172012-08-18 07:26:33 +00004163 if (unlikely(tx_flags & IGB_TX_FLAGS_TSTAMP))
Alexander Duycke032afc2011-08-26 07:44:48 +00004164 cmd_type |= cpu_to_le32(E1000_ADVTXD_MAC_TSTAMP);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00004165#endif /* CONFIG_IGB_PTP */
Alexander Duycke032afc2011-08-26 07:44:48 +00004166
4167 /* set segmentation bits for TSO */
4168 if (tx_flags & IGB_TX_FLAGS_TSO)
4169 cmd_type |= cpu_to_le32(E1000_ADVTXD_DCMD_TSE);
4170
4171 return cmd_type;
4172}
4173
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004174static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4175 union e1000_adv_tx_desc *tx_desc,
4176 u32 tx_flags, unsigned int paylen)
Alexander Duycke032afc2011-08-26 07:44:48 +00004177{
4178 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4179
4180 /* 82575 requires a unique index per ring if any offload is enabled */
4181 if ((tx_flags & (IGB_TX_FLAGS_CSUM | IGB_TX_FLAGS_VLAN)) &&
Alexander Duyck866cff02011-08-26 07:45:36 +00004182 test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duycke032afc2011-08-26 07:44:48 +00004183 olinfo_status |= tx_ring->reg_idx << 4;
4184
4185 /* insert L4 checksum */
4186 if (tx_flags & IGB_TX_FLAGS_CSUM) {
4187 olinfo_status |= E1000_TXD_POPTS_TXSM << 8;
4188
4189 /* insert IPv4 checksum */
4190 if (tx_flags & IGB_TX_FLAGS_IPV4)
4191 olinfo_status |= E1000_TXD_POPTS_IXSM << 8;
4192 }
4193
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004194 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duycke032afc2011-08-26 07:44:48 +00004195}
4196
Alexander Duyckebe42d12011-08-26 07:45:09 +00004197/*
4198 * The largest size we can write to the descriptor is 65535. In order to
4199 * maintain a power of two alignment we have to limit ourselves to 32K.
4200 */
4201#define IGB_MAX_TXD_PWR 15
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004202#define IGB_MAX_DATA_PER_TXD (1<<IGB_MAX_TXD_PWR)
Auke Kok9d5c8242008-01-24 02:22:38 -08004203
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004204static void igb_tx_map(struct igb_ring *tx_ring,
4205 struct igb_tx_buffer *first,
Alexander Duyckebe42d12011-08-26 07:45:09 +00004206 const u8 hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004207{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004208 struct sk_buff *skb = first->skb;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004209 struct igb_tx_buffer *tx_buffer_info;
4210 union e1000_adv_tx_desc *tx_desc;
4211 dma_addr_t dma;
4212 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
4213 unsigned int data_len = skb->data_len;
4214 unsigned int size = skb_headlen(skb);
4215 unsigned int paylen = skb->len - hdr_len;
4216 __le32 cmd_type;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004217 u32 tx_flags = first->tx_flags;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004218 u16 i = tx_ring->next_to_use;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004219
4220 tx_desc = IGB_TX_DESC(tx_ring, i);
4221
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004222 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, paylen);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004223 cmd_type = igb_tx_cmd_type(tx_flags);
4224
4225 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
4226 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyck6366ad32009-12-02 16:47:18 +00004227 goto dma_error;
Auke Kok9d5c8242008-01-24 02:22:38 -08004228
Alexander Duyckebe42d12011-08-26 07:45:09 +00004229 /* record length, and DMA address */
4230 first->length = size;
4231 first->dma = dma;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004232 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00004233
Alexander Duyckebe42d12011-08-26 07:45:09 +00004234 for (;;) {
4235 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
4236 tx_desc->read.cmd_type_len =
4237 cmd_type | cpu_to_le32(IGB_MAX_DATA_PER_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -08004238
Alexander Duyckebe42d12011-08-26 07:45:09 +00004239 i++;
4240 tx_desc++;
4241 if (i == tx_ring->count) {
4242 tx_desc = IGB_TX_DESC(tx_ring, 0);
4243 i = 0;
4244 }
4245
4246 dma += IGB_MAX_DATA_PER_TXD;
4247 size -= IGB_MAX_DATA_PER_TXD;
4248
4249 tx_desc->read.olinfo_status = 0;
4250 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4251 }
4252
4253 if (likely(!data_len))
4254 break;
4255
4256 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
4257
Alexander Duyck65689fe2009-03-20 00:17:43 +00004258 i++;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004259 tx_desc++;
4260 if (i == tx_ring->count) {
4261 tx_desc = IGB_TX_DESC(tx_ring, 0);
Alexander Duyck65689fe2009-03-20 00:17:43 +00004262 i = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004263 }
Alexander Duyck65689fe2009-03-20 00:17:43 +00004264
Eric Dumazet9e903e02011-10-18 21:00:24 +00004265 size = skb_frag_size(frag);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004266 data_len -= size;
4267
4268 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
4269 size, DMA_TO_DEVICE);
4270 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyck6366ad32009-12-02 16:47:18 +00004271 goto dma_error;
4272
Alexander Duyckebe42d12011-08-26 07:45:09 +00004273 tx_buffer_info = &tx_ring->tx_buffer_info[i];
4274 tx_buffer_info->length = size;
4275 tx_buffer_info->dma = dma;
4276
4277 tx_desc->read.olinfo_status = 0;
4278 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4279
4280 frag++;
Auke Kok9d5c8242008-01-24 02:22:38 -08004281 }
4282
Eric Dumazetbdbc0632012-01-04 20:23:36 +00004283 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4284
Alexander Duyckebe42d12011-08-26 07:45:09 +00004285 /* write last descriptor with RS and EOP bits */
4286 cmd_type |= cpu_to_le32(size) | cpu_to_le32(IGB_TXD_DCMD);
Ben Greear6b8f0922012-03-06 09:41:53 +00004287 if (unlikely(skb->no_fcs))
4288 cmd_type &= ~(cpu_to_le32(E1000_ADVTXD_DCMD_IFCS));
Alexander Duyckebe42d12011-08-26 07:45:09 +00004289 tx_desc->read.cmd_type_len = cmd_type;
Alexander Duyck8542db02011-08-26 07:44:43 +00004290
4291 /* set the timestamp */
4292 first->time_stamp = jiffies;
4293
Alexander Duyckebe42d12011-08-26 07:45:09 +00004294 /*
4295 * Force memory writes to complete before letting h/w know there
4296 * are new descriptors to fetch. (Only applicable for weak-ordered
4297 * memory model archs, such as IA-64).
4298 *
4299 * We also need this memory barrier to make certain all of the
4300 * status bits have been updated before next_to_watch is written.
4301 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004302 wmb();
4303
Alexander Duyckebe42d12011-08-26 07:45:09 +00004304 /* set next_to_watch value indicating a packet is present */
4305 first->next_to_watch = tx_desc;
4306
4307 i++;
4308 if (i == tx_ring->count)
4309 i = 0;
4310
Auke Kok9d5c8242008-01-24 02:22:38 -08004311 tx_ring->next_to_use = i;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004312
Alexander Duyckfce99e32009-10-27 15:51:27 +00004313 writel(i, tx_ring->tail);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004314
Auke Kok9d5c8242008-01-24 02:22:38 -08004315 /* we need this if more than one processor can write to our tail
4316 * at a time, it syncronizes IO on IA64/Altix systems */
4317 mmiowb();
Alexander Duyckebe42d12011-08-26 07:45:09 +00004318
4319 return;
4320
4321dma_error:
4322 dev_err(tx_ring->dev, "TX DMA map failed\n");
4323
4324 /* clear dma mappings for failed tx_buffer_info map */
4325 for (;;) {
4326 tx_buffer_info = &tx_ring->tx_buffer_info[i];
4327 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4328 if (tx_buffer_info == first)
4329 break;
4330 if (i == 0)
4331 i = tx_ring->count;
4332 i--;
4333 }
4334
4335 tx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08004336}
4337
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004338static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004339{
Alexander Duycke694e962009-10-27 15:53:06 +00004340 struct net_device *netdev = tx_ring->netdev;
4341
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004342 netif_stop_subqueue(netdev, tx_ring->queue_index);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004343
Auke Kok9d5c8242008-01-24 02:22:38 -08004344 /* Herbert's original patch had:
4345 * smp_mb__after_netif_stop_queue();
4346 * but since that doesn't exist yet, just open code it. */
4347 smp_mb();
4348
4349 /* We need to check again in a case another CPU has just
4350 * made room available. */
Alexander Duyckc493ea42009-03-20 00:16:50 +00004351 if (igb_desc_unused(tx_ring) < size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004352 return -EBUSY;
4353
4354 /* A reprieve! */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004355 netif_wake_subqueue(netdev, tx_ring->queue_index);
Eric Dumazet12dcd862010-10-15 17:27:10 +00004356
4357 u64_stats_update_begin(&tx_ring->tx_syncp2);
4358 tx_ring->tx_stats.restart_queue2++;
4359 u64_stats_update_end(&tx_ring->tx_syncp2);
4360
Auke Kok9d5c8242008-01-24 02:22:38 -08004361 return 0;
4362}
4363
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004364static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004365{
Alexander Duyckc493ea42009-03-20 00:16:50 +00004366 if (igb_desc_unused(tx_ring) >= size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004367 return 0;
Alexander Duycke694e962009-10-27 15:53:06 +00004368 return __igb_maybe_stop_tx(tx_ring, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08004369}
4370
Alexander Duyckcd392f52011-08-26 07:43:59 +00004371netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
4372 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08004373{
Matthew Vick1f6e8172012-08-18 07:26:33 +00004374#ifdef CONFIG_IGB_PTP
4375 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
4376#endif /* CONFIG_IGB_PTP */
Alexander Duyck8542db02011-08-26 07:44:43 +00004377 struct igb_tx_buffer *first;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004378 int tso;
Nick Nunley91d4ee32010-02-17 01:04:56 +00004379 u32 tx_flags = 0;
Alexander Duyck31f6adb2011-08-26 07:44:53 +00004380 __be16 protocol = vlan_get_protocol(skb);
Nick Nunley91d4ee32010-02-17 01:04:56 +00004381 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004382
Auke Kok9d5c8242008-01-24 02:22:38 -08004383 /* need: 1 descriptor per page,
4384 * + 2 desc gap to keep tail from touching head,
4385 * + 1 desc for skb->data,
4386 * + 1 desc for context descriptor,
4387 * otherwise try next time */
Alexander Duycke694e962009-10-27 15:53:06 +00004388 if (igb_maybe_stop_tx(tx_ring, skb_shinfo(skb)->nr_frags + 4)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004389 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08004390 return NETDEV_TX_BUSY;
4391 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004392
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004393 /* record the location of the first descriptor for this packet */
4394 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
4395 first->skb = skb;
4396 first->bytecount = skb->len;
4397 first->gso_segs = 1;
4398
Matthew Vick3c89f6d2012-08-10 05:40:43 +00004399#ifdef CONFIG_IGB_PTP
Matthew Vick1f6e8172012-08-18 07:26:33 +00004400 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
4401 !(adapter->ptp_tx_skb))) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00004402 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004403 tx_flags |= IGB_TX_FLAGS_TSTAMP;
Matthew Vick1f6e8172012-08-18 07:26:33 +00004404
4405 adapter->ptp_tx_skb = skb_get(skb);
4406 if (adapter->hw.mac.type == e1000_82576)
4407 schedule_work(&adapter->ptp_tx_work);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004408 }
Matthew Vick3c89f6d2012-08-10 05:40:43 +00004409#endif /* CONFIG_IGB_PTP */
Auke Kok9d5c8242008-01-24 02:22:38 -08004410
Jesse Grosseab6d182010-10-20 13:56:03 +00004411 if (vlan_tx_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004412 tx_flags |= IGB_TX_FLAGS_VLAN;
4413 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
4414 }
4415
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004416 /* record initial flags and protocol */
4417 first->tx_flags = tx_flags;
4418 first->protocol = protocol;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00004419
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004420 tso = igb_tso(tx_ring, first, &hdr_len);
4421 if (tso < 0)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004422 goto out_drop;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004423 else if (!tso)
4424 igb_tx_csum(tx_ring, first);
Auke Kok9d5c8242008-01-24 02:22:38 -08004425
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004426 igb_tx_map(tx_ring, first, hdr_len);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004427
4428 /* Make sure there is space in the ring for the next send. */
Alexander Duycke694e962009-10-27 15:53:06 +00004429 igb_maybe_stop_tx(tx_ring, MAX_SKB_FRAGS + 4);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004430
Auke Kok9d5c8242008-01-24 02:22:38 -08004431 return NETDEV_TX_OK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004432
4433out_drop:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004434 igb_unmap_and_free_tx_resource(tx_ring, first);
4435
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004436 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004437}
4438
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004439static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
4440 struct sk_buff *skb)
4441{
4442 unsigned int r_idx = skb->queue_mapping;
4443
4444 if (r_idx >= adapter->num_tx_queues)
4445 r_idx = r_idx % adapter->num_tx_queues;
4446
4447 return adapter->tx_ring[r_idx];
4448}
4449
Alexander Duyckcd392f52011-08-26 07:43:59 +00004450static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
4451 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08004452{
4453 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckb1a436c2009-10-27 15:54:43 +00004454
4455 if (test_bit(__IGB_DOWN, &adapter->state)) {
4456 dev_kfree_skb_any(skb);
4457 return NETDEV_TX_OK;
4458 }
4459
4460 if (skb->len <= 0) {
4461 dev_kfree_skb_any(skb);
4462 return NETDEV_TX_OK;
4463 }
4464
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004465 /*
4466 * The minimum packet size with TCTL.PSP set is 17 so pad the skb
4467 * in order to meet this minimum size requirement.
4468 */
4469 if (skb->len < 17) {
4470 if (skb_padto(skb, 17))
4471 return NETDEV_TX_OK;
4472 skb->len = 17;
4473 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004474
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004475 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
Auke Kok9d5c8242008-01-24 02:22:38 -08004476}
4477
4478/**
4479 * igb_tx_timeout - Respond to a Tx Hang
4480 * @netdev: network interface device structure
4481 **/
4482static void igb_tx_timeout(struct net_device *netdev)
4483{
4484 struct igb_adapter *adapter = netdev_priv(netdev);
4485 struct e1000_hw *hw = &adapter->hw;
4486
4487 /* Do the reset outside of interrupt context */
4488 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004489
Alexander Duyck06218a82011-08-26 07:46:55 +00004490 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00004491 hw->dev_spec._82575.global_device_reset = true;
4492
Auke Kok9d5c8242008-01-24 02:22:38 -08004493 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00004494 wr32(E1000_EICS,
4495 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08004496}
4497
4498static void igb_reset_task(struct work_struct *work)
4499{
4500 struct igb_adapter *adapter;
4501 adapter = container_of(work, struct igb_adapter, reset_task);
4502
Taku Izumic97ec422010-04-27 14:39:30 +00004503 igb_dump(adapter);
4504 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004505 igb_reinit_locked(adapter);
4506}
4507
4508/**
Eric Dumazet12dcd862010-10-15 17:27:10 +00004509 * igb_get_stats64 - Get System Network Statistics
Auke Kok9d5c8242008-01-24 02:22:38 -08004510 * @netdev: network interface device structure
Eric Dumazet12dcd862010-10-15 17:27:10 +00004511 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08004512 *
Auke Kok9d5c8242008-01-24 02:22:38 -08004513 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00004514static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
4515 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004516{
Eric Dumazet12dcd862010-10-15 17:27:10 +00004517 struct igb_adapter *adapter = netdev_priv(netdev);
4518
4519 spin_lock(&adapter->stats64_lock);
4520 igb_update_stats(adapter, &adapter->stats64);
4521 memcpy(stats, &adapter->stats64, sizeof(*stats));
4522 spin_unlock(&adapter->stats64_lock);
4523
4524 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08004525}
4526
4527/**
4528 * igb_change_mtu - Change the Maximum Transfer Unit
4529 * @netdev: network interface device structure
4530 * @new_mtu: new value for maximum frame size
4531 *
4532 * Returns 0 on success, negative on failure
4533 **/
4534static int igb_change_mtu(struct net_device *netdev, int new_mtu)
4535{
4536 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004537 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck153285f2011-08-26 07:43:32 +00004538 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08004539
Alexander Duyckc809d222009-10-27 23:52:13 +00004540 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004541 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004542 return -EINVAL;
4543 }
4544
Alexander Duyck153285f2011-08-26 07:43:32 +00004545#define MAX_STD_JUMBO_FRAME_SIZE 9238
Auke Kok9d5c8242008-01-24 02:22:38 -08004546 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004547 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004548 return -EINVAL;
4549 }
4550
4551 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
4552 msleep(1);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004553
Auke Kok9d5c8242008-01-24 02:22:38 -08004554 /* igb_down has a dependency on max_frame_size */
4555 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00004556
Alexander Duyck4c844852009-10-27 15:52:07 +00004557 if (netif_running(netdev))
4558 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004559
Alexander Duyck090b1792009-10-27 23:51:55 +00004560 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08004561 netdev->mtu, new_mtu);
4562 netdev->mtu = new_mtu;
4563
4564 if (netif_running(netdev))
4565 igb_up(adapter);
4566 else
4567 igb_reset(adapter);
4568
4569 clear_bit(__IGB_RESETTING, &adapter->state);
4570
4571 return 0;
4572}
4573
4574/**
4575 * igb_update_stats - Update the board statistics counters
4576 * @adapter: board private structure
4577 **/
4578
Eric Dumazet12dcd862010-10-15 17:27:10 +00004579void igb_update_stats(struct igb_adapter *adapter,
4580 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004581{
4582 struct e1000_hw *hw = &adapter->hw;
4583 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004584 u32 reg, mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004585 u16 phy_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004586 int i;
4587 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004588 unsigned int start;
4589 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004590
4591#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
4592
4593 /*
4594 * Prevent stats update while adapter is being reset, or if the pci
4595 * connection is down.
4596 */
4597 if (adapter->link_speed == 0)
4598 return;
4599 if (pci_channel_offline(pdev))
4600 return;
4601
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004602 bytes = 0;
4603 packets = 0;
4604 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckae1c07a62012-08-08 05:23:22 +00004605 u32 rqdpc = rd32(E1000_RQDPC(i));
Alexander Duyck3025a442010-02-17 01:02:39 +00004606 struct igb_ring *ring = adapter->rx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004607
Alexander Duyckae1c07a62012-08-08 05:23:22 +00004608 if (rqdpc) {
4609 ring->rx_stats.drops += rqdpc;
4610 net_stats->rx_fifo_errors += rqdpc;
4611 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00004612
4613 do {
4614 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
4615 _bytes = ring->rx_stats.bytes;
4616 _packets = ring->rx_stats.packets;
4617 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
4618 bytes += _bytes;
4619 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004620 }
4621
Alexander Duyck128e45e2009-11-12 18:37:38 +00004622 net_stats->rx_bytes = bytes;
4623 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004624
4625 bytes = 0;
4626 packets = 0;
4627 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004628 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004629 do {
4630 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
4631 _bytes = ring->tx_stats.bytes;
4632 _packets = ring->tx_stats.packets;
4633 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
4634 bytes += _bytes;
4635 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004636 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00004637 net_stats->tx_bytes = bytes;
4638 net_stats->tx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004639
4640 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08004641 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
4642 adapter->stats.gprc += rd32(E1000_GPRC);
4643 adapter->stats.gorc += rd32(E1000_GORCL);
4644 rd32(E1000_GORCH); /* clear GORCL */
4645 adapter->stats.bprc += rd32(E1000_BPRC);
4646 adapter->stats.mprc += rd32(E1000_MPRC);
4647 adapter->stats.roc += rd32(E1000_ROC);
4648
4649 adapter->stats.prc64 += rd32(E1000_PRC64);
4650 adapter->stats.prc127 += rd32(E1000_PRC127);
4651 adapter->stats.prc255 += rd32(E1000_PRC255);
4652 adapter->stats.prc511 += rd32(E1000_PRC511);
4653 adapter->stats.prc1023 += rd32(E1000_PRC1023);
4654 adapter->stats.prc1522 += rd32(E1000_PRC1522);
4655 adapter->stats.symerrs += rd32(E1000_SYMERRS);
4656 adapter->stats.sec += rd32(E1000_SEC);
4657
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004658 mpc = rd32(E1000_MPC);
4659 adapter->stats.mpc += mpc;
4660 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004661 adapter->stats.scc += rd32(E1000_SCC);
4662 adapter->stats.ecol += rd32(E1000_ECOL);
4663 adapter->stats.mcc += rd32(E1000_MCC);
4664 adapter->stats.latecol += rd32(E1000_LATECOL);
4665 adapter->stats.dc += rd32(E1000_DC);
4666 adapter->stats.rlec += rd32(E1000_RLEC);
4667 adapter->stats.xonrxc += rd32(E1000_XONRXC);
4668 adapter->stats.xontxc += rd32(E1000_XONTXC);
4669 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
4670 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
4671 adapter->stats.fcruc += rd32(E1000_FCRUC);
4672 adapter->stats.gptc += rd32(E1000_GPTC);
4673 adapter->stats.gotc += rd32(E1000_GOTCL);
4674 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004675 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004676 adapter->stats.ruc += rd32(E1000_RUC);
4677 adapter->stats.rfc += rd32(E1000_RFC);
4678 adapter->stats.rjc += rd32(E1000_RJC);
4679 adapter->stats.tor += rd32(E1000_TORH);
4680 adapter->stats.tot += rd32(E1000_TOTH);
4681 adapter->stats.tpr += rd32(E1000_TPR);
4682
4683 adapter->stats.ptc64 += rd32(E1000_PTC64);
4684 adapter->stats.ptc127 += rd32(E1000_PTC127);
4685 adapter->stats.ptc255 += rd32(E1000_PTC255);
4686 adapter->stats.ptc511 += rd32(E1000_PTC511);
4687 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
4688 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
4689
4690 adapter->stats.mptc += rd32(E1000_MPTC);
4691 adapter->stats.bptc += rd32(E1000_BPTC);
4692
Nick Nunley2d0b0f62010-02-17 01:02:59 +00004693 adapter->stats.tpt += rd32(E1000_TPT);
4694 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004695
4696 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004697 /* read internal phy specific stats */
4698 reg = rd32(E1000_CTRL_EXT);
4699 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
4700 adapter->stats.rxerrc += rd32(E1000_RXERRC);
Carolyn Wyborny3dbdf962012-09-12 04:36:24 +00004701
4702 /* this stat has invalid values on i210/i211 */
4703 if ((hw->mac.type != e1000_i210) &&
4704 (hw->mac.type != e1000_i211))
4705 adapter->stats.tncrs += rd32(E1000_TNCRS);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004706 }
4707
Auke Kok9d5c8242008-01-24 02:22:38 -08004708 adapter->stats.tsctc += rd32(E1000_TSCTC);
4709 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
4710
4711 adapter->stats.iac += rd32(E1000_IAC);
4712 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
4713 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
4714 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
4715 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
4716 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
4717 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
4718 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
4719 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
4720
4721 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004722 net_stats->multicast = adapter->stats.mprc;
4723 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004724
4725 /* Rx Errors */
4726
4727 /* RLEC on some newer hardware can be incorrect so build
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00004728 * our own version based on RUC and ROC */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004729 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08004730 adapter->stats.crcerrs + adapter->stats.algnerrc +
4731 adapter->stats.ruc + adapter->stats.roc +
4732 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004733 net_stats->rx_length_errors = adapter->stats.ruc +
4734 adapter->stats.roc;
4735 net_stats->rx_crc_errors = adapter->stats.crcerrs;
4736 net_stats->rx_frame_errors = adapter->stats.algnerrc;
4737 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004738
4739 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004740 net_stats->tx_errors = adapter->stats.ecol +
4741 adapter->stats.latecol;
4742 net_stats->tx_aborted_errors = adapter->stats.ecol;
4743 net_stats->tx_window_errors = adapter->stats.latecol;
4744 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08004745
4746 /* Tx Dropped needs to be maintained elsewhere */
4747
4748 /* Phy Stats */
4749 if (hw->phy.media_type == e1000_media_type_copper) {
4750 if ((adapter->link_speed == SPEED_1000) &&
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004751 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004752 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
4753 adapter->phy_stats.idle_errors += phy_tmp;
4754 }
4755 }
4756
4757 /* Management Stats */
4758 adapter->stats.mgptc += rd32(E1000_MGTPTC);
4759 adapter->stats.mgprc += rd32(E1000_MGTPRC);
4760 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
Carolyn Wyborny0a915b92011-02-26 07:42:37 +00004761
4762 /* OS2BMC Stats */
4763 reg = rd32(E1000_MANC);
4764 if (reg & E1000_MANC_EN_BMC2OS) {
4765 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
4766 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
4767 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
4768 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
4769 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004770}
4771
Auke Kok9d5c8242008-01-24 02:22:38 -08004772static irqreturn_t igb_msix_other(int irq, void *data)
4773{
Alexander Duyck047e0032009-10-27 15:49:27 +00004774 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08004775 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004776 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004777 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00004778
Alexander Duyck7f081d42010-01-07 17:41:00 +00004779 if (icr & E1000_ICR_DRSTA)
4780 schedule_work(&adapter->reset_task);
4781
Alexander Duyck047e0032009-10-27 15:49:27 +00004782 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00004783 /* HW is reporting DMA is out of sync */
4784 adapter->stats.doosync++;
Greg Rose13800462010-11-06 02:08:26 +00004785 /* The DMA Out of Sync is also indication of a spoof event
4786 * in IOV mode. Check the Wrong VM Behavior register to
4787 * see if it is really a spoof event. */
4788 igb_check_wvbr(adapter);
Alexander Duyckdda0e082009-02-06 23:19:08 +00004789 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00004790
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004791 /* Check for a mailbox event */
4792 if (icr & E1000_ICR_VMMB)
4793 igb_msg_task(adapter);
4794
4795 if (icr & E1000_ICR_LSC) {
4796 hw->mac.get_link_status = 1;
4797 /* guard against interrupt when we're going down */
4798 if (!test_bit(__IGB_DOWN, &adapter->state))
4799 mod_timer(&adapter->watchdog_timer, jiffies + 1);
4800 }
4801
Matthew Vick1f6e8172012-08-18 07:26:33 +00004802#ifdef CONFIG_IGB_PTP
4803 if (icr & E1000_ICR_TS) {
4804 u32 tsicr = rd32(E1000_TSICR);
4805
4806 if (tsicr & E1000_TSICR_TXTS) {
4807 /* acknowledge the interrupt */
4808 wr32(E1000_TSICR, E1000_TSICR_TXTS);
4809 /* retrieve hardware timestamp */
4810 schedule_work(&adapter->ptp_tx_work);
4811 }
4812 }
4813#endif /* CONFIG_IGB_PTP */
4814
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004815 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08004816
4817 return IRQ_HANDLED;
4818}
4819
Alexander Duyck047e0032009-10-27 15:49:27 +00004820static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004821{
Alexander Duyck26b39272010-02-17 01:00:41 +00004822 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004823 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08004824
Alexander Duyck047e0032009-10-27 15:49:27 +00004825 if (!q_vector->set_itr)
4826 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004827
Alexander Duyck047e0032009-10-27 15:49:27 +00004828 if (!itr_val)
4829 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004830
Alexander Duyck26b39272010-02-17 01:00:41 +00004831 if (adapter->hw.mac.type == e1000_82575)
4832 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004833 else
Alexander Duyck0ba82992011-08-26 07:45:47 +00004834 itr_val |= E1000_EITR_CNT_IGNR;
Alexander Duyck047e0032009-10-27 15:49:27 +00004835
4836 writel(itr_val, q_vector->itr_register);
4837 q_vector->set_itr = 0;
4838}
4839
4840static irqreturn_t igb_msix_ring(int irq, void *data)
4841{
4842 struct igb_q_vector *q_vector = data;
4843
4844 /* Write the ITR value calculated from the previous interrupt. */
4845 igb_write_itr(q_vector);
4846
4847 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004848
Auke Kok9d5c8242008-01-24 02:22:38 -08004849 return IRQ_HANDLED;
4850}
4851
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004852#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00004853static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004854{
Alexander Duyck047e0032009-10-27 15:49:27 +00004855 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004856 struct e1000_hw *hw = &adapter->hw;
4857 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004858
Alexander Duyck047e0032009-10-27 15:49:27 +00004859 if (q_vector->cpu == cpu)
4860 goto out_no_update;
4861
Alexander Duyck0ba82992011-08-26 07:45:47 +00004862 if (q_vector->tx.ring) {
4863 int q = q_vector->tx.ring->reg_idx;
Alexander Duyck047e0032009-10-27 15:49:27 +00004864 u32 dca_txctrl = rd32(E1000_DCA_TXCTRL(q));
4865 if (hw->mac.type == e1000_82575) {
4866 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK;
4867 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4868 } else {
4869 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK_82576;
4870 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
4871 E1000_DCA_TXCTRL_CPUID_SHIFT;
4872 }
4873 dca_txctrl |= E1000_DCA_TXCTRL_DESC_DCA_EN;
4874 wr32(E1000_DCA_TXCTRL(q), dca_txctrl);
4875 }
Alexander Duyck0ba82992011-08-26 07:45:47 +00004876 if (q_vector->rx.ring) {
4877 int q = q_vector->rx.ring->reg_idx;
Alexander Duyck047e0032009-10-27 15:49:27 +00004878 u32 dca_rxctrl = rd32(E1000_DCA_RXCTRL(q));
4879 if (hw->mac.type == e1000_82575) {
4880 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK;
4881 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4882 } else {
Alexander Duyck2d064c02008-07-08 15:10:12 -07004883 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK_82576;
Maciej Sosnowski92be7912009-03-13 20:40:21 +00004884 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
Alexander Duyck2d064c02008-07-08 15:10:12 -07004885 E1000_DCA_RXCTRL_CPUID_SHIFT;
Alexander Duyck2d064c02008-07-08 15:10:12 -07004886 }
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004887 dca_rxctrl |= E1000_DCA_RXCTRL_DESC_DCA_EN;
4888 dca_rxctrl |= E1000_DCA_RXCTRL_HEAD_DCA_EN;
4889 dca_rxctrl |= E1000_DCA_RXCTRL_DATA_DCA_EN;
4890 wr32(E1000_DCA_RXCTRL(q), dca_rxctrl);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004891 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004892 q_vector->cpu = cpu;
4893out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004894 put_cpu();
4895}
4896
4897static void igb_setup_dca(struct igb_adapter *adapter)
4898{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004899 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004900 int i;
4901
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004902 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004903 return;
4904
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004905 /* Always use CB2 mode, difference is masked in the CB driver. */
4906 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
4907
Alexander Duyck047e0032009-10-27 15:49:27 +00004908 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00004909 adapter->q_vector[i]->cpu = -1;
4910 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004911 }
4912}
4913
4914static int __igb_notify_dca(struct device *dev, void *data)
4915{
4916 struct net_device *netdev = dev_get_drvdata(dev);
4917 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004918 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004919 struct e1000_hw *hw = &adapter->hw;
4920 unsigned long event = *(unsigned long *)data;
4921
4922 switch (event) {
4923 case DCA_PROVIDER_ADD:
4924 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004925 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004926 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004927 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004928 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00004929 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004930 igb_setup_dca(adapter);
4931 break;
4932 }
4933 /* Fall Through since DCA is disabled. */
4934 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004935 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004936 /* without this a class_device is left
Alexander Duyck047e0032009-10-27 15:49:27 +00004937 * hanging around in the sysfs model */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004938 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004939 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004940 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08004941 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004942 }
4943 break;
4944 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004945
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004946 return 0;
4947}
4948
4949static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
4950 void *p)
4951{
4952 int ret_val;
4953
4954 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
4955 __igb_notify_dca);
4956
4957 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
4958}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004959#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08004960
Greg Rose0224d662011-10-14 02:57:14 +00004961#ifdef CONFIG_PCI_IOV
4962static int igb_vf_configure(struct igb_adapter *adapter, int vf)
4963{
4964 unsigned char mac_addr[ETH_ALEN];
Greg Rose0224d662011-10-14 02:57:14 +00004965
Joe Perches7efd26d2012-07-12 19:33:06 +00004966 eth_random_addr(mac_addr);
Greg Rose0224d662011-10-14 02:57:14 +00004967 igb_set_vf_mac(adapter, vf, mac_addr);
4968
Stefan Assmannf5571472012-08-18 04:06:11 +00004969 return 0;
Greg Rose0224d662011-10-14 02:57:14 +00004970}
4971
Stefan Assmannf5571472012-08-18 04:06:11 +00004972static bool igb_vfs_are_assigned(struct igb_adapter *adapter)
Greg Rose0224d662011-10-14 02:57:14 +00004973{
Greg Rose0224d662011-10-14 02:57:14 +00004974 struct pci_dev *pdev = adapter->pdev;
Stefan Assmannf5571472012-08-18 04:06:11 +00004975 struct pci_dev *vfdev;
4976 int dev_id;
Greg Rose0224d662011-10-14 02:57:14 +00004977
4978 switch (adapter->hw.mac.type) {
4979 case e1000_82576:
Stefan Assmannf5571472012-08-18 04:06:11 +00004980 dev_id = IGB_82576_VF_DEV_ID;
Greg Rose0224d662011-10-14 02:57:14 +00004981 break;
4982 case e1000_i350:
Stefan Assmannf5571472012-08-18 04:06:11 +00004983 dev_id = IGB_I350_VF_DEV_ID;
Greg Rose0224d662011-10-14 02:57:14 +00004984 break;
4985 default:
Stefan Assmannf5571472012-08-18 04:06:11 +00004986 return false;
Greg Rose0224d662011-10-14 02:57:14 +00004987 }
4988
Stefan Assmannf5571472012-08-18 04:06:11 +00004989 /* loop through all the VFs to see if we own any that are assigned */
4990 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, dev_id, NULL);
4991 while (vfdev) {
4992 /* if we don't own it we don't care */
4993 if (vfdev->is_virtfn && vfdev->physfn == pdev) {
4994 /* if it is assigned we cannot release it */
4995 if (vfdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED)
Greg Rose0224d662011-10-14 02:57:14 +00004996 return true;
4997 }
Stefan Assmannf5571472012-08-18 04:06:11 +00004998
4999 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, dev_id, vfdev);
Greg Rose0224d662011-10-14 02:57:14 +00005000 }
Stefan Assmannf5571472012-08-18 04:06:11 +00005001
Greg Rose0224d662011-10-14 02:57:14 +00005002 return false;
5003}
5004
5005#endif
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005006static void igb_ping_all_vfs(struct igb_adapter *adapter)
5007{
5008 struct e1000_hw *hw = &adapter->hw;
5009 u32 ping;
5010 int i;
5011
5012 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5013 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005014 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005015 ping |= E1000_VT_MSGTYPE_CTS;
5016 igb_write_mbx(hw, &ping, 1, i);
5017 }
5018}
5019
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005020static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5021{
5022 struct e1000_hw *hw = &adapter->hw;
5023 u32 vmolr = rd32(E1000_VMOLR(vf));
5024 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5025
Alexander Duyckd85b90042010-09-22 17:56:20 +00005026 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005027 IGB_VF_FLAG_MULTI_PROMISC);
5028 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5029
5030 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5031 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00005032 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005033 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5034 } else {
5035 /*
5036 * if we have hashes and we are clearing a multicast promisc
5037 * flag we need to write the hashes to the MTA as this step
5038 * was previously skipped
5039 */
5040 if (vf_data->num_vf_mc_hashes > 30) {
5041 vmolr |= E1000_VMOLR_MPME;
5042 } else if (vf_data->num_vf_mc_hashes) {
5043 int j;
5044 vmolr |= E1000_VMOLR_ROMPE;
5045 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5046 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5047 }
5048 }
5049
5050 wr32(E1000_VMOLR(vf), vmolr);
5051
5052 /* there are flags left unprocessed, likely not supported */
5053 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5054 return -EINVAL;
5055
5056 return 0;
5057
5058}
5059
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005060static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5061 u32 *msgbuf, u32 vf)
5062{
5063 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5064 u16 *hash_list = (u16 *)&msgbuf[1];
5065 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5066 int i;
5067
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005068 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005069 * to this VF for later use to restore when the PF multi cast
5070 * list changes
5071 */
5072 vf_data->num_vf_mc_hashes = n;
5073
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005074 /* only up to 30 hash values supported */
5075 if (n > 30)
5076 n = 30;
5077
5078 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005079 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07005080 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005081
5082 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005083 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005084
5085 return 0;
5086}
5087
5088static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5089{
5090 struct e1000_hw *hw = &adapter->hw;
5091 struct vf_data_storage *vf_data;
5092 int i, j;
5093
5094 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005095 u32 vmolr = rd32(E1000_VMOLR(i));
5096 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5097
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005098 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005099
5100 if ((vf_data->num_vf_mc_hashes > 30) ||
5101 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5102 vmolr |= E1000_VMOLR_MPME;
5103 } else if (vf_data->num_vf_mc_hashes) {
5104 vmolr |= E1000_VMOLR_ROMPE;
5105 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5106 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5107 }
5108 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005109 }
5110}
5111
5112static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5113{
5114 struct e1000_hw *hw = &adapter->hw;
5115 u32 pool_mask, reg, vid;
5116 int i;
5117
5118 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5119
5120 /* Find the vlan filter for this id */
5121 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5122 reg = rd32(E1000_VLVF(i));
5123
5124 /* remove the vf from the pool */
5125 reg &= ~pool_mask;
5126
5127 /* if pool is empty then remove entry from vfta */
5128 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
5129 (reg & E1000_VLVF_VLANID_ENABLE)) {
5130 reg = 0;
5131 vid = reg & E1000_VLVF_VLANID_MASK;
5132 igb_vfta_set(hw, vid, false);
5133 }
5134
5135 wr32(E1000_VLVF(i), reg);
5136 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005137
5138 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005139}
5140
5141static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
5142{
5143 struct e1000_hw *hw = &adapter->hw;
5144 u32 reg, i;
5145
Alexander Duyck51466232009-10-27 23:47:35 +00005146 /* The vlvf table only exists on 82576 hardware and newer */
5147 if (hw->mac.type < e1000_82576)
5148 return -1;
5149
5150 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005151 if (!adapter->vfs_allocated_count)
5152 return -1;
5153
5154 /* Find the vlan filter for this id */
5155 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5156 reg = rd32(E1000_VLVF(i));
5157 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5158 vid == (reg & E1000_VLVF_VLANID_MASK))
5159 break;
5160 }
5161
5162 if (add) {
5163 if (i == E1000_VLVF_ARRAY_SIZE) {
5164 /* Did not find a matching VLAN ID entry that was
5165 * enabled. Search for a free filter entry, i.e.
5166 * one without the enable bit set
5167 */
5168 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5169 reg = rd32(E1000_VLVF(i));
5170 if (!(reg & E1000_VLVF_VLANID_ENABLE))
5171 break;
5172 }
5173 }
5174 if (i < E1000_VLVF_ARRAY_SIZE) {
5175 /* Found an enabled/available entry */
5176 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5177
5178 /* if !enabled we need to set this up in vfta */
5179 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00005180 /* add VID to filter table */
5181 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005182 reg |= E1000_VLVF_VLANID_ENABLE;
5183 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00005184 reg &= ~E1000_VLVF_VLANID_MASK;
5185 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005186 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005187
5188 /* do not modify RLPML for PF devices */
5189 if (vf >= adapter->vfs_allocated_count)
5190 return 0;
5191
5192 if (!adapter->vf_data[vf].vlans_enabled) {
5193 u32 size;
5194 reg = rd32(E1000_VMOLR(vf));
5195 size = reg & E1000_VMOLR_RLPML_MASK;
5196 size += 4;
5197 reg &= ~E1000_VMOLR_RLPML_MASK;
5198 reg |= size;
5199 wr32(E1000_VMOLR(vf), reg);
5200 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005201
Alexander Duyck51466232009-10-27 23:47:35 +00005202 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005203 }
5204 } else {
5205 if (i < E1000_VLVF_ARRAY_SIZE) {
5206 /* remove vf from the pool */
5207 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
5208 /* if pool is empty then remove entry from vfta */
5209 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
5210 reg = 0;
5211 igb_vfta_set(hw, vid, false);
5212 }
5213 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005214
5215 /* do not modify RLPML for PF devices */
5216 if (vf >= adapter->vfs_allocated_count)
5217 return 0;
5218
5219 adapter->vf_data[vf].vlans_enabled--;
5220 if (!adapter->vf_data[vf].vlans_enabled) {
5221 u32 size;
5222 reg = rd32(E1000_VMOLR(vf));
5223 size = reg & E1000_VMOLR_RLPML_MASK;
5224 size -= 4;
5225 reg &= ~E1000_VMOLR_RLPML_MASK;
5226 reg |= size;
5227 wr32(E1000_VMOLR(vf), reg);
5228 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005229 }
5230 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005231 return 0;
5232}
5233
5234static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
5235{
5236 struct e1000_hw *hw = &adapter->hw;
5237
5238 if (vid)
5239 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
5240 else
5241 wr32(E1000_VMVIR(vf), 0);
5242}
5243
5244static int igb_ndo_set_vf_vlan(struct net_device *netdev,
5245 int vf, u16 vlan, u8 qos)
5246{
5247 int err = 0;
5248 struct igb_adapter *adapter = netdev_priv(netdev);
5249
5250 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
5251 return -EINVAL;
5252 if (vlan || qos) {
5253 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
5254 if (err)
5255 goto out;
5256 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
5257 igb_set_vmolr(adapter, vf, !vlan);
5258 adapter->vf_data[vf].pf_vlan = vlan;
5259 adapter->vf_data[vf].pf_qos = qos;
5260 dev_info(&adapter->pdev->dev,
5261 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
5262 if (test_bit(__IGB_DOWN, &adapter->state)) {
5263 dev_warn(&adapter->pdev->dev,
5264 "The VF VLAN has been set,"
5265 " but the PF device is not up.\n");
5266 dev_warn(&adapter->pdev->dev,
5267 "Bring the PF device up before"
5268 " attempting to use the VF device.\n");
5269 }
5270 } else {
5271 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
5272 false, vf);
5273 igb_set_vmvir(adapter, vlan, vf);
5274 igb_set_vmolr(adapter, vf, true);
5275 adapter->vf_data[vf].pf_vlan = 0;
5276 adapter->vf_data[vf].pf_qos = 0;
5277 }
5278out:
5279 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005280}
5281
5282static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5283{
5284 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5285 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
5286
5287 return igb_vlvf_set(adapter, vid, add, vf);
5288}
5289
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005290static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005291{
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005292 /* clear flags - except flag that indicates PF has set the MAC */
5293 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005294 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005295
5296 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005297 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005298
5299 /* reset vlans for device */
5300 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005301 if (adapter->vf_data[vf].pf_vlan)
5302 igb_ndo_set_vf_vlan(adapter->netdev, vf,
5303 adapter->vf_data[vf].pf_vlan,
5304 adapter->vf_data[vf].pf_qos);
5305 else
5306 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005307
5308 /* reset multicast table array for vf */
5309 adapter->vf_data[vf].num_vf_mc_hashes = 0;
5310
5311 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005312 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005313}
5314
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005315static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
5316{
5317 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5318
5319 /* generate a new mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005320 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
Joe Perches7efd26d2012-07-12 19:33:06 +00005321 eth_random_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005322
5323 /* process remaining reset events */
5324 igb_vf_reset(adapter, vf);
5325}
5326
5327static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005328{
5329 struct e1000_hw *hw = &adapter->hw;
5330 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005331 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005332 u32 reg, msgbuf[3];
5333 u8 *addr = (u8 *)(&msgbuf[1]);
5334
5335 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005336 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005337
5338 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00005339 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005340
5341 /* enable transmit and receive for vf */
5342 reg = rd32(E1000_VFTE);
5343 wr32(E1000_VFTE, reg | (1 << vf));
5344 reg = rd32(E1000_VFRE);
5345 wr32(E1000_VFRE, reg | (1 << vf));
5346
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005347 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005348
5349 /* reply to reset with ack and vf mac address */
5350 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
5351 memcpy(addr, vf_mac, 6);
5352 igb_write_mbx(hw, msgbuf, 3, vf);
5353}
5354
5355static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
5356{
Greg Rosede42edd2010-07-01 13:39:23 +00005357 /*
5358 * The VF MAC Address is stored in a packed array of bytes
5359 * starting at the second 32 bit word of the msg array
5360 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005361 unsigned char *addr = (char *)&msg[1];
5362 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005363
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005364 if (is_valid_ether_addr(addr))
5365 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005366
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005367 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005368}
5369
5370static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
5371{
5372 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005373 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005374 u32 msg = E1000_VT_MSGTYPE_NACK;
5375
5376 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005377 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
5378 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005379 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005380 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005381 }
5382}
5383
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005384static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005385{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005386 struct pci_dev *pdev = adapter->pdev;
5387 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005388 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005389 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005390 s32 retval;
5391
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005392 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005393
Alexander Duyckfef45f42009-12-11 22:57:34 -08005394 if (retval) {
5395 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005396 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08005397 vf_data->flags &= ~IGB_VF_FLAG_CTS;
5398 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5399 return;
5400 goto out;
5401 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005402
5403 /* this is a message we already processed, do nothing */
5404 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005405 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005406
5407 /*
5408 * until the vf completes a reset it should not be
5409 * allowed to start any configuration.
5410 */
5411
5412 if (msgbuf[0] == E1000_VF_RESET) {
5413 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005414 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005415 }
5416
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005417 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08005418 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5419 return;
5420 retval = -1;
5421 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005422 }
5423
5424 switch ((msgbuf[0] & 0xFFFF)) {
5425 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005426 retval = -EINVAL;
5427 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
5428 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
5429 else
5430 dev_warn(&pdev->dev,
5431 "VF %d attempted to override administratively "
5432 "set MAC address\nReload the VF driver to "
5433 "resume operations\n", vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005434 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005435 case E1000_VF_SET_PROMISC:
5436 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
5437 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005438 case E1000_VF_SET_MULTICAST:
5439 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
5440 break;
5441 case E1000_VF_SET_LPE:
5442 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
5443 break;
5444 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005445 retval = -1;
5446 if (vf_data->pf_vlan)
5447 dev_warn(&pdev->dev,
5448 "VF %d attempted to override administratively "
5449 "set VLAN tag\nReload the VF driver to "
5450 "resume operations\n", vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005451 else
5452 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005453 break;
5454 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00005455 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005456 retval = -1;
5457 break;
5458 }
5459
Alexander Duyckfef45f42009-12-11 22:57:34 -08005460 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
5461out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005462 /* notify the VF of the results of what it sent us */
5463 if (retval)
5464 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
5465 else
5466 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
5467
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005468 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005469}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005470
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005471static void igb_msg_task(struct igb_adapter *adapter)
5472{
5473 struct e1000_hw *hw = &adapter->hw;
5474 u32 vf;
5475
5476 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
5477 /* process any reset requests */
5478 if (!igb_check_for_rst(hw, vf))
5479 igb_vf_reset_event(adapter, vf);
5480
5481 /* process any messages pending */
5482 if (!igb_check_for_msg(hw, vf))
5483 igb_rcv_msg_from_vf(adapter, vf);
5484
5485 /* process any acks */
5486 if (!igb_check_for_ack(hw, vf))
5487 igb_rcv_ack_from_vf(adapter, vf);
5488 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005489}
5490
Auke Kok9d5c8242008-01-24 02:22:38 -08005491/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00005492 * igb_set_uta - Set unicast filter table address
5493 * @adapter: board private structure
5494 *
5495 * The unicast table address is a register array of 32-bit registers.
5496 * The table is meant to be used in a way similar to how the MTA is used
5497 * however due to certain limitations in the hardware it is necessary to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005498 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
5499 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
Alexander Duyck68d480c2009-10-05 06:33:08 +00005500 **/
5501static void igb_set_uta(struct igb_adapter *adapter)
5502{
5503 struct e1000_hw *hw = &adapter->hw;
5504 int i;
5505
5506 /* The UTA table only exists on 82576 hardware and newer */
5507 if (hw->mac.type < e1000_82576)
5508 return;
5509
5510 /* we only need to do this if VMDq is enabled */
5511 if (!adapter->vfs_allocated_count)
5512 return;
5513
5514 for (i = 0; i < hw->mac.uta_reg_count; i++)
5515 array_wr32(E1000_UTA, i, ~0);
5516}
5517
5518/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005519 * igb_intr_msi - Interrupt Handler
5520 * @irq: interrupt number
5521 * @data: pointer to a network interface device structure
5522 **/
5523static irqreturn_t igb_intr_msi(int irq, void *data)
5524{
Alexander Duyck047e0032009-10-27 15:49:27 +00005525 struct igb_adapter *adapter = data;
5526 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005527 struct e1000_hw *hw = &adapter->hw;
5528 /* read ICR disables interrupts using IAM */
5529 u32 icr = rd32(E1000_ICR);
5530
Alexander Duyck047e0032009-10-27 15:49:27 +00005531 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005532
Alexander Duyck7f081d42010-01-07 17:41:00 +00005533 if (icr & E1000_ICR_DRSTA)
5534 schedule_work(&adapter->reset_task);
5535
Alexander Duyck047e0032009-10-27 15:49:27 +00005536 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005537 /* HW is reporting DMA is out of sync */
5538 adapter->stats.doosync++;
5539 }
5540
Auke Kok9d5c8242008-01-24 02:22:38 -08005541 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5542 hw->mac.get_link_status = 1;
5543 if (!test_bit(__IGB_DOWN, &adapter->state))
5544 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5545 }
5546
Matthew Vick1f6e8172012-08-18 07:26:33 +00005547#ifdef CONFIG_IGB_PTP
5548 if (icr & E1000_ICR_TS) {
5549 u32 tsicr = rd32(E1000_TSICR);
5550
5551 if (tsicr & E1000_TSICR_TXTS) {
5552 /* acknowledge the interrupt */
5553 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5554 /* retrieve hardware timestamp */
5555 schedule_work(&adapter->ptp_tx_work);
5556 }
5557 }
5558#endif /* CONFIG_IGB_PTP */
5559
Alexander Duyck047e0032009-10-27 15:49:27 +00005560 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005561
5562 return IRQ_HANDLED;
5563}
5564
5565/**
Alexander Duyck4a3c6432009-02-06 23:20:49 +00005566 * igb_intr - Legacy Interrupt Handler
Auke Kok9d5c8242008-01-24 02:22:38 -08005567 * @irq: interrupt number
5568 * @data: pointer to a network interface device structure
5569 **/
5570static irqreturn_t igb_intr(int irq, void *data)
5571{
Alexander Duyck047e0032009-10-27 15:49:27 +00005572 struct igb_adapter *adapter = data;
5573 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005574 struct e1000_hw *hw = &adapter->hw;
5575 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
5576 * need for the IMC write */
5577 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08005578
5579 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
5580 * not set, then the adapter didn't send an interrupt */
5581 if (!(icr & E1000_ICR_INT_ASSERTED))
5582 return IRQ_NONE;
5583
Alexander Duyck0ba82992011-08-26 07:45:47 +00005584 igb_write_itr(q_vector);
5585
Alexander Duyck7f081d42010-01-07 17:41:00 +00005586 if (icr & E1000_ICR_DRSTA)
5587 schedule_work(&adapter->reset_task);
5588
Alexander Duyck047e0032009-10-27 15:49:27 +00005589 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005590 /* HW is reporting DMA is out of sync */
5591 adapter->stats.doosync++;
5592 }
5593
Auke Kok9d5c8242008-01-24 02:22:38 -08005594 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5595 hw->mac.get_link_status = 1;
5596 /* guard against interrupt when we're going down */
5597 if (!test_bit(__IGB_DOWN, &adapter->state))
5598 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5599 }
5600
Matthew Vick1f6e8172012-08-18 07:26:33 +00005601#ifdef CONFIG_IGB_PTP
5602 if (icr & E1000_ICR_TS) {
5603 u32 tsicr = rd32(E1000_TSICR);
5604
5605 if (tsicr & E1000_TSICR_TXTS) {
5606 /* acknowledge the interrupt */
5607 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5608 /* retrieve hardware timestamp */
5609 schedule_work(&adapter->ptp_tx_work);
5610 }
5611 }
5612#endif /* CONFIG_IGB_PTP */
5613
Alexander Duyck047e0032009-10-27 15:49:27 +00005614 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005615
5616 return IRQ_HANDLED;
5617}
5618
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00005619static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08005620{
Alexander Duyck047e0032009-10-27 15:49:27 +00005621 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08005622 struct e1000_hw *hw = &adapter->hw;
5623
Alexander Duyck0ba82992011-08-26 07:45:47 +00005624 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
5625 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
5626 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
5627 igb_set_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005628 else
Alexander Duyck047e0032009-10-27 15:49:27 +00005629 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005630 }
5631
5632 if (!test_bit(__IGB_DOWN, &adapter->state)) {
5633 if (adapter->msix_entries)
Alexander Duyck047e0032009-10-27 15:49:27 +00005634 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08005635 else
5636 igb_irq_enable(adapter);
5637 }
5638}
5639
Auke Kok9d5c8242008-01-24 02:22:38 -08005640/**
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005641 * igb_poll - NAPI Rx polling callback
5642 * @napi: napi polling structure
5643 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08005644 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005645static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005646{
Alexander Duyck047e0032009-10-27 15:49:27 +00005647 struct igb_q_vector *q_vector = container_of(napi,
5648 struct igb_q_vector,
5649 napi);
Alexander Duyck16eb8812011-08-26 07:43:54 +00005650 bool clean_complete = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005651
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005652#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00005653 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
5654 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005655#endif
Alexander Duyck0ba82992011-08-26 07:45:47 +00005656 if (q_vector->tx.ring)
Alexander Duyck13fde972011-10-05 13:35:24 +00005657 clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005658
Alexander Duyck0ba82992011-08-26 07:45:47 +00005659 if (q_vector->rx.ring)
Alexander Duyckcd392f52011-08-26 07:43:59 +00005660 clean_complete &= igb_clean_rx_irq(q_vector, budget);
Alexander Duyck047e0032009-10-27 15:49:27 +00005661
Alexander Duyck16eb8812011-08-26 07:43:54 +00005662 /* If all work not completed, return budget and keep polling */
5663 if (!clean_complete)
5664 return budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005665
Alexander Duyck46544252009-02-19 20:39:04 -08005666 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck16eb8812011-08-26 07:43:54 +00005667 napi_complete(napi);
5668 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005669
Alexander Duyck16eb8812011-08-26 07:43:54 +00005670 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005671}
Al Viro6d8126f2008-03-16 22:23:24 +00005672
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005673/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005674 * igb_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyck047e0032009-10-27 15:49:27 +00005675 * @q_vector: pointer to q_vector containing needed info
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005676 *
Auke Kok9d5c8242008-01-24 02:22:38 -08005677 * returns true if ring is completely cleaned
5678 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00005679static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005680{
Alexander Duyck047e0032009-10-27 15:49:27 +00005681 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck0ba82992011-08-26 07:45:47 +00005682 struct igb_ring *tx_ring = q_vector->tx.ring;
Alexander Duyck06034642011-08-26 07:44:22 +00005683 struct igb_tx_buffer *tx_buffer;
Alexander Duyckf4128782012-09-13 06:28:01 +00005684 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005685 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00005686 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck8542db02011-08-26 07:44:43 +00005687 unsigned int i = tx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08005688
Alexander Duyck13fde972011-10-05 13:35:24 +00005689 if (test_bit(__IGB_DOWN, &adapter->state))
5690 return true;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005691
Alexander Duyck06034642011-08-26 07:44:22 +00005692 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duyck13fde972011-10-05 13:35:24 +00005693 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck8542db02011-08-26 07:44:43 +00005694 i -= tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005695
Alexander Duyckf4128782012-09-13 06:28:01 +00005696 do {
5697 union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Alexander Duyck8542db02011-08-26 07:44:43 +00005698
5699 /* if next_to_watch is not set then there is no work pending */
5700 if (!eop_desc)
5701 break;
Alexander Duyck13fde972011-10-05 13:35:24 +00005702
Alexander Duyckf4128782012-09-13 06:28:01 +00005703 /* prevent any other reads prior to eop_desc */
5704 rmb();
5705
Alexander Duyck13fde972011-10-05 13:35:24 +00005706 /* if DD is not set pending work has not been completed */
5707 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
5708 break;
5709
Alexander Duyck8542db02011-08-26 07:44:43 +00005710 /* clear next_to_watch to prevent false hangs */
5711 tx_buffer->next_to_watch = NULL;
Alexander Duyck13fde972011-10-05 13:35:24 +00005712
Alexander Duyckebe42d12011-08-26 07:45:09 +00005713 /* update the statistics for this packet */
5714 total_bytes += tx_buffer->bytecount;
5715 total_packets += tx_buffer->gso_segs;
Alexander Duyck13fde972011-10-05 13:35:24 +00005716
Alexander Duyckebe42d12011-08-26 07:45:09 +00005717 /* free the skb */
5718 dev_kfree_skb_any(tx_buffer->skb);
5719 tx_buffer->skb = NULL;
5720
5721 /* unmap skb header data */
5722 dma_unmap_single(tx_ring->dev,
5723 tx_buffer->dma,
5724 tx_buffer->length,
5725 DMA_TO_DEVICE);
5726
5727 /* clear last DMA location and unmap remaining buffers */
5728 while (tx_desc != eop_desc) {
5729 tx_buffer->dma = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005730
Alexander Duyck13fde972011-10-05 13:35:24 +00005731 tx_buffer++;
5732 tx_desc++;
Auke Kok9d5c8242008-01-24 02:22:38 -08005733 i++;
Alexander Duyck8542db02011-08-26 07:44:43 +00005734 if (unlikely(!i)) {
5735 i -= tx_ring->count;
Alexander Duyck06034642011-08-26 07:44:22 +00005736 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duyck13fde972011-10-05 13:35:24 +00005737 tx_desc = IGB_TX_DESC(tx_ring, 0);
5738 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00005739
5740 /* unmap any remaining paged data */
5741 if (tx_buffer->dma) {
5742 dma_unmap_page(tx_ring->dev,
5743 tx_buffer->dma,
5744 tx_buffer->length,
5745 DMA_TO_DEVICE);
5746 }
5747 }
5748
5749 /* clear last DMA location */
5750 tx_buffer->dma = 0;
5751
5752 /* move us one more past the eop_desc for start of next pkt */
5753 tx_buffer++;
5754 tx_desc++;
5755 i++;
5756 if (unlikely(!i)) {
5757 i -= tx_ring->count;
5758 tx_buffer = tx_ring->tx_buffer_info;
5759 tx_desc = IGB_TX_DESC(tx_ring, 0);
5760 }
Alexander Duyckf4128782012-09-13 06:28:01 +00005761
5762 /* issue prefetch for next Tx descriptor */
5763 prefetch(tx_desc);
5764
5765 /* update budget accounting */
5766 budget--;
5767 } while (likely(budget));
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005768
Eric Dumazetbdbc0632012-01-04 20:23:36 +00005769 netdev_tx_completed_queue(txring_txq(tx_ring),
5770 total_packets, total_bytes);
Alexander Duyck8542db02011-08-26 07:44:43 +00005771 i += tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005772 tx_ring->next_to_clean = i;
Alexander Duyck13fde972011-10-05 13:35:24 +00005773 u64_stats_update_begin(&tx_ring->tx_syncp);
5774 tx_ring->tx_stats.bytes += total_bytes;
5775 tx_ring->tx_stats.packets += total_packets;
5776 u64_stats_update_end(&tx_ring->tx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00005777 q_vector->tx.total_bytes += total_bytes;
5778 q_vector->tx.total_packets += total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08005779
Alexander Duyck6d095fa2011-08-26 07:46:19 +00005780 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00005781 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck13fde972011-10-05 13:35:24 +00005782
Auke Kok9d5c8242008-01-24 02:22:38 -08005783 /* Detect a transmit hang in hardware, this serializes the
5784 * check with the clearing of time_stamp and movement of i */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00005785 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckf4128782012-09-13 06:28:01 +00005786 if (tx_buffer->next_to_watch &&
Alexander Duyck8542db02011-08-26 07:44:43 +00005787 time_after(jiffies, tx_buffer->time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00005788 (adapter->tx_timeout_factor * HZ)) &&
5789 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005790
Auke Kok9d5c8242008-01-24 02:22:38 -08005791 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00005792 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08005793 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07005794 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005795 " TDH <%x>\n"
5796 " TDT <%x>\n"
5797 " next_to_use <%x>\n"
5798 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005799 "buffer_info[next_to_clean]\n"
5800 " time_stamp <%lx>\n"
Alexander Duyck8542db02011-08-26 07:44:43 +00005801 " next_to_watch <%p>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005802 " jiffies <%lx>\n"
5803 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07005804 tx_ring->queue_index,
Alexander Duyck238ac812011-08-26 07:43:48 +00005805 rd32(E1000_TDH(tx_ring->reg_idx)),
Alexander Duyckfce99e32009-10-27 15:51:27 +00005806 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08005807 tx_ring->next_to_use,
5808 tx_ring->next_to_clean,
Alexander Duyck8542db02011-08-26 07:44:43 +00005809 tx_buffer->time_stamp,
Alexander Duyckf4128782012-09-13 06:28:01 +00005810 tx_buffer->next_to_watch,
Auke Kok9d5c8242008-01-24 02:22:38 -08005811 jiffies,
Alexander Duyckf4128782012-09-13 06:28:01 +00005812 tx_buffer->next_to_watch->wb.status);
Alexander Duyck13fde972011-10-05 13:35:24 +00005813 netif_stop_subqueue(tx_ring->netdev,
5814 tx_ring->queue_index);
5815
5816 /* we are about to reset, no point in enabling stuff */
5817 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005818 }
5819 }
Alexander Duyck13fde972011-10-05 13:35:24 +00005820
5821 if (unlikely(total_packets &&
5822 netif_carrier_ok(tx_ring->netdev) &&
5823 igb_desc_unused(tx_ring) >= IGB_TX_QUEUE_WAKE)) {
5824 /* Make sure that anybody stopping the queue after this
5825 * sees the new next_to_clean.
5826 */
5827 smp_mb();
5828 if (__netif_subqueue_stopped(tx_ring->netdev,
5829 tx_ring->queue_index) &&
5830 !(test_bit(__IGB_DOWN, &adapter->state))) {
5831 netif_wake_subqueue(tx_ring->netdev,
5832 tx_ring->queue_index);
5833
5834 u64_stats_update_begin(&tx_ring->tx_syncp);
5835 tx_ring->tx_stats.restart_queue++;
5836 u64_stats_update_end(&tx_ring->tx_syncp);
5837 }
5838 }
5839
5840 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005841}
5842
Alexander Duyckcd392f52011-08-26 07:43:59 +00005843static inline void igb_rx_checksum(struct igb_ring *ring,
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005844 union e1000_adv_rx_desc *rx_desc,
5845 struct sk_buff *skb)
Auke Kok9d5c8242008-01-24 02:22:38 -08005846{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005847 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005848
Alexander Duyck294e7d72011-08-26 07:45:57 +00005849 /* Ignore Checksum bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005850 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
Alexander Duyck294e7d72011-08-26 07:45:57 +00005851 return;
5852
5853 /* Rx checksum disabled via ethtool */
5854 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9d5c8242008-01-24 02:22:38 -08005855 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005856
Auke Kok9d5c8242008-01-24 02:22:38 -08005857 /* TCP/UDP checksum error bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005858 if (igb_test_staterr(rx_desc,
5859 E1000_RXDEXT_STATERR_TCPE |
5860 E1000_RXDEXT_STATERR_IPE)) {
Jesse Brandeburgb9473562009-04-27 22:36:13 +00005861 /*
5862 * work around errata with sctp packets where the TCPE aka
5863 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
5864 * packets, (aka let the stack check the crc32c)
5865 */
Alexander Duyck866cff02011-08-26 07:45:36 +00005866 if (!((skb->len == 60) &&
5867 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00005868 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00005869 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005870 u64_stats_update_end(&ring->rx_syncp);
5871 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005872 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08005873 return;
5874 }
5875 /* It must be a TCP or UDP packet with a valid checksum */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005876 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
5877 E1000_RXD_STAT_UDPCS))
Auke Kok9d5c8242008-01-24 02:22:38 -08005878 skb->ip_summed = CHECKSUM_UNNECESSARY;
5879
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005880 dev_dbg(ring->dev, "cksum success: bits %08X\n",
5881 le32_to_cpu(rx_desc->wb.upper.status_error));
Auke Kok9d5c8242008-01-24 02:22:38 -08005882}
5883
Alexander Duyck077887c2011-08-26 07:46:29 +00005884static inline void igb_rx_hash(struct igb_ring *ring,
5885 union e1000_adv_rx_desc *rx_desc,
5886 struct sk_buff *skb)
5887{
5888 if (ring->netdev->features & NETIF_F_RXHASH)
5889 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
5890}
5891
Alexander Duyck8be10e92011-08-26 07:47:11 +00005892static void igb_rx_vlan(struct igb_ring *ring,
5893 union e1000_adv_rx_desc *rx_desc,
5894 struct sk_buff *skb)
5895{
5896 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
5897 u16 vid;
5898 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
5899 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags))
5900 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
5901 else
5902 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
5903
5904 __vlan_hwaccel_put_tag(skb, vid);
5905 }
5906}
5907
Alexander Duyck44390ca2011-08-26 07:43:38 +00005908static inline u16 igb_get_hlen(union e1000_adv_rx_desc *rx_desc)
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005909{
5910 /* HW will not DMA in data larger than the given buffer, even if it
5911 * parses the (NFS, of course) header to be larger. In that case, it
5912 * fills the header buffer and spills the rest into the page.
5913 */
5914 u16 hlen = (le16_to_cpu(rx_desc->wb.lower.lo_dword.hdr_info) &
5915 E1000_RXDADV_HDRBUFLEN_MASK) >> E1000_RXDADV_HDRBUFLEN_SHIFT;
Alexander Duyck44390ca2011-08-26 07:43:38 +00005916 if (hlen > IGB_RX_HDR_LEN)
5917 hlen = IGB_RX_HDR_LEN;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005918 return hlen;
5919}
5920
Alexander Duyckcd392f52011-08-26 07:43:59 +00005921static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005922{
Alexander Duyck0ba82992011-08-26 07:45:47 +00005923 struct igb_ring *rx_ring = q_vector->rx.ring;
Alexander Duyck16eb8812011-08-26 07:43:54 +00005924 union e1000_adv_rx_desc *rx_desc;
5925 const int current_node = numa_node_id();
Auke Kok9d5c8242008-01-24 02:22:38 -08005926 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck16eb8812011-08-26 07:43:54 +00005927 u16 cleaned_count = igb_desc_unused(rx_ring);
5928 u16 i = rx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08005929
Alexander Duyck601369062011-08-26 07:44:05 +00005930 rx_desc = IGB_RX_DESC(rx_ring, i);
Auke Kok9d5c8242008-01-24 02:22:38 -08005931
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005932 while (igb_test_staterr(rx_desc, E1000_RXD_STAT_DD)) {
Alexander Duyck06034642011-08-26 07:44:22 +00005933 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck16eb8812011-08-26 07:43:54 +00005934 struct sk_buff *skb = buffer_info->skb;
5935 union e1000_adv_rx_desc *next_rxd;
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005936
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005937 buffer_info->skb = NULL;
Alexander Duyck16eb8812011-08-26 07:43:54 +00005938 prefetch(skb->data);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005939
5940 i++;
5941 if (i == rx_ring->count)
5942 i = 0;
Alexander Duyck42d07812009-10-27 23:51:16 +00005943
Alexander Duyck601369062011-08-26 07:44:05 +00005944 next_rxd = IGB_RX_DESC(rx_ring, i);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005945 prefetch(next_rxd);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005946
Alexander Duyck16eb8812011-08-26 07:43:54 +00005947 /*
5948 * This memory barrier is needed to keep us from reading
5949 * any other fields out of the rx_desc until we know the
5950 * RXD_STAT_DD bit is set
5951 */
5952 rmb();
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005953
Alexander Duyck16eb8812011-08-26 07:43:54 +00005954 if (!skb_is_nonlinear(skb)) {
5955 __skb_put(skb, igb_get_hlen(rx_desc));
5956 dma_unmap_single(rx_ring->dev, buffer_info->dma,
Alexander Duyck44390ca2011-08-26 07:43:38 +00005957 IGB_RX_HDR_LEN,
Alexander Duyck59d71982010-04-27 13:09:25 +00005958 DMA_FROM_DEVICE);
Jesse Brandeburg91615f72009-06-30 12:45:15 +00005959 buffer_info->dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005960 }
5961
Alexander Duyck16eb8812011-08-26 07:43:54 +00005962 if (rx_desc->wb.upper.length) {
5963 u16 length = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005964
Koki Sanagiaa913402010-04-27 01:01:19 +00005965 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005966 buffer_info->page,
5967 buffer_info->page_offset,
5968 length);
5969
Alexander Duyck16eb8812011-08-26 07:43:54 +00005970 skb->len += length;
5971 skb->data_len += length;
Eric Dumazet95b9c1d2011-10-13 07:56:41 +00005972 skb->truesize += PAGE_SIZE / 2;
Alexander Duyck16eb8812011-08-26 07:43:54 +00005973
Alexander Duyckd1eff352009-11-12 18:38:35 +00005974 if ((page_count(buffer_info->page) != 1) ||
5975 (page_to_nid(buffer_info->page) != current_node))
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005976 buffer_info->page = NULL;
5977 else
5978 get_page(buffer_info->page);
Auke Kok9d5c8242008-01-24 02:22:38 -08005979
Alexander Duyck16eb8812011-08-26 07:43:54 +00005980 dma_unmap_page(rx_ring->dev, buffer_info->page_dma,
5981 PAGE_SIZE / 2, DMA_FROM_DEVICE);
5982 buffer_info->page_dma = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005983 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005984
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005985 if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)) {
Alexander Duyck06034642011-08-26 07:44:22 +00005986 struct igb_rx_buffer *next_buffer;
5987 next_buffer = &rx_ring->rx_buffer_info[i];
Alexander Duyckb2d56532008-11-20 00:47:34 -08005988 buffer_info->skb = next_buffer->skb;
5989 buffer_info->dma = next_buffer->dma;
5990 next_buffer->skb = skb;
5991 next_buffer->dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005992 goto next_desc;
5993 }
Alexander Duyck44390ca2011-08-26 07:43:38 +00005994
Ben Greear89eaefb2012-03-06 09:41:58 +00005995 if (unlikely((igb_test_staterr(rx_desc,
5996 E1000_RXDEXT_ERR_FRAME_ERR_MASK))
5997 && !(rx_ring->netdev->features & NETIF_F_RXALL))) {
Alexander Duyck16eb8812011-08-26 07:43:54 +00005998 dev_kfree_skb_any(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005999 goto next_desc;
6000 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006001
Richard Cochran7ebae812012-03-16 10:55:37 +00006002#ifdef CONFIG_IGB_PTP
Matthew Vicka79f4f82012-08-10 05:40:44 +00006003 igb_ptp_rx_hwtstamp(q_vector, rx_desc, skb);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00006004#endif /* CONFIG_IGB_PTP */
Alexander Duyck077887c2011-08-26 07:46:29 +00006005 igb_rx_hash(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006006 igb_rx_checksum(rx_ring, rx_desc, skb);
Alexander Duyck8be10e92011-08-26 07:47:11 +00006007 igb_rx_vlan(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006008
6009 total_bytes += skb->len;
6010 total_packets++;
6011
6012 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
6013
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006014 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006015
Alexander Duyck16eb8812011-08-26 07:43:54 +00006016 budget--;
Auke Kok9d5c8242008-01-24 02:22:38 -08006017next_desc:
Alexander Duyck16eb8812011-08-26 07:43:54 +00006018 if (!budget)
6019 break;
6020
6021 cleaned_count++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006022 /* return some buffers to hardware, one at a time is too slow */
6023 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
Alexander Duyckcd392f52011-08-26 07:43:59 +00006024 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08006025 cleaned_count = 0;
6026 }
6027
6028 /* use prefetched values */
6029 rx_desc = next_rxd;
Auke Kok9d5c8242008-01-24 02:22:38 -08006030 }
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006031
Auke Kok9d5c8242008-01-24 02:22:38 -08006032 rx_ring->next_to_clean = i;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006033 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08006034 rx_ring->rx_stats.packets += total_packets;
6035 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006036 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006037 q_vector->rx.total_packets += total_packets;
6038 q_vector->rx.total_bytes += total_bytes;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006039
6040 if (cleaned_count)
Alexander Duyckcd392f52011-08-26 07:43:59 +00006041 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006042
Alexander Duyck16eb8812011-08-26 07:43:54 +00006043 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006044}
6045
Alexander Duyckc023cd82011-08-26 07:43:43 +00006046static bool igb_alloc_mapped_skb(struct igb_ring *rx_ring,
Alexander Duyck06034642011-08-26 07:44:22 +00006047 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006048{
6049 struct sk_buff *skb = bi->skb;
6050 dma_addr_t dma = bi->dma;
6051
6052 if (dma)
6053 return true;
6054
6055 if (likely(!skb)) {
6056 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
6057 IGB_RX_HDR_LEN);
6058 bi->skb = skb;
6059 if (!skb) {
6060 rx_ring->rx_stats.alloc_failed++;
6061 return false;
6062 }
6063
6064 /* initialize skb for ring */
6065 skb_record_rx_queue(skb, rx_ring->queue_index);
6066 }
6067
6068 dma = dma_map_single(rx_ring->dev, skb->data,
6069 IGB_RX_HDR_LEN, DMA_FROM_DEVICE);
6070
6071 if (dma_mapping_error(rx_ring->dev, dma)) {
6072 rx_ring->rx_stats.alloc_failed++;
6073 return false;
6074 }
6075
6076 bi->dma = dma;
6077 return true;
6078}
6079
6080static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
Alexander Duyck06034642011-08-26 07:44:22 +00006081 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006082{
6083 struct page *page = bi->page;
6084 dma_addr_t page_dma = bi->page_dma;
6085 unsigned int page_offset = bi->page_offset ^ (PAGE_SIZE / 2);
6086
6087 if (page_dma)
6088 return true;
6089
6090 if (!page) {
Mel Gorman06140022012-07-31 16:44:24 -07006091 page = __skb_alloc_page(GFP_ATOMIC, bi->skb);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006092 bi->page = page;
6093 if (unlikely(!page)) {
6094 rx_ring->rx_stats.alloc_failed++;
6095 return false;
6096 }
6097 }
6098
6099 page_dma = dma_map_page(rx_ring->dev, page,
6100 page_offset, PAGE_SIZE / 2,
6101 DMA_FROM_DEVICE);
6102
6103 if (dma_mapping_error(rx_ring->dev, page_dma)) {
6104 rx_ring->rx_stats.alloc_failed++;
6105 return false;
6106 }
6107
6108 bi->page_dma = page_dma;
6109 bi->page_offset = page_offset;
6110 return true;
6111}
6112
Auke Kok9d5c8242008-01-24 02:22:38 -08006113/**
Alexander Duyckcd392f52011-08-26 07:43:59 +00006114 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
Auke Kok9d5c8242008-01-24 02:22:38 -08006115 * @adapter: address of board private structure
6116 **/
Alexander Duyckcd392f52011-08-26 07:43:59 +00006117void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08006118{
Auke Kok9d5c8242008-01-24 02:22:38 -08006119 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00006120 struct igb_rx_buffer *bi;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006121 u16 i = rx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08006122
Alexander Duyck601369062011-08-26 07:44:05 +00006123 rx_desc = IGB_RX_DESC(rx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +00006124 bi = &rx_ring->rx_buffer_info[i];
Alexander Duyckc023cd82011-08-26 07:43:43 +00006125 i -= rx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006126
6127 while (cleaned_count--) {
Alexander Duyckc023cd82011-08-26 07:43:43 +00006128 if (!igb_alloc_mapped_skb(rx_ring, bi))
6129 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08006130
Alexander Duyckc023cd82011-08-26 07:43:43 +00006131 /* Refresh the desc even if buffer_addrs didn't change
6132 * because each write-back erases this info. */
6133 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08006134
Alexander Duyckc023cd82011-08-26 07:43:43 +00006135 if (!igb_alloc_mapped_page(rx_ring, bi))
6136 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08006137
Alexander Duyckc023cd82011-08-26 07:43:43 +00006138 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08006139
Alexander Duyckc023cd82011-08-26 07:43:43 +00006140 rx_desc++;
6141 bi++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006142 i++;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006143 if (unlikely(!i)) {
Alexander Duyck601369062011-08-26 07:44:05 +00006144 rx_desc = IGB_RX_DESC(rx_ring, 0);
Alexander Duyck06034642011-08-26 07:44:22 +00006145 bi = rx_ring->rx_buffer_info;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006146 i -= rx_ring->count;
6147 }
6148
6149 /* clear the hdr_addr for the next_to_use descriptor */
6150 rx_desc->read.hdr_addr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006151 }
6152
Alexander Duyckc023cd82011-08-26 07:43:43 +00006153 i += rx_ring->count;
6154
Auke Kok9d5c8242008-01-24 02:22:38 -08006155 if (rx_ring->next_to_use != i) {
6156 rx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006157
6158 /* Force memory writes to complete before letting h/w
6159 * know there are new descriptors to fetch. (Only
6160 * applicable for weak-ordered memory model archs,
6161 * such as IA-64). */
6162 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00006163 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08006164 }
6165}
6166
6167/**
6168 * igb_mii_ioctl -
6169 * @netdev:
6170 * @ifreq:
6171 * @cmd:
6172 **/
6173static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6174{
6175 struct igb_adapter *adapter = netdev_priv(netdev);
6176 struct mii_ioctl_data *data = if_mii(ifr);
6177
6178 if (adapter->hw.phy.media_type != e1000_media_type_copper)
6179 return -EOPNOTSUPP;
6180
6181 switch (cmd) {
6182 case SIOCGMIIPHY:
6183 data->phy_id = adapter->hw.phy.addr;
6184 break;
6185 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08006186 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
6187 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08006188 return -EIO;
6189 break;
6190 case SIOCSMIIREG:
6191 default:
6192 return -EOPNOTSUPP;
6193 }
6194 return 0;
6195}
6196
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006197/**
Auke Kok9d5c8242008-01-24 02:22:38 -08006198 * igb_ioctl -
6199 * @netdev:
6200 * @ifreq:
6201 * @cmd:
6202 **/
6203static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6204{
6205 switch (cmd) {
6206 case SIOCGMIIPHY:
6207 case SIOCGMIIREG:
6208 case SIOCSMIIREG:
6209 return igb_mii_ioctl(netdev, ifr, cmd);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00006210#ifdef CONFIG_IGB_PTP
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006211 case SIOCSHWTSTAMP:
Matthew Vicka79f4f82012-08-10 05:40:44 +00006212 return igb_ptp_hwtstamp_ioctl(netdev, ifr, cmd);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00006213#endif /* CONFIG_IGB_PTP */
Auke Kok9d5c8242008-01-24 02:22:38 -08006214 default:
6215 return -EOPNOTSUPP;
6216 }
6217}
6218
Alexander Duyck009bc062009-07-23 18:08:35 +00006219s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6220{
6221 struct igb_adapter *adapter = hw->back;
6222 u16 cap_offset;
6223
Jon Masonbdaae042011-06-27 07:44:01 +00006224 cap_offset = adapter->pdev->pcie_cap;
Alexander Duyck009bc062009-07-23 18:08:35 +00006225 if (!cap_offset)
6226 return -E1000_ERR_CONFIG;
6227
6228 pci_read_config_word(adapter->pdev, cap_offset + reg, value);
6229
6230 return 0;
6231}
6232
6233s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6234{
6235 struct igb_adapter *adapter = hw->back;
6236 u16 cap_offset;
6237
Jon Masonbdaae042011-06-27 07:44:01 +00006238 cap_offset = adapter->pdev->pcie_cap;
Alexander Duyck009bc062009-07-23 18:08:35 +00006239 if (!cap_offset)
6240 return -E1000_ERR_CONFIG;
6241
6242 pci_write_config_word(adapter->pdev, cap_offset + reg, *value);
6243
6244 return 0;
6245}
6246
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006247static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
Auke Kok9d5c8242008-01-24 02:22:38 -08006248{
6249 struct igb_adapter *adapter = netdev_priv(netdev);
6250 struct e1000_hw *hw = &adapter->hw;
6251 u32 ctrl, rctl;
Alexander Duyck5faf0302011-08-26 07:46:08 +00006252 bool enable = !!(features & NETIF_F_HW_VLAN_RX);
Auke Kok9d5c8242008-01-24 02:22:38 -08006253
Alexander Duyck5faf0302011-08-26 07:46:08 +00006254 if (enable) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006255 /* enable VLAN tag insert/strip */
6256 ctrl = rd32(E1000_CTRL);
6257 ctrl |= E1000_CTRL_VME;
6258 wr32(E1000_CTRL, ctrl);
6259
Alexander Duyck51466232009-10-27 23:47:35 +00006260 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08006261 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08006262 rctl &= ~E1000_RCTL_CFIEN;
6263 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006264 } else {
6265 /* disable VLAN tag insert/strip */
6266 ctrl = rd32(E1000_CTRL);
6267 ctrl &= ~E1000_CTRL_VME;
6268 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006269 }
6270
Alexander Duycke1739522009-02-19 20:39:44 -08006271 igb_rlpml_set(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006272}
6273
Jiri Pirko8e586132011-12-08 19:52:37 -05006274static int igb_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006275{
6276 struct igb_adapter *adapter = netdev_priv(netdev);
6277 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006278 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006279
Alexander Duyck51466232009-10-27 23:47:35 +00006280 /* attempt to add filter to vlvf array */
6281 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006282
Alexander Duyck51466232009-10-27 23:47:35 +00006283 /* add the filter since PF can receive vlans w/o entry in vlvf */
6284 igb_vfta_set(hw, vid, true);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006285
6286 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006287
6288 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006289}
6290
Jiri Pirko8e586132011-12-08 19:52:37 -05006291static int igb_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006292{
6293 struct igb_adapter *adapter = netdev_priv(netdev);
6294 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006295 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00006296 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006297
Alexander Duyck51466232009-10-27 23:47:35 +00006298 /* remove vlan from VLVF table array */
6299 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08006300
Alexander Duyck51466232009-10-27 23:47:35 +00006301 /* if vid was not present in VLVF just remove it from table */
6302 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006303 igb_vfta_set(hw, vid, false);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006304
6305 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006306
6307 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006308}
6309
6310static void igb_restore_vlan(struct igb_adapter *adapter)
6311{
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006312 u16 vid;
Auke Kok9d5c8242008-01-24 02:22:38 -08006313
Alexander Duyck5faf0302011-08-26 07:46:08 +00006314 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
6315
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006316 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
6317 igb_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9d5c8242008-01-24 02:22:38 -08006318}
6319
David Decotigny14ad2512011-04-27 18:32:43 +00006320int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
Auke Kok9d5c8242008-01-24 02:22:38 -08006321{
Alexander Duyck090b1792009-10-27 23:51:55 +00006322 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08006323 struct e1000_mac_info *mac = &adapter->hw.mac;
6324
6325 mac->autoneg = 0;
6326
David Decotigny14ad2512011-04-27 18:32:43 +00006327 /* Make sure dplx is at most 1 bit and lsb of speed is not set
6328 * for the switch() below to work */
6329 if ((spd & 1) || (dplx & ~1))
6330 goto err_inval;
6331
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006332 /* Fiber NIC's only allow 1000 Gbps Full duplex */
6333 if ((adapter->hw.phy.media_type == e1000_media_type_internal_serdes) &&
David Decotigny14ad2512011-04-27 18:32:43 +00006334 spd != SPEED_1000 &&
6335 dplx != DUPLEX_FULL)
6336 goto err_inval;
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006337
David Decotigny14ad2512011-04-27 18:32:43 +00006338 switch (spd + dplx) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006339 case SPEED_10 + DUPLEX_HALF:
6340 mac->forced_speed_duplex = ADVERTISE_10_HALF;
6341 break;
6342 case SPEED_10 + DUPLEX_FULL:
6343 mac->forced_speed_duplex = ADVERTISE_10_FULL;
6344 break;
6345 case SPEED_100 + DUPLEX_HALF:
6346 mac->forced_speed_duplex = ADVERTISE_100_HALF;
6347 break;
6348 case SPEED_100 + DUPLEX_FULL:
6349 mac->forced_speed_duplex = ADVERTISE_100_FULL;
6350 break;
6351 case SPEED_1000 + DUPLEX_FULL:
6352 mac->autoneg = 1;
6353 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
6354 break;
6355 case SPEED_1000 + DUPLEX_HALF: /* not supported */
6356 default:
David Decotigny14ad2512011-04-27 18:32:43 +00006357 goto err_inval;
Auke Kok9d5c8242008-01-24 02:22:38 -08006358 }
Jesse Brandeburg8376dad2012-07-26 02:31:19 +00006359
6360 /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
6361 adapter->hw.phy.mdix = AUTO_ALL_MODES;
6362
Auke Kok9d5c8242008-01-24 02:22:38 -08006363 return 0;
David Decotigny14ad2512011-04-27 18:32:43 +00006364
6365err_inval:
6366 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
6367 return -EINVAL;
Auke Kok9d5c8242008-01-24 02:22:38 -08006368}
6369
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006370static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
6371 bool runtime)
Auke Kok9d5c8242008-01-24 02:22:38 -08006372{
6373 struct net_device *netdev = pci_get_drvdata(pdev);
6374 struct igb_adapter *adapter = netdev_priv(netdev);
6375 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07006376 u32 ctrl, rctl, status;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006377 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
Auke Kok9d5c8242008-01-24 02:22:38 -08006378#ifdef CONFIG_PM
6379 int retval = 0;
6380#endif
6381
6382 netif_device_detach(netdev);
6383
Alexander Duycka88f10e2008-07-08 15:13:38 -07006384 if (netif_running(netdev))
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006385 __igb_close(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07006386
Alexander Duyck047e0032009-10-27 15:49:27 +00006387 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006388
6389#ifdef CONFIG_PM
6390 retval = pci_save_state(pdev);
6391 if (retval)
6392 return retval;
6393#endif
6394
6395 status = rd32(E1000_STATUS);
6396 if (status & E1000_STATUS_LU)
6397 wufc &= ~E1000_WUFC_LNKC;
6398
6399 if (wufc) {
6400 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006401 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006402
6403 /* turn on all-multi mode if wake on multicast is enabled */
6404 if (wufc & E1000_WUFC_MC) {
6405 rctl = rd32(E1000_RCTL);
6406 rctl |= E1000_RCTL_MPE;
6407 wr32(E1000_RCTL, rctl);
6408 }
6409
6410 ctrl = rd32(E1000_CTRL);
6411 /* advertise wake from D3Cold */
6412 #define E1000_CTRL_ADVD3WUC 0x00100000
6413 /* phy power management enable */
6414 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
6415 ctrl |= E1000_CTRL_ADVD3WUC;
6416 wr32(E1000_CTRL, ctrl);
6417
Auke Kok9d5c8242008-01-24 02:22:38 -08006418 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00006419 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08006420
6421 wr32(E1000_WUC, E1000_WUC_PME_EN);
6422 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08006423 } else {
6424 wr32(E1000_WUC, 0);
6425 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08006426 }
6427
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006428 *enable_wake = wufc || adapter->en_mng_pt;
6429 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00006430 igb_power_down_link(adapter);
6431 else
6432 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006433
6434 /* Release control of h/w to f/w. If f/w is AMT enabled, this
6435 * would have already happened in close and is redundant. */
6436 igb_release_hw_control(adapter);
6437
6438 pci_disable_device(pdev);
6439
Auke Kok9d5c8242008-01-24 02:22:38 -08006440 return 0;
6441}
6442
6443#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +00006444#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006445static int igb_suspend(struct device *dev)
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006446{
6447 int retval;
6448 bool wake;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006449 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006450
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006451 retval = __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006452 if (retval)
6453 return retval;
6454
6455 if (wake) {
6456 pci_prepare_to_sleep(pdev);
6457 } else {
6458 pci_wake_from_d3(pdev, false);
6459 pci_set_power_state(pdev, PCI_D3hot);
6460 }
6461
6462 return 0;
6463}
Emil Tantilovd9dd9662012-01-28 08:10:35 +00006464#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006465
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006466static int igb_resume(struct device *dev)
Auke Kok9d5c8242008-01-24 02:22:38 -08006467{
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006468 struct pci_dev *pdev = to_pci_dev(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006469 struct net_device *netdev = pci_get_drvdata(pdev);
6470 struct igb_adapter *adapter = netdev_priv(netdev);
6471 struct e1000_hw *hw = &adapter->hw;
6472 u32 err;
6473
6474 pci_set_power_state(pdev, PCI_D0);
6475 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006476 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006477
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006478 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006479 if (err) {
6480 dev_err(&pdev->dev,
6481 "igb: Cannot enable PCI device from suspend\n");
6482 return err;
6483 }
6484 pci_set_master(pdev);
6485
6486 pci_enable_wake(pdev, PCI_D3hot, 0);
6487 pci_enable_wake(pdev, PCI_D3cold, 0);
6488
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00006489 if (igb_init_interrupt_scheme(adapter)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07006490 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
6491 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08006492 }
6493
Auke Kok9d5c8242008-01-24 02:22:38 -08006494 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00006495
6496 /* let the f/w know that the h/w is now under the control of the
6497 * driver. */
6498 igb_get_hw_control(adapter);
6499
Auke Kok9d5c8242008-01-24 02:22:38 -08006500 wr32(E1000_WUS, ~0);
6501
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006502 if (netdev->flags & IFF_UP) {
6503 err = __igb_open(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07006504 if (err)
6505 return err;
6506 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006507
6508 netif_device_attach(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006509 return 0;
6510}
6511
6512#ifdef CONFIG_PM_RUNTIME
6513static int igb_runtime_idle(struct device *dev)
6514{
6515 struct pci_dev *pdev = to_pci_dev(dev);
6516 struct net_device *netdev = pci_get_drvdata(pdev);
6517 struct igb_adapter *adapter = netdev_priv(netdev);
6518
6519 if (!igb_has_link(adapter))
6520 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
6521
6522 return -EBUSY;
6523}
6524
6525static int igb_runtime_suspend(struct device *dev)
6526{
6527 struct pci_dev *pdev = to_pci_dev(dev);
6528 int retval;
6529 bool wake;
6530
6531 retval = __igb_shutdown(pdev, &wake, 1);
6532 if (retval)
6533 return retval;
6534
6535 if (wake) {
6536 pci_prepare_to_sleep(pdev);
6537 } else {
6538 pci_wake_from_d3(pdev, false);
6539 pci_set_power_state(pdev, PCI_D3hot);
6540 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006541
Auke Kok9d5c8242008-01-24 02:22:38 -08006542 return 0;
6543}
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006544
6545static int igb_runtime_resume(struct device *dev)
6546{
6547 return igb_resume(dev);
6548}
6549#endif /* CONFIG_PM_RUNTIME */
Auke Kok9d5c8242008-01-24 02:22:38 -08006550#endif
6551
6552static void igb_shutdown(struct pci_dev *pdev)
6553{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006554 bool wake;
6555
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006556 __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006557
6558 if (system_state == SYSTEM_POWER_OFF) {
6559 pci_wake_from_d3(pdev, wake);
6560 pci_set_power_state(pdev, PCI_D3hot);
6561 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006562}
6563
6564#ifdef CONFIG_NET_POLL_CONTROLLER
6565/*
6566 * Polling 'interrupt' - used by things like netconsole to send skbs
6567 * without having to re-enable interrupts. It's not called while
6568 * the interrupt routine is executing.
6569 */
6570static void igb_netpoll(struct net_device *netdev)
6571{
6572 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006573 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00006574 struct igb_q_vector *q_vector;
Auke Kok9d5c8242008-01-24 02:22:38 -08006575 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006576
Alexander Duyck047e0032009-10-27 15:49:27 +00006577 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00006578 q_vector = adapter->q_vector[i];
6579 if (adapter->msix_entries)
6580 wr32(E1000_EIMC, q_vector->eims_value);
6581 else
6582 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00006583 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006584 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006585}
6586#endif /* CONFIG_NET_POLL_CONTROLLER */
6587
6588/**
6589 * igb_io_error_detected - called when PCI error is detected
6590 * @pdev: Pointer to PCI device
6591 * @state: The current pci connection state
6592 *
6593 * This function is called after a PCI bus error affecting
6594 * this device has been detected.
6595 */
6596static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
6597 pci_channel_state_t state)
6598{
6599 struct net_device *netdev = pci_get_drvdata(pdev);
6600 struct igb_adapter *adapter = netdev_priv(netdev);
6601
6602 netif_device_detach(netdev);
6603
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00006604 if (state == pci_channel_io_perm_failure)
6605 return PCI_ERS_RESULT_DISCONNECT;
6606
Auke Kok9d5c8242008-01-24 02:22:38 -08006607 if (netif_running(netdev))
6608 igb_down(adapter);
6609 pci_disable_device(pdev);
6610
6611 /* Request a slot slot reset. */
6612 return PCI_ERS_RESULT_NEED_RESET;
6613}
6614
6615/**
6616 * igb_io_slot_reset - called after the pci bus has been reset.
6617 * @pdev: Pointer to PCI device
6618 *
6619 * Restart the card from scratch, as if from a cold-boot. Implementation
6620 * resembles the first-half of the igb_resume routine.
6621 */
6622static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
6623{
6624 struct net_device *netdev = pci_get_drvdata(pdev);
6625 struct igb_adapter *adapter = netdev_priv(netdev);
6626 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08006627 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006628 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006629
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006630 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006631 dev_err(&pdev->dev,
6632 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08006633 result = PCI_ERS_RESULT_DISCONNECT;
6634 } else {
6635 pci_set_master(pdev);
6636 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006637 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08006638
6639 pci_enable_wake(pdev, PCI_D3hot, 0);
6640 pci_enable_wake(pdev, PCI_D3cold, 0);
6641
6642 igb_reset(adapter);
6643 wr32(E1000_WUS, ~0);
6644 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08006645 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006646
Jeff Kirsherea943d42008-12-11 20:34:19 -08006647 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6648 if (err) {
6649 dev_err(&pdev->dev, "pci_cleanup_aer_uncorrect_error_status "
6650 "failed 0x%0x\n", err);
6651 /* non-fatal, continue */
6652 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006653
Alexander Duyck40a914f2008-11-27 00:24:37 -08006654 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08006655}
6656
6657/**
6658 * igb_io_resume - called when traffic can start flowing again.
6659 * @pdev: Pointer to PCI device
6660 *
6661 * This callback is called when the error recovery driver tells us that
6662 * its OK to resume normal operation. Implementation resembles the
6663 * second-half of the igb_resume routine.
6664 */
6665static void igb_io_resume(struct pci_dev *pdev)
6666{
6667 struct net_device *netdev = pci_get_drvdata(pdev);
6668 struct igb_adapter *adapter = netdev_priv(netdev);
6669
Auke Kok9d5c8242008-01-24 02:22:38 -08006670 if (netif_running(netdev)) {
6671 if (igb_up(adapter)) {
6672 dev_err(&pdev->dev, "igb_up failed after reset\n");
6673 return;
6674 }
6675 }
6676
6677 netif_device_attach(netdev);
6678
6679 /* let the f/w know that the h/w is now under the control of the
6680 * driver. */
6681 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006682}
6683
Alexander Duyck26ad9172009-10-05 06:32:49 +00006684static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
6685 u8 qsel)
6686{
6687 u32 rar_low, rar_high;
6688 struct e1000_hw *hw = &adapter->hw;
6689
6690 /* HW expects these in little endian so we reverse the byte order
6691 * from network order (big endian) to little endian
6692 */
6693 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
6694 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
6695 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
6696
6697 /* Indicate to hardware the Address is Valid. */
6698 rar_high |= E1000_RAH_AV;
6699
6700 if (hw->mac.type == e1000_82575)
6701 rar_high |= E1000_RAH_POOL_1 * qsel;
6702 else
6703 rar_high |= E1000_RAH_POOL_1 << qsel;
6704
6705 wr32(E1000_RAL(index), rar_low);
6706 wrfl();
6707 wr32(E1000_RAH(index), rar_high);
6708 wrfl();
6709}
6710
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006711static int igb_set_vf_mac(struct igb_adapter *adapter,
6712 int vf, unsigned char *mac_addr)
6713{
6714 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006715 /* VF MAC addresses start at end of receive addresses and moves
6716 * torwards the first, as a result a collision should not be possible */
6717 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006718
Alexander Duyck37680112009-02-19 20:40:30 -08006719 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006720
Alexander Duyck26ad9172009-10-05 06:32:49 +00006721 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006722
6723 return 0;
6724}
6725
Williams, Mitch A8151d292010-02-10 01:44:24 +00006726static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
6727{
6728 struct igb_adapter *adapter = netdev_priv(netdev);
6729 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
6730 return -EINVAL;
6731 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
6732 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
6733 dev_info(&adapter->pdev->dev, "Reload the VF driver to make this"
6734 " change effective.");
6735 if (test_bit(__IGB_DOWN, &adapter->state)) {
6736 dev_warn(&adapter->pdev->dev, "The VF MAC address has been set,"
6737 " but the PF device is not up.\n");
6738 dev_warn(&adapter->pdev->dev, "Bring the PF device up before"
6739 " attempting to use the VF device.\n");
6740 }
6741 return igb_set_vf_mac(adapter, vf, mac);
6742}
6743
Lior Levy17dc5662011-02-08 02:28:46 +00006744static int igb_link_mbps(int internal_link_speed)
6745{
6746 switch (internal_link_speed) {
6747 case SPEED_100:
6748 return 100;
6749 case SPEED_1000:
6750 return 1000;
6751 default:
6752 return 0;
6753 }
6754}
6755
6756static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
6757 int link_speed)
6758{
6759 int rf_dec, rf_int;
6760 u32 bcnrc_val;
6761
6762 if (tx_rate != 0) {
6763 /* Calculate the rate factor values to set */
6764 rf_int = link_speed / tx_rate;
6765 rf_dec = (link_speed - (rf_int * tx_rate));
6766 rf_dec = (rf_dec * (1<<E1000_RTTBCNRC_RF_INT_SHIFT)) / tx_rate;
6767
6768 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
6769 bcnrc_val |= ((rf_int<<E1000_RTTBCNRC_RF_INT_SHIFT) &
6770 E1000_RTTBCNRC_RF_INT_MASK);
6771 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
6772 } else {
6773 bcnrc_val = 0;
6774 }
6775
6776 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
Lior Levyf00b0da2011-06-04 06:05:03 +00006777 /*
6778 * Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
6779 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
6780 */
6781 wr32(E1000_RTTBCNRM, 0x14);
Lior Levy17dc5662011-02-08 02:28:46 +00006782 wr32(E1000_RTTBCNRC, bcnrc_val);
6783}
6784
6785static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
6786{
6787 int actual_link_speed, i;
6788 bool reset_rate = false;
6789
6790 /* VF TX rate limit was not set or not supported */
6791 if ((adapter->vf_rate_link_speed == 0) ||
6792 (adapter->hw.mac.type != e1000_82576))
6793 return;
6794
6795 actual_link_speed = igb_link_mbps(adapter->link_speed);
6796 if (actual_link_speed != adapter->vf_rate_link_speed) {
6797 reset_rate = true;
6798 adapter->vf_rate_link_speed = 0;
6799 dev_info(&adapter->pdev->dev,
6800 "Link speed has been changed. VF Transmit "
6801 "rate is disabled\n");
6802 }
6803
6804 for (i = 0; i < adapter->vfs_allocated_count; i++) {
6805 if (reset_rate)
6806 adapter->vf_data[i].tx_rate = 0;
6807
6808 igb_set_vf_rate_limit(&adapter->hw, i,
6809 adapter->vf_data[i].tx_rate,
6810 actual_link_speed);
6811 }
6812}
6813
Williams, Mitch A8151d292010-02-10 01:44:24 +00006814static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
6815{
Lior Levy17dc5662011-02-08 02:28:46 +00006816 struct igb_adapter *adapter = netdev_priv(netdev);
6817 struct e1000_hw *hw = &adapter->hw;
6818 int actual_link_speed;
6819
6820 if (hw->mac.type != e1000_82576)
6821 return -EOPNOTSUPP;
6822
6823 actual_link_speed = igb_link_mbps(adapter->link_speed);
6824 if ((vf >= adapter->vfs_allocated_count) ||
6825 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
6826 (tx_rate < 0) || (tx_rate > actual_link_speed))
6827 return -EINVAL;
6828
6829 adapter->vf_rate_link_speed = actual_link_speed;
6830 adapter->vf_data[vf].tx_rate = (u16)tx_rate;
6831 igb_set_vf_rate_limit(hw, vf, tx_rate, actual_link_speed);
6832
6833 return 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00006834}
6835
6836static int igb_ndo_get_vf_config(struct net_device *netdev,
6837 int vf, struct ifla_vf_info *ivi)
6838{
6839 struct igb_adapter *adapter = netdev_priv(netdev);
6840 if (vf >= adapter->vfs_allocated_count)
6841 return -EINVAL;
6842 ivi->vf = vf;
6843 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
Lior Levy17dc5662011-02-08 02:28:46 +00006844 ivi->tx_rate = adapter->vf_data[vf].tx_rate;
Williams, Mitch A8151d292010-02-10 01:44:24 +00006845 ivi->vlan = adapter->vf_data[vf].pf_vlan;
6846 ivi->qos = adapter->vf_data[vf].pf_qos;
6847 return 0;
6848}
6849
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006850static void igb_vmm_control(struct igb_adapter *adapter)
6851{
6852 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00006853 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006854
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006855 switch (hw->mac.type) {
6856 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00006857 case e1000_i210:
6858 case e1000_i211:
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006859 default:
6860 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006861 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006862 case e1000_82576:
6863 /* notify HW that the MAC is adding vlan tags */
6864 reg = rd32(E1000_DTXCTL);
6865 reg |= E1000_DTXCTL_VLAN_ADDED;
6866 wr32(E1000_DTXCTL, reg);
6867 case e1000_82580:
6868 /* enable replication vlan tag stripping */
6869 reg = rd32(E1000_RPLOLR);
6870 reg |= E1000_RPLOLR_STRVLAN;
6871 wr32(E1000_RPLOLR, reg);
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00006872 case e1000_i350:
6873 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006874 break;
6875 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00006876
Alexander Duyckd4960302009-10-27 15:53:45 +00006877 if (adapter->vfs_allocated_count) {
6878 igb_vmdq_set_loopback_pf(hw, true);
6879 igb_vmdq_set_replication_pf(hw, true);
Greg Rose13800462010-11-06 02:08:26 +00006880 igb_vmdq_set_anti_spoofing_pf(hw, true,
6881 adapter->vfs_allocated_count);
Alexander Duyckd4960302009-10-27 15:53:45 +00006882 } else {
6883 igb_vmdq_set_loopback_pf(hw, false);
6884 igb_vmdq_set_replication_pf(hw, false);
6885 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006886}
6887
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006888static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
6889{
6890 struct e1000_hw *hw = &adapter->hw;
6891 u32 dmac_thr;
6892 u16 hwm;
6893
6894 if (hw->mac.type > e1000_82580) {
6895 if (adapter->flags & IGB_FLAG_DMAC) {
6896 u32 reg;
6897
6898 /* force threshold to 0. */
6899 wr32(E1000_DMCTXTH, 0);
6900
6901 /*
Matthew Vicke8c626e2011-11-17 08:33:12 +00006902 * DMA Coalescing high water mark needs to be greater
6903 * than the Rx threshold. Set hwm to PBA - max frame
6904 * size in 16B units, capping it at PBA - 6KB.
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006905 */
Matthew Vicke8c626e2011-11-17 08:33:12 +00006906 hwm = 64 * pba - adapter->max_frame_size / 16;
6907 if (hwm < 64 * (pba - 6))
6908 hwm = 64 * (pba - 6);
6909 reg = rd32(E1000_FCRTC);
6910 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
6911 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
6912 & E1000_FCRTC_RTH_COAL_MASK);
6913 wr32(E1000_FCRTC, reg);
6914
6915 /*
6916 * Set the DMA Coalescing Rx threshold to PBA - 2 * max
6917 * frame size, capping it at PBA - 10KB.
6918 */
6919 dmac_thr = pba - adapter->max_frame_size / 512;
6920 if (dmac_thr < pba - 10)
6921 dmac_thr = pba - 10;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006922 reg = rd32(E1000_DMACR);
6923 reg &= ~E1000_DMACR_DMACTHR_MASK;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006924 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
6925 & E1000_DMACR_DMACTHR_MASK);
6926
6927 /* transition to L0x or L1 if available..*/
6928 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
6929
6930 /* watchdog timer= +-1000 usec in 32usec intervals */
6931 reg |= (1000 >> 5);
Matthew Vick0c02dd92012-04-14 05:20:32 +00006932
6933 /* Disable BMC-to-OS Watchdog Enable */
6934 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006935 wr32(E1000_DMACR, reg);
6936
6937 /*
6938 * no lower threshold to disable
6939 * coalescing(smart fifb)-UTRESH=0
6940 */
6941 wr32(E1000_DMCRTRH, 0);
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006942
6943 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
6944
6945 wr32(E1000_DMCTLX, reg);
6946
6947 /*
6948 * free space in tx packet buffer to wake from
6949 * DMA coal
6950 */
6951 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
6952 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
6953
6954 /*
6955 * make low power state decision controlled
6956 * by DMA coal
6957 */
6958 reg = rd32(E1000_PCIEMISC);
6959 reg &= ~E1000_PCIEMISC_LX_DECISION;
6960 wr32(E1000_PCIEMISC, reg);
6961 } /* endif adapter->dmac is not disabled */
6962 } else if (hw->mac.type == e1000_82580) {
6963 u32 reg = rd32(E1000_PCIEMISC);
6964 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
6965 wr32(E1000_DMACR, 0);
6966 }
6967}
6968
Auke Kok9d5c8242008-01-24 02:22:38 -08006969/* igb_main.c */