blob: dbf74c922aa13510d00e80deecaeb07a00e7965b [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
71#define VEC_POS(v) ((v) & (32 - 1))
72#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080073
Jan Kiszka9bc57912011-09-12 14:10:22 +020074static unsigned int min_timer_period_us = 500;
75module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
76
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
82static inline int apic_test_and_set_vector(int vec, void *bitmap)
83{
84 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
87static inline int apic_test_and_clear_vector(int vec, void *bitmap)
88{
89 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
90}
91
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030092static inline int apic_test_vector(int vec, void *bitmap)
93{
94 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
95}
96
Yang Zhang10606912013-04-11 19:21:38 +080097bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
98{
99 struct kvm_lapic *apic = vcpu->arch.apic;
100
101 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
102 apic_test_vector(vector, apic->regs + APIC_IRR);
103}
104
Eddie Dong97222cc2007-09-12 10:58:04 +0300105static inline void apic_set_vector(int vec, void *bitmap)
106{
107 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline void apic_clear_vector(int vec, void *bitmap)
111{
112 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300115static inline int __apic_test_and_set_vector(int vec, void *bitmap)
116{
117 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
118}
119
120static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
121{
122 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
123}
124
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300125struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300126struct static_key_deferred apic_sw_disabled __read_mostly;
127
128static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300129{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300130 if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300131 if (val & APIC_SPIV_APIC_ENABLED)
132 static_key_slow_dec_deferred(&apic_sw_disabled);
133 else
134 static_key_slow_inc(&apic_sw_disabled.key);
135 }
136 apic_set_reg(apic, APIC_SPIV, val);
137}
138
Eddie Dong97222cc2007-09-12 10:58:04 +0300139static inline int apic_enabled(struct kvm_lapic *apic)
140{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300141 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300142}
143
Eddie Dong97222cc2007-09-12 10:58:04 +0300144#define LVT_MASK \
145 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
146
147#define LINT_MASK \
148 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
149 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
150
151static inline int kvm_apic_id(struct kvm_lapic *apic)
152{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300153 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300154}
155
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300156static void recalculate_apic_map(struct kvm *kvm)
157{
158 struct kvm_apic_map *new, *old = NULL;
159 struct kvm_vcpu *vcpu;
160 int i;
161
162 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
163
164 mutex_lock(&kvm->arch.apic_map_lock);
165
166 if (!new)
167 goto out;
168
169 new->ldr_bits = 8;
170 /* flat mode is default */
171 new->cid_shift = 8;
172 new->cid_mask = 0;
173 new->lid_mask = 0xff;
174
175 kvm_for_each_vcpu(i, vcpu, kvm) {
176 struct kvm_lapic *apic = vcpu->arch.apic;
177 u16 cid, lid;
178 u32 ldr;
179
180 if (!kvm_apic_present(vcpu))
181 continue;
182
183 /*
184 * All APICs have to be configured in the same mode by an OS.
185 * We take advatage of this while building logical id loockup
186 * table. After reset APICs are in xapic/flat mode, so if we
187 * find apic with different setting we assume this is the mode
188 * OS wants all apics to be in; build lookup table accordingly.
189 */
190 if (apic_x2apic_mode(apic)) {
191 new->ldr_bits = 32;
192 new->cid_shift = 16;
193 new->cid_mask = new->lid_mask = 0xffff;
194 } else if (kvm_apic_sw_enabled(apic) &&
195 !new->cid_mask /* flat mode */ &&
196 kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
197 new->cid_shift = 4;
198 new->cid_mask = 0xf;
199 new->lid_mask = 0xf;
200 }
201
202 new->phys_map[kvm_apic_id(apic)] = apic;
203
204 ldr = kvm_apic_get_reg(apic, APIC_LDR);
205 cid = apic_cluster_id(new, ldr);
206 lid = apic_logical_id(new, ldr);
207
208 if (lid)
209 new->logical_map[cid][ffs(lid) - 1] = apic;
210 }
211out:
212 old = rcu_dereference_protected(kvm->arch.apic_map,
213 lockdep_is_held(&kvm->arch.apic_map_lock));
214 rcu_assign_pointer(kvm->arch.apic_map, new);
215 mutex_unlock(&kvm->arch.apic_map_lock);
216
217 if (old)
218 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800219
Yang Zhang3d81bc72013-04-11 19:25:13 +0800220 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300221}
222
223static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
224{
225 apic_set_reg(apic, APIC_ID, id << 24);
226 recalculate_apic_map(apic->vcpu->kvm);
227}
228
229static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
230{
231 apic_set_reg(apic, APIC_LDR, id);
232 recalculate_apic_map(apic->vcpu->kvm);
233}
234
Eddie Dong97222cc2007-09-12 10:58:04 +0300235static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
236{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300237 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300238}
239
240static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
241{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300242 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300243}
244
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800245static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
246{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300247 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800248 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
249}
250
Eddie Dong97222cc2007-09-12 10:58:04 +0300251static inline int apic_lvtt_period(struct kvm_lapic *apic)
252{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300253 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800254 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
255}
256
257static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
258{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300259 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800260 apic->lapic_timer.timer_mode_mask) ==
261 APIC_LVT_TIMER_TSCDEADLINE);
Eddie Dong97222cc2007-09-12 10:58:04 +0300262}
263
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200264static inline int apic_lvt_nmi_mode(u32 lvt_val)
265{
266 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
267}
268
Gleb Natapovfc61b802009-07-05 17:39:35 +0300269void kvm_apic_set_version(struct kvm_vcpu *vcpu)
270{
271 struct kvm_lapic *apic = vcpu->arch.apic;
272 struct kvm_cpuid_entry2 *feat;
273 u32 v = APIC_VERSION;
274
Gleb Natapovc48f1492012-08-05 15:58:33 +0300275 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300276 return;
277
278 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
279 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
280 v |= APIC_LVR_DIRECTED_EOI;
281 apic_set_reg(apic, APIC_LVR, v);
282}
283
Mathias Krausef1d24832012-08-30 01:30:18 +0200284static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800285 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300286 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
287 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
288 LINT_MASK, LINT_MASK, /* LVT0-1 */
289 LVT_MASK /* LVTERR */
290};
291
292static int find_highest_vector(void *bitmap)
293{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900294 int vec;
295 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300296
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900297 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
298 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
299 reg = bitmap + REG_POS(vec);
300 if (*reg)
301 return fls(*reg) - 1 + vec;
302 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300303
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305}
306
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300307static u8 count_vectors(void *bitmap)
308{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900309 int vec;
310 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300311 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900312
313 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
314 reg = bitmap + REG_POS(vec);
315 count += hweight32(*reg);
316 }
317
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300318 return count;
319}
320
Yang Zhanga20ed542013-04-11 19:25:15 +0800321void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
322{
323 u32 i, pir_val;
324 struct kvm_lapic *apic = vcpu->arch.apic;
325
326 for (i = 0; i <= 7; i++) {
327 pir_val = xchg(&pir[i], 0);
328 if (pir_val)
329 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
330 }
331}
332EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
333
Eddie Dong97222cc2007-09-12 10:58:04 +0300334static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
335{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300336 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300337 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
338}
339
Gleb Natapov33e4c682009-06-11 11:06:51 +0300340static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300341{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300342 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300343}
344
345static inline int apic_find_highest_irr(struct kvm_lapic *apic)
346{
347 int result;
348
Yang Zhangc7c9c562013-01-25 10:18:51 +0800349 /*
350 * Note that irr_pending is just a hint. It will be always
351 * true with virtual interrupt delivery enabled.
352 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300353 if (!apic->irr_pending)
354 return -1;
355
356 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300357 ASSERT(result == -1 || result >= 16);
358
359 return result;
360}
361
Gleb Natapov33e4c682009-06-11 11:06:51 +0300362static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
363{
364 apic->irr_pending = false;
365 apic_clear_vector(vec, apic->regs + APIC_IRR);
366 if (apic_search_irr(apic) != -1)
367 apic->irr_pending = true;
368}
369
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300370static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
371{
372 if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
373 ++apic->isr_count;
374 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
375 /*
376 * ISR (in service register) bit is set when injecting an interrupt.
377 * The highest vector is injected. Thus the latest bit set matches
378 * the highest bit in ISR.
379 */
380 apic->highest_isr_cache = vec;
381}
382
383static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
384{
385 if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
386 --apic->isr_count;
387 BUG_ON(apic->isr_count < 0);
388 apic->highest_isr_cache = -1;
389}
390
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800391int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
392{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800393 int highest_irr;
394
Gleb Natapov33e4c682009-06-11 11:06:51 +0300395 /* This may race with setting of irr in __apic_accept_irq() and
396 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
397 * will cause vmexit immediately and the value will be recalculated
398 * on the next vmentry.
399 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300400 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800401 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300402 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800403
404 return highest_irr;
405}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800406
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200407static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800408 int vector, int level, int trig_mode,
409 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200410
Yang Zhangb4f22252013-04-11 19:21:37 +0800411int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
412 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300413{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800414 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800415
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200416 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800417 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300418}
419
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300420static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
421{
422
423 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
424 sizeof(val));
425}
426
427static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
428{
429
430 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
431 sizeof(*val));
432}
433
434static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
435{
436 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
437}
438
439static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
440{
441 u8 val;
442 if (pv_eoi_get_user(vcpu, &val) < 0)
443 apic_debug("Can't read EOI MSR value: 0x%llx\n",
444 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
445 return val & 0x1;
446}
447
448static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
449{
450 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
451 apic_debug("Can't set EOI MSR value: 0x%llx\n",
452 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
453 return;
454 }
455 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
456}
457
458static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
459{
460 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
461 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
462 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
463 return;
464 }
465 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
466}
467
Eddie Dong97222cc2007-09-12 10:58:04 +0300468static inline int apic_find_highest_isr(struct kvm_lapic *apic)
469{
470 int result;
Yang Zhangc7c9c562013-01-25 10:18:51 +0800471
472 /* Note that isr_count is always 1 with vid enabled */
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300473 if (!apic->isr_count)
474 return -1;
475 if (likely(apic->highest_isr_cache != -1))
476 return apic->highest_isr_cache;
Eddie Dong97222cc2007-09-12 10:58:04 +0300477
478 result = find_highest_vector(apic->regs + APIC_ISR);
479 ASSERT(result == -1 || result >= 16);
480
481 return result;
482}
483
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800484void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
485{
486 struct kvm_lapic *apic = vcpu->arch.apic;
487 int i;
488
489 for (i = 0; i < 8; i++)
490 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
491}
492
Eddie Dong97222cc2007-09-12 10:58:04 +0300493static void apic_update_ppr(struct kvm_lapic *apic)
494{
Avi Kivity3842d132010-07-27 12:30:24 +0300495 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300496 int isr;
497
Gleb Natapovc48f1492012-08-05 15:58:33 +0300498 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
499 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300500 isr = apic_find_highest_isr(apic);
501 isrv = (isr != -1) ? isr : 0;
502
503 if ((tpr & 0xf0) >= (isrv & 0xf0))
504 ppr = tpr & 0xff;
505 else
506 ppr = isrv & 0xf0;
507
508 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
509 apic, ppr, isr, isrv);
510
Avi Kivity3842d132010-07-27 12:30:24 +0300511 if (old_ppr != ppr) {
512 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200513 if (ppr < old_ppr)
514 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300515 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300516}
517
518static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
519{
520 apic_set_reg(apic, APIC_TASKPRI, tpr);
521 apic_update_ppr(apic);
522}
523
524int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
525{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200526 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300527}
528
529int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
530{
531 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300532 u32 logical_id;
533
534 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300535 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300536 return logical_id & mda;
537 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300538
Gleb Natapovc48f1492012-08-05 15:58:33 +0300539 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300540
Gleb Natapovc48f1492012-08-05 15:58:33 +0300541 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300542 case APIC_DFR_FLAT:
543 if (logical_id & mda)
544 result = 1;
545 break;
546 case APIC_DFR_CLUSTER:
547 if (((logical_id >> 4) == (mda >> 0x4))
548 && (logical_id & mda & 0xf))
549 result = 1;
550 break;
551 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200552 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300553 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300554 break;
555 }
556
557 return result;
558}
559
Gleb Natapov343f94f2009-03-05 16:34:54 +0200560int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300561 int short_hand, int dest, int dest_mode)
562{
563 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800564 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300565
566 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200567 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300568 target, source, dest, dest_mode, short_hand);
569
Zachary Amsdenbd371392010-06-14 11:42:15 -1000570 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300571 switch (short_hand) {
572 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200573 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300574 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200575 result = kvm_apic_match_physical_addr(target, dest);
576 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300577 /* Logical mode. */
578 result = kvm_apic_match_logical_addr(target, dest);
579 break;
580 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200581 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300582 break;
583 case APIC_DEST_ALLINC:
584 result = 1;
585 break;
586 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200587 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300588 break;
589 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200590 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
591 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300592 break;
593 }
594
595 return result;
596}
597
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300598bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800599 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300600{
601 struct kvm_apic_map *map;
602 unsigned long bitmap = 1;
603 struct kvm_lapic **dst;
604 int i;
605 bool ret = false;
606
607 *r = -1;
608
609 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800610 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300611 return true;
612 }
613
614 if (irq->shorthand)
615 return false;
616
617 rcu_read_lock();
618 map = rcu_dereference(kvm->arch.apic_map);
619
620 if (!map)
621 goto out;
622
623 if (irq->dest_mode == 0) { /* physical mode */
624 if (irq->delivery_mode == APIC_DM_LOWEST ||
625 irq->dest_id == 0xff)
626 goto out;
627 dst = &map->phys_map[irq->dest_id & 0xff];
628 } else {
629 u32 mda = irq->dest_id << (32 - map->ldr_bits);
630
631 dst = map->logical_map[apic_cluster_id(map, mda)];
632
633 bitmap = apic_logical_id(map, mda);
634
635 if (irq->delivery_mode == APIC_DM_LOWEST) {
636 int l = -1;
637 for_each_set_bit(i, &bitmap, 16) {
638 if (!dst[i])
639 continue;
640 if (l < 0)
641 l = i;
642 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
643 l = i;
644 }
645
646 bitmap = (l >= 0) ? 1 << l : 0;
647 }
648 }
649
650 for_each_set_bit(i, &bitmap, 16) {
651 if (!dst[i])
652 continue;
653 if (*r < 0)
654 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800655 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300656 }
657
658 ret = true;
659out:
660 rcu_read_unlock();
661 return ret;
662}
663
Eddie Dong97222cc2007-09-12 10:58:04 +0300664/*
665 * Add a pending IRQ into lapic.
666 * Return 1 if successfully added and 0 if discarded.
667 */
668static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800669 int vector, int level, int trig_mode,
670 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300671{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200672 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300673 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300674
675 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300676 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200677 vcpu->arch.apic_arb_prio++;
678 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300679 /* FIXME add logic for vcpu on reset */
680 if (unlikely(!apic_enabled(apic)))
681 break;
682
Yang Zhangb4f22252013-04-11 19:21:37 +0800683 if (dest_map)
684 __set_bit(vcpu->vcpu_id, dest_map);
685
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200686 result = !apic_test_and_set_irr(vector, apic);
Gleb Natapov1000ff82009-07-07 16:00:57 +0300687 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
Gleb Natapov4da74892009-08-27 16:25:04 +0300688 trig_mode, vector, !result);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200689 if (!result) {
690 if (trig_mode)
691 apic_debug("level trig mode repeatedly for "
692 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300693 break;
694 }
695
Avi Kivity3842d132010-07-27 12:30:24 +0300696 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300697 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300698 break;
699
700 case APIC_DM_REMRD:
Jan Kiszka7712de82011-09-12 11:25:51 +0200701 apic_debug("Ignoring delivery mode 3\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300702 break;
703
704 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200705 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300706 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800707
Eddie Dong97222cc2007-09-12 10:58:04 +0300708 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200709 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800710 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200711 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300712 break;
713
714 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100715 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200716 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100717 /* assumes that there are only KVM_APIC_INIT/SIPI */
718 apic->pending_events = (1UL << KVM_APIC_INIT);
719 /* make sure pending_events is visible before sending
720 * the request */
721 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300722 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300723 kvm_vcpu_kick(vcpu);
724 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200725 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
726 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300727 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300728 break;
729
730 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200731 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
732 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100733 result = 1;
734 apic->sipi_vector = vector;
735 /* make sure sipi_vector is visible for the receiver */
736 smp_wmb();
737 set_bit(KVM_APIC_SIPI, &apic->pending_events);
738 kvm_make_request(KVM_REQ_EVENT, vcpu);
739 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300740 break;
741
Jan Kiszka23930f92008-09-26 09:30:52 +0200742 case APIC_DM_EXTINT:
743 /*
744 * Should only be called by kvm_apic_local_deliver() with LVT0,
745 * before NMI watchdog was enabled. Already handled by
746 * kvm_apic_accept_pic_intr().
747 */
748 break;
749
Eddie Dong97222cc2007-09-12 10:58:04 +0300750 default:
751 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
752 delivery_mode);
753 break;
754 }
755 return result;
756}
757
Gleb Natapove1035712009-03-05 16:34:59 +0200758int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300759{
Gleb Natapove1035712009-03-05 16:34:59 +0200760 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800761}
762
Yang Zhangc7c9c562013-01-25 10:18:51 +0800763static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
764{
765 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
766 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
767 int trigger_mode;
768 if (apic_test_vector(vector, apic->regs + APIC_TMR))
769 trigger_mode = IOAPIC_LEVEL_TRIG;
770 else
771 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800772 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800773 }
774}
775
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300776static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300777{
778 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300779
780 trace_kvm_eoi(apic, vector);
781
Eddie Dong97222cc2007-09-12 10:58:04 +0300782 /*
783 * Not every write EOI will has corresponding ISR,
784 * one example is when Kernel check timer on setup_IO_APIC
785 */
786 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300787 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300788
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300789 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300790 apic_update_ppr(apic);
791
Yang Zhangc7c9c562013-01-25 10:18:51 +0800792 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300793 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300794 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300795}
796
Yang Zhangc7c9c562013-01-25 10:18:51 +0800797/*
798 * this interface assumes a trap-like exit, which has already finished
799 * desired side effect including vISR and vPPR update.
800 */
801void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
802{
803 struct kvm_lapic *apic = vcpu->arch.apic;
804
805 trace_kvm_eoi(apic, vector);
806
807 kvm_ioapic_send_eoi(apic, vector);
808 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
809}
810EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
811
Eddie Dong97222cc2007-09-12 10:58:04 +0300812static void apic_send_ipi(struct kvm_lapic *apic)
813{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300814 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
815 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200816 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300817
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200818 irq.vector = icr_low & APIC_VECTOR_MASK;
819 irq.delivery_mode = icr_low & APIC_MODE_MASK;
820 irq.dest_mode = icr_low & APIC_DEST_MASK;
821 irq.level = icr_low & APIC_INT_ASSERT;
822 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
823 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300824 if (apic_x2apic_mode(apic))
825 irq.dest_id = icr_high;
826 else
827 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300828
Gleb Natapov1000ff82009-07-07 16:00:57 +0300829 trace_kvm_apic_ipi(icr_low, irq.dest_id);
830
Eddie Dong97222cc2007-09-12 10:58:04 +0300831 apic_debug("icr_high 0x%x, icr_low 0x%x, "
832 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
833 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400834 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200835 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
836 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300837
Yang Zhangb4f22252013-04-11 19:21:37 +0800838 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300839}
840
841static u32 apic_get_tmcct(struct kvm_lapic *apic)
842{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200843 ktime_t remaining;
844 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200845 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300846
847 ASSERT(apic != NULL);
848
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200849 /* if initial count is 0, current count should also be 0 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300850 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200851 return 0;
852
Marcelo Tosattiace15462009-10-08 10:55:03 -0300853 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200854 if (ktime_to_ns(remaining) < 0)
855 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300856
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300857 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
858 tmcct = div64_u64(ns,
859 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300860
861 return tmcct;
862}
863
Avi Kivityb209749f2007-10-22 16:50:39 +0200864static void __report_tpr_access(struct kvm_lapic *apic, bool write)
865{
866 struct kvm_vcpu *vcpu = apic->vcpu;
867 struct kvm_run *run = vcpu->run;
868
Avi Kivitya8eeb042010-05-10 12:34:53 +0300869 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300870 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200871 run->tpr_access.is_write = write;
872}
873
874static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
875{
876 if (apic->vcpu->arch.tpr_access_reporting)
877 __report_tpr_access(apic, write);
878}
879
Eddie Dong97222cc2007-09-12 10:58:04 +0300880static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
881{
882 u32 val = 0;
883
884 if (offset >= LAPIC_MMIO_LENGTH)
885 return 0;
886
887 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300888 case APIC_ID:
889 if (apic_x2apic_mode(apic))
890 val = kvm_apic_id(apic);
891 else
892 val = kvm_apic_id(apic) << 24;
893 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300894 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200895 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300896 break;
897
898 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800899 if (apic_lvtt_tscdeadline(apic))
900 return 0;
901
Eddie Dong97222cc2007-09-12 10:58:04 +0300902 val = apic_get_tmcct(apic);
903 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300904 case APIC_PROCPRI:
905 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300906 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300907 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200908 case APIC_TASKPRI:
909 report_tpr_access(apic, false);
910 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300911 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300912 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300913 break;
914 }
915
916 return val;
917}
918
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400919static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
920{
921 return container_of(dev, struct kvm_lapic, dev);
922}
923
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300924static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
925 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300926{
Eddie Dong97222cc2007-09-12 10:58:04 +0300927 unsigned char alignment = offset & 0xf;
928 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800929 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300930 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300931
932 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300933 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
934 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300935 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300936 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300937
938 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300939 apic_debug("KVM_APIC_READ: read reserved register %x\n",
940 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300941 return 1;
942 }
943
Eddie Dong97222cc2007-09-12 10:58:04 +0300944 result = __apic_read(apic, offset & ~0xf);
945
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300946 trace_kvm_apic_read(offset, result);
947
Eddie Dong97222cc2007-09-12 10:58:04 +0300948 switch (len) {
949 case 1:
950 case 2:
951 case 4:
952 memcpy(data, (char *)&result + alignment, len);
953 break;
954 default:
955 printk(KERN_ERR "Local APIC read with len = %x, "
956 "should be 1,2, or 4 instead\n", len);
957 break;
958 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300959 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300960}
961
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300962static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
963{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300964 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300965 addr >= apic->base_address &&
966 addr < apic->base_address + LAPIC_MMIO_LENGTH;
967}
968
969static int apic_mmio_read(struct kvm_io_device *this,
970 gpa_t address, int len, void *data)
971{
972 struct kvm_lapic *apic = to_lapic(this);
973 u32 offset = address - apic->base_address;
974
975 if (!apic_mmio_in_range(apic, address))
976 return -EOPNOTSUPP;
977
978 apic_reg_read(apic, offset, len, data);
979
980 return 0;
981}
982
Eddie Dong97222cc2007-09-12 10:58:04 +0300983static void update_divide_count(struct kvm_lapic *apic)
984{
985 u32 tmp1, tmp2, tdcr;
986
Gleb Natapovc48f1492012-08-05 15:58:33 +0300987 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300988 tmp1 = tdcr & 0xf;
989 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300990 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300991
992 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400993 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300994}
995
996static void start_apic_timer(struct kvm_lapic *apic)
997{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800998 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300999 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001000
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001001 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001002 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001003 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001004 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001005 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001006
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001007 if (!apic->lapic_timer.period)
1008 return;
1009 /*
1010 * Do not allow the guest to program periodic timers with small
1011 * interval, since the hrtimers are not throttled by the host
1012 * scheduler.
1013 */
1014 if (apic_lvtt_period(apic)) {
1015 s64 min_period = min_timer_period_us * 1000LL;
1016
1017 if (apic->lapic_timer.period < min_period) {
1018 pr_info_ratelimited(
1019 "kvm: vcpu %i: requested %lld ns "
1020 "lapic timer period limited to %lld ns\n",
1021 apic->vcpu->vcpu_id,
1022 apic->lapic_timer.period, min_period);
1023 apic->lapic_timer.period = min_period;
1024 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001025 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001026
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001027 hrtimer_start(&apic->lapic_timer.timer,
1028 ktime_add_ns(now, apic->lapic_timer.period),
1029 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001030
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001031 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001032 PRIx64 ", "
1033 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001034 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001035 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001036 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001037 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001038 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001039 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001040 } else if (apic_lvtt_tscdeadline(apic)) {
1041 /* lapic timer in tsc deadline mode */
1042 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1043 u64 ns = 0;
1044 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001045 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001046 unsigned long flags;
1047
1048 if (unlikely(!tscdeadline || !this_tsc_khz))
1049 return;
1050
1051 local_irq_save(flags);
1052
1053 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001054 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001055 if (likely(tscdeadline > guest_tsc)) {
1056 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1057 do_div(ns, this_tsc_khz);
1058 }
1059 hrtimer_start(&apic->lapic_timer.timer,
1060 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1061
1062 local_irq_restore(flags);
1063 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001064}
1065
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001066static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1067{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001068 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001069
1070 if (apic_lvt_nmi_mode(lvt0_val)) {
1071 if (!nmi_wd_enabled) {
1072 apic_debug("Receive NMI setting on APIC_LVT0 "
1073 "for cpu %d\n", apic->vcpu->vcpu_id);
1074 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1075 }
1076 } else if (nmi_wd_enabled)
1077 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1078}
1079
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001080static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001081{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001082 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001083
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001084 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001085
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001086 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001087 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001088 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001089 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001090 else
1091 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001092 break;
1093
1094 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001095 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001096 apic_set_tpr(apic, val & 0xff);
1097 break;
1098
1099 case APIC_EOI:
1100 apic_set_eoi(apic);
1101 break;
1102
1103 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001104 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001105 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001106 else
1107 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001108 break;
1109
1110 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001111 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001112 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001113 recalculate_apic_map(apic->vcpu->kvm);
1114 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001115 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001116 break;
1117
Gleb Natapovfc61b802009-07-05 17:39:35 +03001118 case APIC_SPIV: {
1119 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001120 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001121 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001122 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001123 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1124 int i;
1125 u32 lvt_val;
1126
1127 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001128 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001129 APIC_LVTT + 0x10 * i);
1130 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1131 lvt_val | APIC_LVT_MASKED);
1132 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001133 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001134
1135 }
1136 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001137 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001138 case APIC_ICR:
1139 /* No delay here, so we always clear the pending bit */
1140 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1141 apic_send_ipi(apic);
1142 break;
1143
1144 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001145 if (!apic_x2apic_mode(apic))
1146 val &= 0xff000000;
1147 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001148 break;
1149
Jan Kiszka23930f92008-09-26 09:30:52 +02001150 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001151 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001152 case APIC_LVTTHMR:
1153 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001154 case APIC_LVT1:
1155 case APIC_LVTERR:
1156 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001157 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001158 val |= APIC_LVT_MASKED;
1159
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001160 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1161 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001162
1163 break;
1164
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001165 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001166 if ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001167 apic->lapic_timer.timer_mode_mask) !=
1168 (val & apic->lapic_timer.timer_mode_mask))
1169 hrtimer_cancel(&apic->lapic_timer.timer);
1170
Gleb Natapovc48f1492012-08-05 15:58:33 +03001171 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001172 val |= APIC_LVT_MASKED;
1173 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1174 apic_set_reg(apic, APIC_LVTT, val);
1175 break;
1176
Eddie Dong97222cc2007-09-12 10:58:04 +03001177 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001178 if (apic_lvtt_tscdeadline(apic))
1179 break;
1180
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001181 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001182 apic_set_reg(apic, APIC_TMICT, val);
1183 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001184 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001185
1186 case APIC_TDCR:
1187 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001188 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001189 apic_set_reg(apic, APIC_TDCR, val);
1190 update_divide_count(apic);
1191 break;
1192
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001193 case APIC_ESR:
1194 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001195 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001196 ret = 1;
1197 }
1198 break;
1199
1200 case APIC_SELF_IPI:
1201 if (apic_x2apic_mode(apic)) {
1202 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1203 } else
1204 ret = 1;
1205 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001206 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001207 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001208 break;
1209 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001210 if (ret)
1211 apic_debug("Local APIC Write to read-only register %x\n", reg);
1212 return ret;
1213}
1214
1215static int apic_mmio_write(struct kvm_io_device *this,
1216 gpa_t address, int len, const void *data)
1217{
1218 struct kvm_lapic *apic = to_lapic(this);
1219 unsigned int offset = address - apic->base_address;
1220 u32 val;
1221
1222 if (!apic_mmio_in_range(apic, address))
1223 return -EOPNOTSUPP;
1224
1225 /*
1226 * APIC register must be aligned on 128-bits boundary.
1227 * 32/64/128 bits registers must be accessed thru 32 bits.
1228 * Refer SDM 8.4.1
1229 */
1230 if (len != 4 || (offset & 0xf)) {
1231 /* Don't shout loud, $infamous_os would cause only noise. */
1232 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001233 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001234 }
1235
1236 val = *(u32*)data;
1237
1238 /* too common printing */
1239 if (offset != APIC_EOI)
1240 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1241 "0x%x\n", __func__, offset, len, val);
1242
1243 apic_reg_write(apic, offset & 0xff0, val);
1244
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001245 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001246}
1247
Kevin Tian58fbbf22011-08-30 13:56:17 +03001248void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1249{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001250 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001251 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1252}
1253EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1254
Yang Zhang83d4c282013-01-25 10:18:49 +08001255/* emulate APIC access in a trap manner */
1256void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1257{
1258 u32 val = 0;
1259
1260 /* hw has done the conditional check and inst decode */
1261 offset &= 0xff0;
1262
1263 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1264
1265 /* TODO: optimize to just emulate side effect w/o one more write */
1266 apic_reg_write(vcpu->arch.apic, offset, val);
1267}
1268EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1269
Rusty Russelld5894442007-10-08 10:48:30 +10001270void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001271{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001272 struct kvm_lapic *apic = vcpu->arch.apic;
1273
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001274 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001275 return;
1276
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001277 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001278
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001279 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1280 static_key_slow_dec_deferred(&apic_hw_disabled);
1281
Gleb Natapovc48f1492012-08-05 15:58:33 +03001282 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001283 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001284
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001285 if (apic->regs)
1286 free_page((unsigned long)apic->regs);
1287
1288 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001289}
1290
1291/*
1292 *----------------------------------------------------------------------
1293 * LAPIC interface
1294 *----------------------------------------------------------------------
1295 */
1296
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001297u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1298{
1299 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001300
Gleb Natapovc48f1492012-08-05 15:58:33 +03001301 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001302 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001303 return 0;
1304
1305 return apic->lapic_timer.tscdeadline;
1306}
1307
1308void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1309{
1310 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001311
Gleb Natapovc48f1492012-08-05 15:58:33 +03001312 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001313 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001314 return;
1315
1316 hrtimer_cancel(&apic->lapic_timer.timer);
1317 apic->lapic_timer.tscdeadline = data;
1318 start_apic_timer(apic);
1319}
1320
Eddie Dong97222cc2007-09-12 10:58:04 +03001321void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1322{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001323 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001324
Gleb Natapovc48f1492012-08-05 15:58:33 +03001325 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001326 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001327
Avi Kivityb93463a2007-10-25 16:52:32 +02001328 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001329 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001330}
1331
1332u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1333{
Eddie Dong97222cc2007-09-12 10:58:04 +03001334 u64 tpr;
1335
Gleb Natapovc48f1492012-08-05 15:58:33 +03001336 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001337 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001338
Gleb Natapovc48f1492012-08-05 15:58:33 +03001339 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001340
1341 return (tpr & 0xf0) >> 4;
1342}
1343
1344void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1345{
Yang Zhang8d146952013-01-25 10:18:50 +08001346 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001347 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001348
1349 if (!apic) {
1350 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001351 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001352 return;
1353 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001354
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001355 /* update jump label if enable bit changes */
1356 if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
1357 if (value & MSR_IA32_APICBASE_ENABLE)
1358 static_key_slow_dec_deferred(&apic_hw_disabled);
1359 else
1360 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001361 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001362 }
1363
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001364 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001365 value &= ~MSR_IA32_APICBASE_BSP;
1366
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001367 vcpu->arch.apic_base = value;
Yang Zhang8d146952013-01-25 10:18:50 +08001368 if ((old_value ^ value) & X2APIC_ENABLE) {
1369 if (value & X2APIC_ENABLE) {
1370 u32 id = kvm_apic_id(apic);
1371 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1372 kvm_apic_set_ldr(apic, ldr);
1373 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1374 } else
1375 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001376 }
Yang Zhang8d146952013-01-25 10:18:50 +08001377
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001378 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001379 MSR_IA32_APICBASE_BASE;
1380
1381 /* with FSB delivery interrupt, we can restart APIC functionality */
1382 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001383 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001384
1385}
1386
He, Qingc5ec1532007-09-03 17:07:41 +03001387void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001388{
1389 struct kvm_lapic *apic;
1390 int i;
1391
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001392 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001393
1394 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001395 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001396 ASSERT(apic != NULL);
1397
1398 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001399 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001400
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001401 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001402 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001403
1404 for (i = 0; i < APIC_LVT_NUM; i++)
1405 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +08001406 apic_set_reg(apic, APIC_LVT0,
1407 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001408
1409 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001410 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001411 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001412 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001413 apic_set_reg(apic, APIC_ESR, 0);
1414 apic_set_reg(apic, APIC_ICR, 0);
1415 apic_set_reg(apic, APIC_ICR2, 0);
1416 apic_set_reg(apic, APIC_TDCR, 0);
1417 apic_set_reg(apic, APIC_TMICT, 0);
1418 for (i = 0; i < 8; i++) {
1419 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1420 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1421 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1422 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001423 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1424 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001425 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001426 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001427 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001428 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001429 kvm_lapic_set_base(vcpu,
1430 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001431 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001432 apic_update_ppr(apic);
1433
Gleb Natapove1035712009-03-05 16:34:59 +02001434 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001435 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001436
Eddie Dong97222cc2007-09-12 10:58:04 +03001437 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001438 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001439 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001440 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001441}
1442
Eddie Dong97222cc2007-09-12 10:58:04 +03001443/*
1444 *----------------------------------------------------------------------
1445 * timer interface
1446 *----------------------------------------------------------------------
1447 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001448
Avi Kivity2a6eac92012-07-26 18:01:51 +03001449static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001450{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001451 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001452}
1453
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001454int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1455{
Gleb Natapov54e98182012-08-05 15:58:32 +03001456 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001457
Gleb Natapovc48f1492012-08-05 15:58:33 +03001458 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001459 apic_lvt_enabled(apic, APIC_LVTT))
1460 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001461
1462 return 0;
1463}
1464
Avi Kivity89342082011-11-10 14:57:21 +02001465int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001466{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001467 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001468 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001469
Gleb Natapovc48f1492012-08-05 15:58:33 +03001470 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001471 vector = reg & APIC_VECTOR_MASK;
1472 mode = reg & APIC_MODE_MASK;
1473 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001474 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1475 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001476 }
1477 return 0;
1478}
1479
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001480void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001481{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001482 struct kvm_lapic *apic = vcpu->arch.apic;
1483
1484 if (apic)
1485 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001486}
1487
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001488static const struct kvm_io_device_ops apic_mmio_ops = {
1489 .read = apic_mmio_read,
1490 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001491};
1492
Avi Kivitye9d90d42012-07-26 18:01:50 +03001493static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1494{
1495 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001496 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1497 struct kvm_vcpu *vcpu = apic->vcpu;
Avi Kivitye9d90d42012-07-26 18:01:50 +03001498 wait_queue_head_t *q = &vcpu->wq;
1499
1500 /*
1501 * There is a race window between reading and incrementing, but we do
1502 * not care about potentially losing timer events in the !reinject
1503 * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
1504 * in vcpu_enter_guest.
1505 */
Avi Kivity2a6eac92012-07-26 18:01:51 +03001506 if (!atomic_read(&ktimer->pending)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001507 atomic_inc(&ktimer->pending);
1508 /* FIXME: this code should not know anything about vcpus */
1509 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1510 }
1511
1512 if (waitqueue_active(q))
1513 wake_up_interruptible(q);
1514
Avi Kivity2a6eac92012-07-26 18:01:51 +03001515 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001516 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1517 return HRTIMER_RESTART;
1518 } else
1519 return HRTIMER_NORESTART;
1520}
1521
Eddie Dong97222cc2007-09-12 10:58:04 +03001522int kvm_create_lapic(struct kvm_vcpu *vcpu)
1523{
1524 struct kvm_lapic *apic;
1525
1526 ASSERT(vcpu != NULL);
1527 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1528
1529 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1530 if (!apic)
1531 goto nomem;
1532
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001533 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001534
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001535 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1536 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001537 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1538 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001539 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001540 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001541 apic->vcpu = vcpu;
1542
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001543 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1544 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001545 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001546
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001547 /*
1548 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1549 * thinking that APIC satet has changed.
1550 */
1551 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001552 kvm_lapic_set_base(vcpu,
1553 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001554
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001555 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001556 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001557 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001558
1559 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001560nomem_free_apic:
1561 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001562nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001563 return -ENOMEM;
1564}
Eddie Dong97222cc2007-09-12 10:58:04 +03001565
1566int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1567{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001568 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001569 int highest_irr;
1570
Gleb Natapovc48f1492012-08-05 15:58:33 +03001571 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001572 return -1;
1573
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001574 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001575 highest_irr = apic_find_highest_irr(apic);
1576 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001577 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001578 return -1;
1579 return highest_irr;
1580}
1581
Qing He40487c62007-09-17 14:47:13 +08001582int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1583{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001584 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001585 int r = 0;
1586
Gleb Natapovc48f1492012-08-05 15:58:33 +03001587 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001588 r = 1;
1589 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1590 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1591 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001592 return r;
1593}
1594
Eddie Dong1b9778d2007-09-03 16:56:58 +03001595void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1596{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001597 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001598
Gleb Natapovc48f1492012-08-05 15:58:33 +03001599 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001600 return;
1601
1602 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001603 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001604 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001605 }
1606}
1607
Eddie Dong97222cc2007-09-12 10:58:04 +03001608int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1609{
1610 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001611 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001612
1613 if (vector == -1)
1614 return -1;
1615
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001616 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001617 apic_update_ppr(apic);
1618 apic_clear_irr(vector, apic);
1619 return vector;
1620}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001621
Gleb Natapov64eb0622012-08-08 15:24:36 +03001622void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1623 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001624{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001625 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001626
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001627 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001628 /* set SPIV separately to get count of SW disabled APICs right */
1629 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1630 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001631 /* call kvm_apic_set_id() to put apic into apic_map */
1632 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001633 kvm_apic_set_version(vcpu);
1634
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001635 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001636 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001637 update_divide_count(apic);
1638 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001639 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001640 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1641 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001642 apic->highest_isr_cache = -1;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001643 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001644 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001645 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001646}
Eddie Donga3d7f852007-09-03 16:15:12 +03001647
Avi Kivity2f52d582008-01-16 12:49:30 +02001648void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001649{
Eddie Donga3d7f852007-09-03 16:15:12 +03001650 struct hrtimer *timer;
1651
Gleb Natapovc48f1492012-08-05 15:58:33 +03001652 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001653 return;
1654
Gleb Natapov54e98182012-08-05 15:58:32 +03001655 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001656 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001657 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001658}
Avi Kivityb93463a2007-10-25 16:52:32 +02001659
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001660/*
1661 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1662 *
1663 * Detect whether guest triggered PV EOI since the
1664 * last entry. If yes, set EOI on guests's behalf.
1665 * Clear PV EOI in guest memory in any case.
1666 */
1667static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1668 struct kvm_lapic *apic)
1669{
1670 bool pending;
1671 int vector;
1672 /*
1673 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1674 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1675 *
1676 * KVM_APIC_PV_EOI_PENDING is unset:
1677 * -> host disabled PV EOI.
1678 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1679 * -> host enabled PV EOI, guest did not execute EOI yet.
1680 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1681 * -> host enabled PV EOI, guest executed EOI.
1682 */
1683 BUG_ON(!pv_eoi_enabled(vcpu));
1684 pending = pv_eoi_get_pending(vcpu);
1685 /*
1686 * Clear pending bit in any case: it will be set again on vmentry.
1687 * While this might not be ideal from performance point of view,
1688 * this makes sure pv eoi is only enabled when we know it's safe.
1689 */
1690 pv_eoi_clr_pending(vcpu);
1691 if (pending)
1692 return;
1693 vector = apic_set_eoi(apic);
1694 trace_kvm_pv_eoi(apic, vector);
1695}
1696
Avi Kivityb93463a2007-10-25 16:52:32 +02001697void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1698{
1699 u32 data;
1700 void *vapic;
1701
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001702 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1703 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1704
Gleb Natapov41383772012-04-19 14:06:29 +03001705 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001706 return;
1707
Cong Wang8fd75e12011-11-25 23:14:17 +08001708 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001709 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
Cong Wang8fd75e12011-11-25 23:14:17 +08001710 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001711
1712 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1713}
1714
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001715/*
1716 * apic_sync_pv_eoi_to_guest - called before vmentry
1717 *
1718 * Detect whether it's safe to enable PV EOI and
1719 * if yes do so.
1720 */
1721static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1722 struct kvm_lapic *apic)
1723{
1724 if (!pv_eoi_enabled(vcpu) ||
1725 /* IRR set or many bits in ISR: could be nested. */
1726 apic->irr_pending ||
1727 /* Cache not set: could be safe but we don't bother. */
1728 apic->highest_isr_cache == -1 ||
1729 /* Need EOI to update ioapic. */
1730 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1731 /*
1732 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1733 * so we need not do anything here.
1734 */
1735 return;
1736 }
1737
1738 pv_eoi_set_pending(apic->vcpu);
1739}
1740
Avi Kivityb93463a2007-10-25 16:52:32 +02001741void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1742{
1743 u32 data, tpr;
1744 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001745 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001746 void *vapic;
1747
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001748 apic_sync_pv_eoi_to_guest(vcpu, apic);
1749
Gleb Natapov41383772012-04-19 14:06:29 +03001750 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001751 return;
1752
Gleb Natapovc48f1492012-08-05 15:58:33 +03001753 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001754 max_irr = apic_find_highest_irr(apic);
1755 if (max_irr < 0)
1756 max_irr = 0;
1757 max_isr = apic_find_highest_isr(apic);
1758 if (max_isr < 0)
1759 max_isr = 0;
1760 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1761
Cong Wang8fd75e12011-11-25 23:14:17 +08001762 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001763 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
Cong Wang8fd75e12011-11-25 23:14:17 +08001764 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001765}
1766
1767void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1768{
Avi Kivityb93463a2007-10-25 16:52:32 +02001769 vcpu->arch.apic->vapic_addr = vapic_addr;
Gleb Natapov41383772012-04-19 14:06:29 +03001770 if (vapic_addr)
1771 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1772 else
1773 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Avi Kivityb93463a2007-10-25 16:52:32 +02001774}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001775
1776int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1777{
1778 struct kvm_lapic *apic = vcpu->arch.apic;
1779 u32 reg = (msr - APIC_BASE_MSR) << 4;
1780
1781 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1782 return 1;
1783
1784 /* if this is ICR write vector before command */
1785 if (msr == 0x830)
1786 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1787 return apic_reg_write(apic, reg, (u32)data);
1788}
1789
1790int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1791{
1792 struct kvm_lapic *apic = vcpu->arch.apic;
1793 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1794
1795 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1796 return 1;
1797
1798 if (apic_reg_read(apic, reg, 4, &low))
1799 return 1;
1800 if (msr == 0x830)
1801 apic_reg_read(apic, APIC_ICR2, 4, &high);
1802
1803 *data = (((u64)high) << 32) | low;
1804
1805 return 0;
1806}
Gleb Natapov10388a02010-01-17 15:51:23 +02001807
1808int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1809{
1810 struct kvm_lapic *apic = vcpu->arch.apic;
1811
Gleb Natapovc48f1492012-08-05 15:58:33 +03001812 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001813 return 1;
1814
1815 /* if this is ICR write vector before command */
1816 if (reg == APIC_ICR)
1817 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1818 return apic_reg_write(apic, reg, (u32)data);
1819}
1820
1821int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1822{
1823 struct kvm_lapic *apic = vcpu->arch.apic;
1824 u32 low, high = 0;
1825
Gleb Natapovc48f1492012-08-05 15:58:33 +03001826 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001827 return 1;
1828
1829 if (apic_reg_read(apic, reg, 4, &low))
1830 return 1;
1831 if (reg == APIC_ICR)
1832 apic_reg_read(apic, APIC_ICR2, 4, &high);
1833
1834 *data = (((u64)high) << 32) | low;
1835
1836 return 0;
1837}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001838
1839int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1840{
1841 u64 addr = data & ~KVM_MSR_ENABLED;
1842 if (!IS_ALIGNED(addr, 4))
1843 return 1;
1844
1845 vcpu->arch.pv_eoi.msr_val = data;
1846 if (!pv_eoi_enabled(vcpu))
1847 return 0;
1848 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
1849 addr);
1850}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001851
Jan Kiszka66450a22013-03-13 12:42:34 +01001852void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1853{
1854 struct kvm_lapic *apic = vcpu->arch.apic;
1855 unsigned int sipi_vector;
1856
1857 if (!kvm_vcpu_has_lapic(vcpu))
1858 return;
1859
1860 if (test_and_clear_bit(KVM_APIC_INIT, &apic->pending_events)) {
1861 kvm_lapic_reset(vcpu);
1862 kvm_vcpu_reset(vcpu);
1863 if (kvm_vcpu_is_bsp(apic->vcpu))
1864 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1865 else
1866 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1867 }
1868 if (test_and_clear_bit(KVM_APIC_SIPI, &apic->pending_events) &&
1869 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1870 /* evaluate pending_events before reading the vector */
1871 smp_rmb();
1872 sipi_vector = apic->sipi_vector;
1873 pr_debug("vcpu %d received sipi with vector # %x\n",
1874 vcpu->vcpu_id, sipi_vector);
1875 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1876 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1877 }
1878}
1879
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001880void kvm_lapic_init(void)
1881{
1882 /* do not patch jump label more than once per second */
1883 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001884 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001885}