blob: a38e8964c820fc3d0f8b9b10f1a29b84778757a1 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053040#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050043#include <linux/of.h>
44#include <linux/of_device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053045
Tony Lindgrence491cf2009-10-20 09:40:47 -070046#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080047
Jon Hunterb7b4ff72012-06-05 12:34:51 -050048static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053049static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053050static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010051
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053052/**
53 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
54 * @timer: timer pointer over which read operation to perform
55 * @reg: lowest byte holds the register offset
56 *
57 * The posted mode bit is encoded in reg. Note that in posted mode write
58 * pending bit must be checked. Otherwise a read of a non completed write
59 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030060 */
61static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010062{
Tony Lindgrenee17f112011-09-16 15:44:20 -070063 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
64 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070065}
66
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053067/**
68 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
69 * @timer: timer pointer over which write operation is to perform
70 * @reg: lowest byte holds the register offset
71 * @value: data to write into the register
72 *
73 * The posted mode bit is encoded in reg. Note that in posted mode the write
74 * pending bit must be checked. Otherwise a write on a register which has a
75 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030076 */
77static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
78 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070079{
Tony Lindgrenee17f112011-09-16 15:44:20 -070080 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
81 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010082}
83
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053084static void omap_timer_restore_context(struct omap_dm_timer *timer)
85{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053086 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
87 timer->context.twer);
88 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
89 timer->context.tcrr);
90 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
91 timer->context.tldr);
92 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
93 timer->context.tmar);
94 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
95 timer->context.tsicr);
96 __raw_writel(timer->context.tier, timer->irq_ena);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
98 timer->context.tclr);
99}
100
Timo Teras77900a22006-06-26 16:16:12 -0700101static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100102{
Timo Teras77900a22006-06-26 16:16:12 -0700103 int c;
104
Tony Lindgrenee17f112011-09-16 15:44:20 -0700105 if (!timer->sys_stat)
106 return;
107
Timo Teras77900a22006-06-26 16:16:12 -0700108 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700109 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700110 c++;
111 if (c > 100000) {
112 printk(KERN_ERR "Timer failed to reset\n");
113 return;
114 }
115 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100116}
117
Timo Teras77900a22006-06-26 16:16:12 -0700118static void omap_dm_timer_reset(struct omap_dm_timer *timer)
119{
Jon Hunterffc957b2012-07-06 16:46:35 -0500120 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
121 omap_dm_timer_wait_for_reset(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530122 __omap_dm_timer_reset(timer, 0, 0);
Timo Teras77900a22006-06-26 16:16:12 -0700123}
124
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530125int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700126{
Jon Hunterbca45802012-06-05 12:34:58 -0500127 /*
128 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
129 * do not call clk_get() for these devices.
130 */
131 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
132 timer->fclk = clk_get(&timer->pdev->dev, "fck");
133 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
134 timer->fclk = NULL;
135 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
136 return -EINVAL;
137 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530138 }
139
Jon Hunter7b44cf22012-07-06 16:45:04 -0500140 omap_dm_timer_enable(timer);
141
Jon Hunter66159752012-06-05 12:34:57 -0500142 if (timer->capability & OMAP_TIMER_NEEDS_RESET)
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530143 omap_dm_timer_reset(timer);
144
Jon Hunter7b44cf22012-07-06 16:45:04 -0500145 __omap_dm_timer_enable_posted(timer);
146 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530147
Jon Hunter7b44cf22012-07-06 16:45:04 -0500148 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
Timo Teras77900a22006-06-26 16:16:12 -0700149}
150
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500151static inline u32 omap_dm_timer_reserved_systimer(int id)
152{
153 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
154}
155
156int omap_dm_timer_reserve_systimer(int id)
157{
158 if (omap_dm_timer_reserved_systimer(id))
159 return -ENODEV;
160
161 omap_reserved_systimers |= (1 << (id - 1));
162
163 return 0;
164}
165
Timo Teras77900a22006-06-26 16:16:12 -0700166struct omap_dm_timer *omap_dm_timer_request(void)
167{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530168 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700169 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530170 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700171
172 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530173 list_for_each_entry(t, &omap_timer_list, node) {
174 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700175 continue;
176
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530177 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700178 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700179 break;
180 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300181 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530182
183 if (timer) {
184 ret = omap_dm_timer_prepare(timer);
185 if (ret) {
186 timer->reserved = 0;
187 timer = NULL;
188 }
189 }
Timo Teras77900a22006-06-26 16:16:12 -0700190
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530191 if (!timer)
192 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700193
Timo Teras77900a22006-06-26 16:16:12 -0700194 return timer;
195}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700196EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700197
198struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100199{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530200 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700201 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530202 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100203
Jon Hunter9725f442012-05-14 10:41:37 -0500204 /* Requesting timer by ID is not supported when device tree is used */
205 if (of_have_populated_dt()) {
206 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
207 __func__);
208 return NULL;
209 }
210
Timo Teras77900a22006-06-26 16:16:12 -0700211 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530212 list_for_each_entry(t, &omap_timer_list, node) {
213 if (t->pdev->id == id && !t->reserved) {
214 timer = t;
215 timer->reserved = 1;
216 break;
217 }
Timo Teras77900a22006-06-26 16:16:12 -0700218 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300219 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100220
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530221 if (timer) {
222 ret = omap_dm_timer_prepare(timer);
223 if (ret) {
224 timer->reserved = 0;
225 timer = NULL;
226 }
227 }
Timo Teras77900a22006-06-26 16:16:12 -0700228
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530229 if (!timer)
230 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700231
Timo Teras77900a22006-06-26 16:16:12 -0700232 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100233}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700234EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100235
Jon Hunter373fe0b2012-09-06 15:28:00 -0500236/**
237 * omap_dm_timer_request_by_cap - Request a timer by capability
238 * @cap: Bit mask of capabilities to match
239 *
240 * Find a timer based upon capabilities bit mask. Callers of this function
241 * should use the definitions found in the plat/dmtimer.h file under the
242 * comment "timer capabilities used in hwmod database". Returns pointer to
243 * timer handle on success and a NULL pointer on failure.
244 */
245struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
246{
247 struct omap_dm_timer *timer = NULL, *t;
248 unsigned long flags;
249
250 if (!cap)
251 return NULL;
252
253 spin_lock_irqsave(&dm_timer_lock, flags);
254 list_for_each_entry(t, &omap_timer_list, node) {
255 if ((!t->reserved) && ((t->capability & cap) == cap)) {
256 /*
257 * If timer is not NULL, we have already found one timer
258 * but it was not an exact match because it had more
259 * capabilites that what was required. Therefore,
260 * unreserve the last timer found and see if this one
261 * is a better match.
262 */
263 if (timer)
264 timer->reserved = 0;
265
266 timer = t;
267 timer->reserved = 1;
268
269 /* Exit loop early if we find an exact match */
270 if (t->capability == cap)
271 break;
272 }
273 }
274 spin_unlock_irqrestore(&dm_timer_lock, flags);
275
276 if (timer && omap_dm_timer_prepare(timer)) {
277 timer->reserved = 0;
278 timer = NULL;
279 }
280
281 if (!timer)
282 pr_debug("%s: timer request failed!\n", __func__);
283
284 return timer;
285}
286EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
287
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530288int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700289{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530290 if (unlikely(!timer))
291 return -EINVAL;
292
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530293 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300294
Timo Teras77900a22006-06-26 16:16:12 -0700295 WARN_ON(!timer->reserved);
296 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530297 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700298}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700299EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700300
Timo Teras12583a72006-09-25 12:41:42 +0300301void omap_dm_timer_enable(struct omap_dm_timer *timer)
302{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530303 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300304}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700305EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300306
307void omap_dm_timer_disable(struct omap_dm_timer *timer)
308{
Jon Hunter54f32a32012-07-13 15:12:03 -0500309 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300310}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700311EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300312
Timo Teras77900a22006-06-26 16:16:12 -0700313int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
314{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530315 if (timer)
316 return timer->irq;
317 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700318}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700319EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700320
321#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700322#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100323/**
324 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
325 * @inputmask: current value of idlect mask
326 */
327__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
328{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530329 int i = 0;
330 struct omap_dm_timer *timer = NULL;
331 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100332
333 /* If ARMXOR cannot be idled this function call is unnecessary */
334 if (!(inputmask & (1 << 1)))
335 return inputmask;
336
337 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530338 spin_lock_irqsave(&dm_timer_lock, flags);
339 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700340 u32 l;
341
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530342 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700343 if (l & OMAP_TIMER_CTRL_ST) {
344 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100345 inputmask &= ~(1 << 1);
346 else
347 inputmask &= ~(1 << 2);
348 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530349 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700350 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530351 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100352
353 return inputmask;
354}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700355EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100356
Tony Lindgren140455f2010-02-12 12:26:48 -0800357#else
Timo Teras77900a22006-06-26 16:16:12 -0700358
359struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
360{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530361 if (timer)
362 return timer->fclk;
363 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700364}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700365EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700366
367__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
368{
369 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800370
371 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700372}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700373EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700374
375#endif
376
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530377int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700378{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530379 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
380 pr_err("%s: timer not available or enabled.\n", __func__);
381 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530382 }
383
Timo Teras77900a22006-06-26 16:16:12 -0700384 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530385 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700386}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700387EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700388
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530389int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700390{
391 u32 l;
392
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530393 if (unlikely(!timer))
394 return -EINVAL;
395
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530396 omap_dm_timer_enable(timer);
397
Jon Hunter1c2d0762012-06-05 12:34:55 -0500398 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700399 if (timer->get_context_loss_count &&
400 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500401 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530402 omap_timer_restore_context(timer);
403 }
404
Timo Teras77900a22006-06-26 16:16:12 -0700405 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
406 if (!(l & OMAP_TIMER_CTRL_ST)) {
407 l |= OMAP_TIMER_CTRL_ST;
408 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
409 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530410
411 /* Save the context */
412 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530413 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700414}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700415EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700416
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530417int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700418{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700419 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700420
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530421 if (unlikely(!timer))
422 return -EINVAL;
423
Jon Hunter66159752012-06-05 12:34:57 -0500424 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530425 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700426
Tony Lindgrenee17f112011-09-16 15:44:20 -0700427 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530428
Tony Lindgren6e740f92012-10-29 15:20:45 -0700429 if (!(timer->capability & OMAP_TIMER_ALWON)) {
430 if (timer->get_context_loss_count)
431 timer->ctx_loss_count =
432 timer->get_context_loss_count(&timer->pdev->dev);
433 }
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800434
435 /*
436 * Since the register values are computed and written within
437 * __omap_dm_timer_stop, we need to use read to retrieve the
438 * context.
439 */
440 timer->context.tclr =
441 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800442 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530443 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700444}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700445EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700446
Paul Walmsleyf2480762009-04-23 21:11:10 -0600447int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100448{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530449 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500450 char *parent_name = NULL;
451 struct clk *fclk, *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530452 struct dmtimer_platform_data *pdata;
453
454 if (unlikely(!timer))
455 return -EINVAL;
456
457 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530458
Timo Teras77900a22006-06-26 16:16:12 -0700459 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600460 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700461
Jon Hunter2b2d3522012-06-05 12:34:59 -0500462 /*
463 * FIXME: Used for OMAP1 devices only because they do not currently
464 * use the clock framework to set the parent clock. To be removed
465 * once OMAP1 migrated to using clock framework for dmtimers
466 */
Jon Hunter9725f442012-05-14 10:41:37 -0500467 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500468 return pdata->set_timer_src(timer->pdev, source);
469
470 fclk = clk_get(&timer->pdev->dev, "fck");
471 if (IS_ERR_OR_NULL(fclk)) {
472 pr_err("%s: fck not found\n", __func__);
473 return -EINVAL;
474 }
475
476 switch (source) {
477 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500478 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500479 break;
480
481 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500482 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500483 break;
484
485 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500486 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500487 break;
488 }
489
490 parent = clk_get(&timer->pdev->dev, parent_name);
491 if (IS_ERR_OR_NULL(parent)) {
492 pr_err("%s: %s not found\n", __func__, parent_name);
493 ret = -EINVAL;
494 goto out;
495 }
496
497 ret = clk_set_parent(fclk, parent);
498 if (IS_ERR_VALUE(ret))
499 pr_err("%s: failed to set %s as parent\n", __func__,
500 parent_name);
501
502 clk_put(parent);
503out:
504 clk_put(fclk);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530505
506 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700507}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700508EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700509
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530510int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700511 unsigned int load)
512{
513 u32 l;
514
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530515 if (unlikely(!timer))
516 return -EINVAL;
517
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530518 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700519 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
520 if (autoreload)
521 l |= OMAP_TIMER_CTRL_AR;
522 else
523 l &= ~OMAP_TIMER_CTRL_AR;
524 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
525 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300526
Timo Teras77900a22006-06-26 16:16:12 -0700527 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530528 /* Save the context */
529 timer->context.tclr = l;
530 timer->context.tldr = load;
531 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530532 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700533}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700534EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700535
Richard Woodruff3fddd092008-07-03 12:24:30 +0300536/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530537int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300538 unsigned int load)
539{
540 u32 l;
541
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530542 if (unlikely(!timer))
543 return -EINVAL;
544
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530545 omap_dm_timer_enable(timer);
546
Jon Hunter1c2d0762012-06-05 12:34:55 -0500547 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700548 if (timer->get_context_loss_count &&
549 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500550 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530551 omap_timer_restore_context(timer);
552 }
553
Richard Woodruff3fddd092008-07-03 12:24:30 +0300554 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800555 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300556 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800557 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
558 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300559 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800560 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300561 l |= OMAP_TIMER_CTRL_ST;
562
Tony Lindgrenee17f112011-09-16 15:44:20 -0700563 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530564
565 /* Save the context */
566 timer->context.tclr = l;
567 timer->context.tldr = load;
568 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530569 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300570}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700571EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300572
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530573int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700574 unsigned int match)
575{
576 u32 l;
577
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530578 if (unlikely(!timer))
579 return -EINVAL;
580
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530581 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700582 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700583 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700584 l |= OMAP_TIMER_CTRL_CE;
585 else
586 l &= ~OMAP_TIMER_CTRL_CE;
Timo Teras77900a22006-06-26 16:16:12 -0700587 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Jon Hunter991ad162012-10-04 18:17:42 -0500588 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530589
590 /* Save the context */
591 timer->context.tclr = l;
592 timer->context.tmar = match;
593 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530594 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100595}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700596EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100597
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530598int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700599 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100600{
Timo Teras77900a22006-06-26 16:16:12 -0700601 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100602
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530603 if (unlikely(!timer))
604 return -EINVAL;
605
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530606 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700607 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
608 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
609 OMAP_TIMER_CTRL_PT | (0x03 << 10));
610 if (def_on)
611 l |= OMAP_TIMER_CTRL_SCPWM;
612 if (toggle)
613 l |= OMAP_TIMER_CTRL_PT;
614 l |= trigger << 10;
615 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530616
617 /* Save the context */
618 timer->context.tclr = l;
619 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530620 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700621}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700622EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700623
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530624int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700625{
626 u32 l;
627
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530628 if (unlikely(!timer))
629 return -EINVAL;
630
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530631 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700632 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
633 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
634 if (prescaler >= 0x00 && prescaler <= 0x07) {
635 l |= OMAP_TIMER_CTRL_PRE;
636 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100637 }
Timo Teras77900a22006-06-26 16:16:12 -0700638 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530639
640 /* Save the context */
641 timer->context.tclr = l;
642 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530643 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100644}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700645EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100646
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530647int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700648 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100649{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530650 if (unlikely(!timer))
651 return -EINVAL;
652
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530653 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700654 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530655
656 /* Save the context */
657 timer->context.tier = value;
658 timer->context.twer = value;
659 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530660 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100661}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700662EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100663
664unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
665{
Timo Terasfa4bb622006-09-25 12:41:35 +0300666 unsigned int l;
667
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530668 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
669 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530670 return 0;
671 }
672
Tony Lindgrenee17f112011-09-16 15:44:20 -0700673 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300674
675 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100676}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700677EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100678
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530679int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100680{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530681 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
682 return -EINVAL;
683
Tony Lindgrenee17f112011-09-16 15:44:20 -0700684 __omap_dm_timer_write_status(timer, value);
Jon Hunter1eaff712012-10-04 17:01:14 -0500685
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530686 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100687}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700688EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100689
Tony Lindgren92105bb2005-09-07 17:20:26 +0100690unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
691{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530692 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
693 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530694 return 0;
695 }
696
Tony Lindgrenee17f112011-09-16 15:44:20 -0700697 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100698}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700699EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100700
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530701int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700702{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530703 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
704 pr_err("%s: timer not available or enabled.\n", __func__);
705 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530706 }
707
Timo Terasfa4bb622006-09-25 12:41:35 +0300708 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530709
710 /* Save the context */
711 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530712 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700713}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700714EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700715
Timo Teras77900a22006-06-26 16:16:12 -0700716int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100717{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530718 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100719
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530720 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530721 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300722 continue;
723
Timo Teras77900a22006-06-26 16:16:12 -0700724 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300725 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700726 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300727 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100728 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100729 return 0;
730}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700731EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100732
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530733/**
734 * omap_dm_timer_probe - probe function called for every registered device
735 * @pdev: pointer to current timer platform device
736 *
737 * Called by driver framework at the end of device registration for all
738 * timer devices.
739 */
740static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
741{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530742 unsigned long flags;
743 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530744 struct resource *mem, *irq;
745 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530746 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
747
Jon Hunter9725f442012-05-14 10:41:37 -0500748 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530749 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530750 return -ENODEV;
751 }
752
753 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
754 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530755 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530756 return -ENODEV;
757 }
758
759 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
760 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530761 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530762 return -ENODEV;
763 }
764
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530765 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530766 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530767 dev_err(dev, "%s: memory alloc failed!\n", __func__);
768 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530769 }
770
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530771 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530772 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530773 dev_err(dev, "%s: region already claimed.\n", __func__);
774 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530775 }
776
Jon Hunter9725f442012-05-14 10:41:37 -0500777 if (dev->of_node) {
778 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
779 timer->capability |= OMAP_TIMER_ALWON;
780 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
781 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
782 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
783 timer->capability |= OMAP_TIMER_HAS_PWM;
784 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
785 timer->capability |= OMAP_TIMER_SECURE;
786 } else {
787 timer->id = pdev->id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500788 timer->errata = pdata->timer_errata;
Jon Hunter9725f442012-05-14 10:41:37 -0500789 timer->capability = pdata->timer_capability;
790 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800791 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500792 }
793
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530794 timer->irq = irq->start;
795 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530796
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530797 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500798 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530799 pm_runtime_enable(dev);
800 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530801 }
802
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700803 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530804 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700805 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530806 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700807 }
808
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530809 /* add the timer element to the list */
810 spin_lock_irqsave(&dm_timer_lock, flags);
811 list_add_tail(&timer->node, &omap_timer_list);
812 spin_unlock_irqrestore(&dm_timer_lock, flags);
813
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530814 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530815
816 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530817}
818
819/**
820 * omap_dm_timer_remove - cleanup a registered timer device
821 * @pdev: pointer to current timer platform device
822 *
823 * Called by driver framework whenever a timer device is unregistered.
824 * In addition to freeing platform resources it also deletes the timer
825 * entry from the local list.
826 */
827static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
828{
829 struct omap_dm_timer *timer;
830 unsigned long flags;
831 int ret = -EINVAL;
832
833 spin_lock_irqsave(&dm_timer_lock, flags);
834 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500835 if (!strcmp(dev_name(&timer->pdev->dev),
836 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530837 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530838 ret = 0;
839 break;
840 }
841 spin_unlock_irqrestore(&dm_timer_lock, flags);
842
843 return ret;
844}
845
Jon Hunter9725f442012-05-14 10:41:37 -0500846static const struct of_device_id omap_timer_match[] = {
847 { .compatible = "ti,omap2-timer", },
848 {},
849};
850MODULE_DEVICE_TABLE(of, omap_timer_match);
851
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530852static struct platform_driver omap_dm_timer_driver = {
853 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200854 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530855 .driver = {
856 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500857 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530858 },
859};
860
861static int __init omap_dm_timer_driver_init(void)
862{
863 return platform_driver_register(&omap_dm_timer_driver);
864}
865
866static void __exit omap_dm_timer_driver_exit(void)
867{
868 platform_driver_unregister(&omap_dm_timer_driver);
869}
870
871early_platform_init("earlytimer", &omap_dm_timer_driver);
872module_init(omap_dm_timer_driver_init);
873module_exit(omap_dm_timer_driver_exit);
874
875MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
876MODULE_LICENSE("GPL");
877MODULE_ALIAS("platform:" DRIVER_NAME);
878MODULE_AUTHOR("Texas Instruments Inc");