blob: 087d022bc93a249192b476bfe447d82397666994 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020079 * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070080 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
84 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
85 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
86 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
87 * were enough free buffers and RX_STALLED is set it is cleared.
88 *
89 *
90 * Driver sequence:
91 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * iwl_rxq_alloc() Allocates rx_free
93 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_pcie_rxq_restock
95 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070096 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020098 * are available, schedules iwl_pcie_rx_replenish
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070099 *
100 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200104 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 * slots.
106 * ...
107 *
108 */
109
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110/*
111 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200113static int iwl_rxq_space(const struct iwl_rxq *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700114{
115 int s = q->read - q->write;
116 if (s <= 0)
117 s += RX_QUEUE_SIZE;
118 /* keep some buffer to not confuse full and empty queue */
119 s -= 2;
120 if (s < 0)
121 s = 0;
122 return s;
123}
124
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200125/*
126 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700127 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200128void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_rxq *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700129{
130 unsigned long flags;
131 u32 reg;
132
133 spin_lock_irqsave(&q->lock, flags);
134
135 if (q->need_update == 0)
136 goto exit_unlock;
137
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700138 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700139 /* shadow register enabled */
140 /* Device expects a multiple of 8 */
141 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200142 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143 } else {
Don Fry47107e82012-03-15 13:27:06 -0700144 struct iwl_trans_pcie *trans_pcie =
145 IWL_TRANS_GET_PCIE_TRANS(trans);
146
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147 /* If power-saving is in use, make sure device is awake */
Don Fry01d651d2012-03-23 08:34:31 -0700148 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200149 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700150
151 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700152 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700153 "Rx queue requesting wakeup,"
154 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200155 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700156 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
157 goto exit_unlock;
158 }
159
160 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200161 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700162 q->write_actual);
163
164 /* Else device is assumed to be awake */
165 } else {
166 /* Device expects a multiple of 8 */
167 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200168 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700169 q->write_actual);
170 }
171 }
172 q->need_update = 0;
173
174 exit_unlock:
175 spin_unlock_irqrestore(&q->lock, flags);
176}
177
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200178/*
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300179 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700180 */
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300181static inline __le32 iwl_dma_addr2rbd_ptr(dma_addr_t dma_addr)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700182{
183 return cpu_to_le32((u32)(dma_addr >> 8));
184}
185
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200186/*
187 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700188 *
189 * If there are slots in the RX queue that need to be restocked,
190 * and we have free pre-allocated buffers, fill the ranks as much
191 * as we can, pulling from rx_free.
192 *
193 * This moves the 'write' index forward to catch up with 'processed', and
194 * also updates the memory address in the firmware to reference the new
195 * target buffer.
196 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200197static void iwl_pcie_rxq_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700198{
Johannes Berg20d3b642012-05-16 22:54:29 +0200199 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200200 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700201 struct iwl_rx_mem_buffer *rxb;
202 unsigned long flags;
203
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300204 /*
205 * If the device isn't enabled - not need to try to add buffers...
206 * This can happen when we stop the device and still have an interrupt
207 * pending. We stop the APM before we sync the interrupts / tasklets
208 * because we have to (see comment there). On the other hand, since
209 * the APM is stopped, we cannot access the HW (in particular not prph).
210 * So don't try to restock if the APM has been already stopped.
211 */
212 if (!test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status))
213 return;
214
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700215 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200216 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700217 /* The overwritten rxb must be a used one */
218 rxb = rxq->queue[rxq->write];
219 BUG_ON(rxb && rxb->page);
220
221 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100222 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
223 list);
224 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225
226 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300227 rxq->bd[rxq->write] = iwl_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228 rxq->queue[rxq->write] = rxb;
229 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
230 rxq->free_count--;
231 }
232 spin_unlock_irqrestore(&rxq->lock, flags);
233 /* If the pre-allocated buffer pool is dropping low, schedule to
234 * refill it */
235 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800236 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700237
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700238 /* If we've added more space for the firmware to place data, tell it.
239 * Increment device's write pointer in multiples of 8. */
240 if (rxq->write_actual != (rxq->write & ~0x7)) {
241 spin_lock_irqsave(&rxq->lock, flags);
242 rxq->need_update = 1;
243 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200244 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700245 }
246}
247
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300248/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200249 * iwl_pcie_rx_allocate - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700250 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300251 * A used RBD is an Rx buffer that has been given to the stack. To use it again
252 * a page must be allocated and the RBD must point to the page. This function
253 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200254 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300255 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700256 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200257static void iwl_pcie_rx_allocate(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700258{
Johannes Berg20d3b642012-05-16 22:54:29 +0200259 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200260 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700261 struct iwl_rx_mem_buffer *rxb;
262 struct page *page;
263 unsigned long flags;
264 gfp_t gfp_mask = priority;
265
266 while (1) {
267 spin_lock_irqsave(&rxq->lock, flags);
268 if (list_empty(&rxq->rx_used)) {
269 spin_unlock_irqrestore(&rxq->lock, flags);
270 return;
271 }
272 spin_unlock_irqrestore(&rxq->lock, flags);
273
274 if (rxq->free_count > RX_LOW_WATERMARK)
275 gfp_mask |= __GFP_NOWARN;
276
Johannes Bergb2cf4102012-04-09 17:46:51 -0700277 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700278 gfp_mask |= __GFP_COMP;
279
280 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200281 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700282 if (!page) {
283 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700284 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700285 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700286 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700287
288 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
289 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700290 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700291 "Only %u free buffers remaining.\n",
292 priority == GFP_ATOMIC ?
293 "GFP_ATOMIC" : "GFP_KERNEL",
294 rxq->free_count);
295 /* We don't reschedule replenish work here -- we will
296 * call the restock method and if it still needs
297 * more buffers it will schedule replenish */
298 return;
299 }
300
301 spin_lock_irqsave(&rxq->lock, flags);
302
303 if (list_empty(&rxq->rx_used)) {
304 spin_unlock_irqrestore(&rxq->lock, flags);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700305 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700306 return;
307 }
Johannes Berge2b19302012-11-04 09:31:25 +0100308 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
309 list);
310 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700311 spin_unlock_irqrestore(&rxq->lock, flags);
312
313 BUG_ON(rxb->page);
314 rxb->page = page;
315 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200316 rxb->page_dma =
317 dma_map_page(trans->dev, page, 0,
318 PAGE_SIZE << trans_pcie->rx_page_order,
319 DMA_FROM_DEVICE);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700320 /* dma address must be no more than 36 bits */
321 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
322 /* and also 256 byte aligned! */
323 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
324
325 spin_lock_irqsave(&rxq->lock, flags);
326
327 list_add_tail(&rxb->list, &rxq->rx_free);
328 rxq->free_count++;
329
330 spin_unlock_irqrestore(&rxq->lock, flags);
331 }
332}
333
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300334/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200335 * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300336 *
337 * When moving to rx_free an page is allocated for the slot.
338 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200339 * Also restock the Rx queue via iwl_pcie_rxq_restock.
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300340 * This is called as a scheduled work item (except for during initialization)
341 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200342void iwl_pcie_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700343{
Johannes Berg7b114882012-02-05 13:55:11 -0800344 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700345 unsigned long flags;
346
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200347 iwl_pcie_rx_allocate(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700348
Johannes Berg7b114882012-02-05 13:55:11 -0800349 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200350 iwl_pcie_rxq_restock(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800351 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700352}
353
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200354static void iwl_pcie_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700355{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200356 iwl_pcie_rx_allocate(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700357
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200358 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700359}
360
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200361void iwl_pcie_rx_replenish_work(struct work_struct *data)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700362{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700363 struct iwl_trans_pcie *trans_pcie =
364 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700365
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200366 iwl_pcie_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700367}
368
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200369static void iwl_pcie_rx_handle_rxbuf(struct iwl_trans *trans,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800370 struct iwl_rx_mem_buffer *rxb)
371{
372 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200373 struct iwl_rxq *rxq = &trans_pcie->rxq;
374 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800375 unsigned long flags;
Johannes Berg0c197442012-03-15 13:26:43 -0700376 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700377 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700378 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800379
380 if (WARN_ON(!rxb))
381 return;
382
Johannes Berg0c197442012-03-15 13:26:43 -0700383 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800384
Johannes Berg0c197442012-03-15 13:26:43 -0700385 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
386 struct iwl_rx_packet *pkt;
387 struct iwl_device_cmd *cmd;
388 u16 sequence;
389 bool reclaim;
390 int index, cmd_index, err, len;
391 struct iwl_rx_cmd_buffer rxcb = {
392 ._offset = offset,
393 ._page = rxb->page,
394 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400395 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700396 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800397
Johannes Berg0c197442012-03-15 13:26:43 -0700398 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800399
Johannes Berg0c197442012-03-15 13:26:43 -0700400 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
401 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800402
Johannes Berg0c197442012-03-15 13:26:43 -0700403 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200404 rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd),
Johannes Bergd9fb6462012-03-26 08:23:39 -0700405 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800406
Johannes Berg0c197442012-03-15 13:26:43 -0700407 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
408 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200409 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
410 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800411
Johannes Berg0c197442012-03-15 13:26:43 -0700412 /* Reclaim a command buffer only if this packet is a response
413 * to a (driver-originated) command.
414 * If the packet (e.g. Rx frame) originated from uCode,
415 * there is no command buffer to reclaim.
416 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
417 * but apparently a few don't get set; catch them here. */
418 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
419 if (reclaim) {
420 int i;
421
422 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
423 if (trans_pcie->no_reclaim_cmds[i] ==
424 pkt->hdr.cmd) {
425 reclaim = false;
426 break;
427 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800428 }
429 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800430
Johannes Berg0c197442012-03-15 13:26:43 -0700431 sequence = le16_to_cpu(pkt->hdr.sequence);
432 index = SEQ_TO_INDEX(sequence);
433 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800434
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300435 if (reclaim) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200436 struct iwl_pcie_txq_entry *ent;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300437 ent = &txq->entries[cmd_index];
438 cmd = ent->copy_cmd;
439 WARN_ON_ONCE(!cmd && ent->meta.flags & CMD_WANT_HCMD);
440 } else {
Johannes Berg0c197442012-03-15 13:26:43 -0700441 cmd = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300442 }
Johannes Berg0c197442012-03-15 13:26:43 -0700443
444 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
445
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300446 if (reclaim) {
447 /* The original command isn't needed any more */
448 kfree(txq->entries[cmd_index].copy_cmd);
449 txq->entries[cmd_index].copy_cmd = NULL;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200450 /* nor is the duplicated part of the command */
451 kfree(txq->entries[cmd_index].free_buf);
452 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300453 }
454
Johannes Berg0c197442012-03-15 13:26:43 -0700455 /*
456 * After here, we should always check rxcb._page_stolen,
457 * if it is true then one of the handlers took the page.
458 */
459
460 if (reclaim) {
461 /* Invoke any callbacks, transfer the buffer to caller,
462 * and fire off the (possibly) blocking
463 * iwl_trans_send_cmd()
464 * as we reclaim the driver command queue */
465 if (!rxcb._page_stolen)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200466 iwl_pcie_hcmd_complete(trans, &rxcb, err);
Johannes Berg0c197442012-03-15 13:26:43 -0700467 else
468 IWL_WARN(trans, "Claim null rxb?\n");
469 }
470
471 page_stolen |= rxcb._page_stolen;
472 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800473 }
474
Johannes Berg0c197442012-03-15 13:26:43 -0700475 /* page was stolen from us -- free our reference */
476 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700477 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800478 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700479 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800480
481 /* Reuse the page if possible. For notification packets and
482 * SKBs that fail to Rx correctly, add them back into the
483 * rx_free list for reuse later. */
484 spin_lock_irqsave(&rxq->lock, flags);
485 if (rxb->page != NULL) {
486 rxb->page_dma =
487 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200488 PAGE_SIZE << trans_pcie->rx_page_order,
489 DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800490 list_add_tail(&rxb->list, &rxq->rx_free);
491 rxq->free_count++;
492 } else
493 list_add_tail(&rxb->list, &rxq->rx_used);
494 spin_unlock_irqrestore(&rxq->lock, flags);
495}
496
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200497/*
498 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700499 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200500static void iwl_pcie_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700501{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800502 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200503 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700504 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700505 u8 fill_rx = 0;
506 u32 count = 8;
507 int total_empty;
508
509 /* uCode's read index (stored in shared DRAM) indicates the last Rx
510 * buffer that the driver may process (last buffer filled by ucode). */
511 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
512 i = rxq->read;
513
514 /* Rx interrupt, but nothing sent from uCode */
515 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200516 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700517
518 /* calculate total frames need to be restock after handling RX */
519 total_empty = r - rxq->write_actual;
520 if (total_empty < 0)
521 total_empty += RX_QUEUE_SIZE;
522
523 if (total_empty > (RX_QUEUE_SIZE / 2))
524 fill_rx = 1;
525
526 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800527 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700528
529 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700530 rxq->queue[i] = NULL;
531
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200532 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
533 r, i, rxb);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200534 iwl_pcie_rx_handle_rxbuf(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700535
536 i = (i + 1) & RX_QUEUE_MASK;
537 /* If there are a lot of unused frames,
538 * restock the Rx queue so ucode wont assert. */
539 if (fill_rx) {
540 count++;
541 if (count >= 8) {
542 rxq->read = i;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200543 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700544 count = 0;
545 }
546 }
547 }
548
549 /* Backtrack one entry */
550 rxq->read = i;
551 if (fill_rx)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200552 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700553 else
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200554 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700555}
556
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200557/*
558 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700559 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200560static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700561{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200562 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
563
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700564 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700565 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200566 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200567 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200568 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200569 APMG_PS_CTRL_VAL_RESET_REQ))) {
Don Fry74fda972012-03-20 16:36:54 -0700570 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700571 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200572 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700573 return;
574 }
575
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200576 iwl_pcie_dump_csr(trans);
577 iwl_pcie_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700578
Johannes Bergd18aa872012-11-06 16:36:21 +0100579 set_bit(STATUS_FW_ERROR, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200580 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
581 wake_up(&trans_pcie->wait_command_queue);
582
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200583 iwl_op_mode_nic_error(trans->op_mode);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700584}
585
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700586/* tasklet for iwlagn interrupt */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200587void iwl_pcie_tasklet(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700588{
Johannes Berg20d3b642012-05-16 22:54:29 +0200589 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
590 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700591 u32 inta = 0;
592 u32 handled = 0;
593 unsigned long flags;
594 u32 i;
595#ifdef CONFIG_IWLWIFI_DEBUG
596 u32 inta_mask;
597#endif
598
Johannes Berg7b114882012-02-05 13:55:11 -0800599 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700600
601 /* Ack/clear/reset pending uCode interrupts.
602 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
603 */
604 /* There is a hardware bug in the interrupt mask function that some
605 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
606 * they are disabled in the CSR_INT_MASK register. Furthermore the
607 * ICT interrupt handling mechanism has another bug that might cause
608 * these unmasked interrupts fail to be detected. We workaround the
609 * hardware bugs here by ACKing all the possible interrupts so that
610 * interrupt coalescing can still be achieved.
611 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200612 iwl_write32(trans, CSR_INT,
Johannes Berg20d3b642012-05-16 22:54:29 +0200613 trans_pcie->inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700614
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700615 inta = trans_pcie->inta;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700616
617#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800618 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700619 /* just for debug */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200620 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Johannes Berg0ca24da2012-03-15 13:26:46 -0700621 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200622 inta, inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700623 }
624#endif
625
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700626 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
627 trans_pcie->inta = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700628
Johannes Berg7b114882012-02-05 13:55:11 -0800629 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Johannes Bergb49ba042012-01-19 08:20:57 -0800630
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700631 /* Now service all interrupt bits discovered above. */
632 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700633 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700634
635 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700636 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700637
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700638 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200639 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700640
641 handled |= CSR_INT_BIT_HW_ERR;
642
643 return;
644 }
645
646#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800647 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700648 /* NIC fires this, but we don't use it, redundant with WAKEUP */
649 if (inta & CSR_INT_BIT_SCD) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700650 IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700651 "the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700652 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700653 }
654
655 /* Alive notification via Rx interrupt will do the real work */
656 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700657 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700658 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700659 }
660 }
661#endif
662 /* Safely ignore these bits for debug checks below */
663 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
664
665 /* HW RF KILL switch toggled */
666 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -0800667 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700668
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200669 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700670 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200671 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700672
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700673 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700674
Johannes Bergc9eec952012-03-06 13:30:43 -0800675 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200676 if (hw_rfkill) {
677 set_bit(STATUS_RFKILL, &trans_pcie->status);
678 if (test_and_clear_bit(STATUS_HCMD_ACTIVE,
679 &trans_pcie->status))
680 IWL_DEBUG_RF_KILL(trans,
681 "Rfkill while SYNC HCMD in flight\n");
682 wake_up(&trans_pcie->wait_command_queue);
683 } else {
684 clear_bit(STATUS_RFKILL, &trans_pcie->status);
685 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700686
687 handled |= CSR_INT_BIT_RF_KILL;
688 }
689
690 /* Chip got too hot and stopped itself */
691 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700692 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700693 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700694 handled |= CSR_INT_BIT_CT_KILL;
695 }
696
697 /* Error detected by uCode */
698 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700699 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700700 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700701 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200702 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700703 handled |= CSR_INT_BIT_SW_ERR;
704 }
705
706 /* uCode wakes up after power-down sleep */
707 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700708 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200709 iwl_pcie_rxq_inc_wr_ptr(trans, &trans_pcie->rxq);
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700710 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200711 iwl_pcie_txq_inc_wr_ptr(trans, &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700712
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700713 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700714
715 handled |= CSR_INT_BIT_WAKEUP;
716 }
717
718 /* All uCode command responses, including Tx command responses,
719 * Rx "responses" (frame-received notification), and other
720 * notifications from uCode come through here*/
721 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +0200722 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700723 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700724 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
725 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200726 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700727 CSR_FH_INT_RX_MASK);
728 }
729 if (inta & CSR_INT_BIT_RX_PERIODIC) {
730 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200731 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700732 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700733 }
734 /* Sending RX interrupt require many steps to be done in the
735 * the device:
736 * 1- write interrupt to current index in ICT table.
737 * 2- dma RX frame.
738 * 3- update RX shared data to indicate last write index.
739 * 4- send interrupt.
740 * This could lead to RX race, driver could receive RX interrupt
741 * but the shared data changes does not reflect this;
742 * periodic interrupt will detect any dangling Rx activity.
743 */
744
745 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200746 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700747 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +0200748
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200749 iwl_pcie_rx_handle(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200750
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700751 /*
752 * Enable periodic interrupt in 8 msec only if we received
753 * real RX interrupt (instead of just periodic int), to catch
754 * any dangling Rx interrupt. If it was just the periodic
755 * interrupt, there was no dangling Rx activity, and no need
756 * to extend the periodic interrupt; one-shot is enough.
757 */
758 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200759 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200760 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700761
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700762 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700763 }
764
765 /* This "Tx" DMA channel is used only for loading uCode */
766 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200767 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700768 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700769 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700770 handled |= CSR_INT_BIT_FH_TX;
771 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -0800772 trans_pcie->ucode_write_complete = true;
773 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700774 }
775
776 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700777 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700778 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700779 }
780
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700781 if (inta & ~(trans_pcie->inta_mask)) {
782 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
783 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700784 }
785
786 /* Re-enable all interrupts */
787 /* only Re-enable if disabled by irq */
Don Fry83626402012-03-07 09:52:37 -0800788 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700789 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700790 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800791 else if (handled & CSR_INT_BIT_RF_KILL)
792 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700793}
794
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700795/******************************************************************************
796 *
797 * ICT functions
798 *
799 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -0800800
801/* a device (PCI-E) page is 4096 bytes long */
802#define ICT_SHIFT 12
803#define ICT_SIZE (1 << ICT_SHIFT)
804#define ICT_COUNT (ICT_SIZE / sizeof(u32))
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700805
806/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200807void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700808{
Johannes Berg20d3b642012-05-16 22:54:29 +0200809 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700810
Johannes Berg10667132011-12-19 14:00:59 -0800811 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200812 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -0800813 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700814 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -0800815 trans_pcie->ict_tbl = NULL;
816 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700817 }
818}
819
Johannes Berg10667132011-12-19 14:00:59 -0800820/*
821 * allocate dram shared table, it is an aligned memory
822 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700823 * also reset all data related to ICT table interrupt.
824 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200825int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700826{
Johannes Berg20d3b642012-05-16 22:54:29 +0200827 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700828
Johannes Berg10667132011-12-19 14:00:59 -0800829 trans_pcie->ict_tbl =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200830 dma_alloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -0800831 &trans_pcie->ict_tbl_dma,
832 GFP_KERNEL);
833 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700834 return -ENOMEM;
835
Johannes Berg10667132011-12-19 14:00:59 -0800836 /* just an API sanity check ... it is guaranteed to be aligned */
837 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200838 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -0800839 return -EINVAL;
840 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700841
Johannes Berg10667132011-12-19 14:00:59 -0800842 IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
843 (unsigned long long)trans_pcie->ict_tbl_dma);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700844
Johannes Berg10667132011-12-19 14:00:59 -0800845 IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700846
847 /* reset table and index to all 0 */
Johannes Berg10667132011-12-19 14:00:59 -0800848 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700849 trans_pcie->ict_index = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700850
851 /* add periodic RX interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700852 trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700853 return 0;
854}
855
856/* Device is going up inform it about using ICT interrupt table,
857 * also we need to tell the driver to start using ICT interrupt.
858 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200859void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700860{
Johannes Berg20d3b642012-05-16 22:54:29 +0200861 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700862 u32 val;
863 unsigned long flags;
864
Johannes Berg10667132011-12-19 14:00:59 -0800865 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200866 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700867
Johannes Berg7b114882012-02-05 13:55:11 -0800868 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700869 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700870
Johannes Berg10667132011-12-19 14:00:59 -0800871 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700872
Johannes Berg10667132011-12-19 14:00:59 -0800873 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700874
875 val |= CSR_DRAM_INT_TBL_ENABLE;
876 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
877
Johannes Berg10667132011-12-19 14:00:59 -0800878 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700879
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200880 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700881 trans_pcie->use_ict = true;
882 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200883 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700884 iwl_enable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800885 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700886}
887
888/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200889void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700890{
Johannes Berg20d3b642012-05-16 22:54:29 +0200891 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700892 unsigned long flags;
893
Johannes Berg7b114882012-02-05 13:55:11 -0800894 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700895 trans_pcie->use_ict = false;
Johannes Berg7b114882012-02-05 13:55:11 -0800896 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700897}
898
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300899/* legacy (non-ICT) ISR. Assumes that trans_pcie->irq_lock is held */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200900static irqreturn_t iwl_pcie_isr(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700901{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700902 struct iwl_trans *trans = data;
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300903 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700904 u32 inta, inta_mask;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700905#ifdef CONFIG_IWLWIFI_DEBUG
906 u32 inta_fh;
907#endif
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300908
909 lockdep_assert_held(&trans_pcie->irq_lock);
910
Johannes Berg6c1011e2012-03-06 13:30:48 -0800911 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -0800912
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700913 /* Disable (but don't clear!) interrupts here to avoid
914 * back-to-back ISRs and sporadic interrupts from our NIC.
915 * If we have something to service, the tasklet will re-enable ints.
916 * If we *don't* have something, we'll re-enable before leaving here. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200917 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
918 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700919
920 /* Discover which interrupts are active/pending */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200921 inta = iwl_read32(trans, CSR_INT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700922
923 /* Ignore interrupt if there's nothing in NIC to service.
924 * This may be due to IRQ shared with another device,
925 * or due to sporadic interrupts thrown from our NIC. */
926 if (!inta) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700927 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700928 goto none;
929 }
930
931 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
932 /* Hardware disappeared. It might have already raised
933 * an interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700934 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300935 return IRQ_HANDLED;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700936 }
937
938#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800939 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200940 inta_fh = iwl_read32(trans, CSR_FH_INT_STATUS);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700941 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700942 "fh 0x%08x\n", inta, inta_mask, inta_fh);
943 }
944#endif
945
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700946 trans_pcie->inta |= inta;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200947 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700948 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700949 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -0800950 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +0200951 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700952 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700953
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300954none:
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700955 /* re-enable interrupts here since we don't have anything to service. */
956 /* only Re-enable if disabled by irq and no schedules tasklet. */
Don Fry83626402012-03-07 09:52:37 -0800957 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +0200958 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700959 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700960
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700961 return IRQ_NONE;
962}
963
964/* interrupt handler using ict table, with this interrupt driver will
965 * stop using INTA register to get device's interrupt, reading this register
966 * is expensive, device will write interrupts in ICT dram table, increment
967 * index then will fire interrupt to driver, driver will OR all ICT table
968 * entries from current index up to table entry with 0 value. the result is
969 * the interrupt we need to service, driver will set the entries back to 0 and
970 * set index.
971 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200972irqreturn_t iwl_pcie_isr_ict(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700973{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700974 struct iwl_trans *trans = data;
975 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700976 u32 inta, inta_mask;
977 u32 val = 0;
Johannes Bergb80667e2011-12-09 07:26:13 -0800978 u32 read;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700979 unsigned long flags;
980
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700981 if (!trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700982 return IRQ_NONE;
983
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700984 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
985
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300986 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
987
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700988 /* dram interrupt table not set yet,
989 * use legacy interrupt.
990 */
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300991 if (unlikely(!trans_pcie->use_ict)) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200992 irqreturn_t ret = iwl_pcie_isr(irq, data);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +0300993 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
994 return ret;
995 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700996
Johannes Berg6c1011e2012-03-06 13:30:48 -0800997 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -0800998
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700999
1000 /* Disable (but don't clear!) interrupts here to avoid
1001 * back-to-back ISRs and sporadic interrupts from our NIC.
1002 * If we have something to service, the tasklet will re-enable ints.
1003 * If we *don't* have something, we'll re-enable before leaving here.
1004 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001005 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
1006 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001007
1008
1009 /* Ignore interrupt if there's nothing in NIC to service.
1010 * This may be due to IRQ shared with another device,
1011 * or due to sporadic interrupts thrown from our NIC. */
Johannes Bergb80667e2011-12-09 07:26:13 -08001012 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001013 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Johannes Bergb80667e2011-12-09 07:26:13 -08001014 if (!read) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001015 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001016 goto none;
1017 }
1018
Johannes Bergb80667e2011-12-09 07:26:13 -08001019 /*
1020 * Collect all entries up to the first 0, starting from ict_index;
1021 * note we already read at ict_index.
1022 */
1023 do {
1024 val |= read;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001025 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
Johannes Bergb80667e2011-12-09 07:26:13 -08001026 trans_pcie->ict_index, read);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001027 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1028 trans_pcie->ict_index =
1029 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001030
Johannes Bergb80667e2011-12-09 07:26:13 -08001031 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001032 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
Johannes Bergb80667e2011-12-09 07:26:13 -08001033 read);
1034 } while (read);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001035
1036 /* We should not get this value, just ignore it. */
1037 if (val == 0xffffffff)
1038 val = 0;
1039
1040 /*
1041 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1042 * (bit 15 before shifting it to 31) to clear when using interrupt
1043 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1044 * so we use them to decide on the real state of the Rx bit.
1045 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1046 */
1047 if (val & 0xC0000)
1048 val |= 0x8000;
1049
1050 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001051 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001052 inta, inta_mask, val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001053
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001054 inta &= trans_pcie->inta_mask;
1055 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001056
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001057 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001058 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001059 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -08001060 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001061 !trans_pcie->inta) {
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001062 /* Allow interrupt if was disabled by this handler and
1063 * no tasklet was schedules, We should not enable interrupt,
1064 * tasklet will enable it.
1065 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001066 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001067 }
1068
Johannes Berg7b114882012-02-05 13:55:11 -08001069 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001070 return IRQ_HANDLED;
1071
1072 none:
1073 /* re-enable interrupts here since we don't have anything to service.
1074 * only Re-enable if disabled by irq.
1075 */
Don Fry83626402012-03-07 09:52:37 -08001076 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001077 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001078 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001079
Johannes Berg7b114882012-02-05 13:55:11 -08001080 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001081 return IRQ_NONE;
1082}