blob: 0c848c18ca44706aad457c7b3a4b77a8d379eb33 [file] [log] [blame]
Marc Zyngierbe901e92015-10-21 09:57:10 +01001/*
2 * Copyright (C) 2015 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Marc Zyngier5f05a722015-10-28 15:06:47 +000018#include <linux/types.h>
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010019#include <linux/jump_label.h>
20
Marc Zyngier68908bf2015-01-29 15:47:55 +000021#include <asm/kvm_asm.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010022#include <asm/kvm_emulate.h>
Marc Zyngier13720a52016-01-28 13:44:07 +000023#include <asm/kvm_hyp.h>
Marc Zyngierbe901e92015-10-21 09:57:10 +010024
Marc Zyngier32876222015-10-28 14:15:45 +000025static bool __hyp_text __fpsimd_enabled_nvhe(void)
26{
27 return !(read_sysreg(cptr_el2) & CPTR_EL2_TFP);
28}
29
30static bool __hyp_text __fpsimd_enabled_vhe(void)
31{
32 return !!(read_sysreg(cpacr_el1) & CPACR_EL1_FPEN);
33}
34
35static hyp_alternate_select(__fpsimd_is_enabled,
36 __fpsimd_enabled_nvhe, __fpsimd_enabled_vhe,
37 ARM64_HAS_VIRT_HOST_EXTN);
38
39bool __hyp_text __fpsimd_enabled(void)
40{
41 return __fpsimd_is_enabled()();
42}
43
Marc Zyngier68908bf2015-01-29 15:47:55 +000044static void __hyp_text __activate_traps_vhe(void)
45{
46 u64 val;
47
48 val = read_sysreg(cpacr_el1);
49 val |= CPACR_EL1_TTA;
50 val &= ~CPACR_EL1_FPEN;
51 write_sysreg(val, cpacr_el1);
52
53 write_sysreg(__kvm_hyp_vector, vbar_el1);
54}
55
56static void __hyp_text __activate_traps_nvhe(void)
57{
58 u64 val;
59
60 val = CPTR_EL2_DEFAULT;
61 val |= CPTR_EL2_TTA | CPTR_EL2_TFP;
62 write_sysreg(val, cptr_el2);
63}
64
65static hyp_alternate_select(__activate_traps_arch,
66 __activate_traps_nvhe, __activate_traps_vhe,
67 ARM64_HAS_VIRT_HOST_EXTN);
68
Marc Zyngierbe901e92015-10-21 09:57:10 +010069static void __hyp_text __activate_traps(struct kvm_vcpu *vcpu)
70{
71 u64 val;
72
73 /*
74 * We are about to set CPTR_EL2.TFP to trap all floating point
75 * register accesses to EL2, however, the ARM ARM clearly states that
76 * traps are only taken to EL2 if the operation would not otherwise
77 * trap to EL1. Therefore, always make sure that for 32-bit guests,
78 * we set FPEXC.EN to prevent traps to EL1, when setting the TFP bit.
79 */
80 val = vcpu->arch.hcr_el2;
81 if (!(val & HCR_RW)) {
82 write_sysreg(1 << 30, fpexc32_el2);
83 isb();
84 }
85 write_sysreg(val, hcr_el2);
86 /* Trap on AArch32 cp15 c15 accesses (EL1 or EL0) */
87 write_sysreg(1 << 15, hstr_el2);
Marc Zyngier959e9532016-12-06 14:34:22 +000088 /*
89 * Make sure we trap PMU access from EL0 to EL2. Also sanitize
90 * PMSELR_EL0 to make sure it never contains the cycle
91 * counter, which could make a PMXEVCNTR_EL0 access UNDEF at
92 * EL1 instead of being trapped to EL2.
93 */
94 write_sysreg(0, pmselr_el0);
Shannon Zhaod692b8a2015-09-08 15:15:56 +080095 write_sysreg(ARMV8_PMU_USERENR_MASK, pmuserenr_el0);
Marc Zyngierbe901e92015-10-21 09:57:10 +010096 write_sysreg(vcpu->arch.mdcr_el2, mdcr_el2);
Marc Zyngier68908bf2015-01-29 15:47:55 +000097 __activate_traps_arch()();
Marc Zyngierbe901e92015-10-21 09:57:10 +010098}
99
Marc Zyngier68908bf2015-01-29 15:47:55 +0000100static void __hyp_text __deactivate_traps_vhe(void)
101{
102 extern char vectors[]; /* kernel exception vectors */
103
104 write_sysreg(HCR_HOST_VHE_FLAGS, hcr_el2);
105 write_sysreg(CPACR_EL1_FPEN, cpacr_el1);
106 write_sysreg(vectors, vbar_el1);
107}
108
109static void __hyp_text __deactivate_traps_nvhe(void)
110{
111 write_sysreg(HCR_RW, hcr_el2);
112 write_sysreg(CPTR_EL2_DEFAULT, cptr_el2);
113}
114
115static hyp_alternate_select(__deactivate_traps_arch,
116 __deactivate_traps_nvhe, __deactivate_traps_vhe,
117 ARM64_HAS_VIRT_HOST_EXTN);
118
Marc Zyngierbe901e92015-10-21 09:57:10 +0100119static void __hyp_text __deactivate_traps(struct kvm_vcpu *vcpu)
120{
Marc Zyngier44636f92016-09-06 14:02:00 +0100121 /*
122 * If we pended a virtual abort, preserve it until it gets
123 * cleared. See D1.14.3 (Virtual Interrupts) for details, but
124 * the crucial bit is "On taking a vSError interrupt,
125 * HCR_EL2.VSE is cleared to 0."
126 */
127 if (vcpu->arch.hcr_el2 & HCR_VSE)
128 vcpu->arch.hcr_el2 = read_sysreg(hcr_el2);
129
Marc Zyngier68908bf2015-01-29 15:47:55 +0000130 __deactivate_traps_arch()();
Marc Zyngierbe901e92015-10-21 09:57:10 +0100131 write_sysreg(0, hstr_el2);
132 write_sysreg(read_sysreg(mdcr_el2) & MDCR_EL2_HPMN_MASK, mdcr_el2);
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800133 write_sysreg(0, pmuserenr_el0);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100134}
135
136static void __hyp_text __activate_vm(struct kvm_vcpu *vcpu)
137{
138 struct kvm *kvm = kern_hyp_va(vcpu->kvm);
139 write_sysreg(kvm->arch.vttbr, vttbr_el2);
140}
141
142static void __hyp_text __deactivate_vm(struct kvm_vcpu *vcpu)
143{
144 write_sysreg(0, vttbr_el2);
145}
146
Marc Zyngierbe901e92015-10-21 09:57:10 +0100147static void __hyp_text __vgic_save_state(struct kvm_vcpu *vcpu)
148{
Vladimir Murzin5a7a8422016-09-12 15:49:15 +0100149 if (static_branch_unlikely(&kvm_vgic_global_state.gicv3_cpuif))
150 __vgic_v3_save_state(vcpu);
151 else
152 __vgic_v2_save_state(vcpu);
153
Marc Zyngierbe901e92015-10-21 09:57:10 +0100154 write_sysreg(read_sysreg(hcr_el2) & ~HCR_INT_OVERRIDE, hcr_el2);
155}
156
157static void __hyp_text __vgic_restore_state(struct kvm_vcpu *vcpu)
158{
159 u64 val;
160
161 val = read_sysreg(hcr_el2);
162 val |= HCR_INT_OVERRIDE;
163 val |= vcpu->arch.irq_lines;
164 write_sysreg(val, hcr_el2);
165
Vladimir Murzin5a7a8422016-09-12 15:49:15 +0100166 if (static_branch_unlikely(&kvm_vgic_global_state.gicv3_cpuif))
167 __vgic_v3_restore_state(vcpu);
168 else
169 __vgic_v2_restore_state(vcpu);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100170}
171
Marc Zyngier5f05a722015-10-28 15:06:47 +0000172static bool __hyp_text __true_value(void)
173{
174 return true;
175}
176
177static bool __hyp_text __false_value(void)
178{
179 return false;
180}
181
182static hyp_alternate_select(__check_arm_834220,
183 __false_value, __true_value,
184 ARM64_WORKAROUND_834220);
185
186static bool __hyp_text __translate_far_to_hpfar(u64 far, u64 *hpfar)
187{
188 u64 par, tmp;
189
190 /*
191 * Resolve the IPA the hard way using the guest VA.
192 *
193 * Stage-1 translation already validated the memory access
194 * rights. As such, we can use the EL1 translation regime, and
195 * don't have to distinguish between EL0 and EL1 access.
196 *
197 * We do need to save/restore PAR_EL1 though, as we haven't
198 * saved the guest context yet, and we may return early...
199 */
200 par = read_sysreg(par_el1);
201 asm volatile("at s1e1r, %0" : : "r" (far));
202 isb();
203
204 tmp = read_sysreg(par_el1);
205 write_sysreg(par, par_el1);
206
207 if (unlikely(tmp & 1))
208 return false; /* Translation failed, back to guest */
209
210 /* Convert PAR to HPFAR format */
211 *hpfar = ((tmp >> 12) & ((1UL << 36) - 1)) << 4;
212 return true;
213}
214
215static bool __hyp_text __populate_fault_info(struct kvm_vcpu *vcpu)
216{
217 u64 esr = read_sysreg_el2(esr);
Mark Rutland561454e2016-05-31 12:33:02 +0100218 u8 ec = ESR_ELx_EC(esr);
Marc Zyngier5f05a722015-10-28 15:06:47 +0000219 u64 hpfar, far;
220
221 vcpu->arch.fault.esr_el2 = esr;
222
223 if (ec != ESR_ELx_EC_DABT_LOW && ec != ESR_ELx_EC_IABT_LOW)
224 return true;
225
226 far = read_sysreg_el2(far);
227
228 /*
229 * The HPFAR can be invalid if the stage 2 fault did not
230 * happen during a stage 1 page table walk (the ESR_EL2.S1PTW
231 * bit is clear) and one of the two following cases are true:
232 * 1. The fault was due to a permission fault
233 * 2. The processor carries errata 834220
234 *
235 * Therefore, for all non S1PTW faults where we either have a
236 * permission fault or the errata workaround is enabled, we
237 * resolve the IPA using the AT instruction.
238 */
239 if (!(esr & ESR_ELx_S1PTW) &&
240 (__check_arm_834220()() || (esr & ESR_ELx_FSC_TYPE) == FSC_PERM)) {
241 if (!__translate_far_to_hpfar(far, &hpfar))
242 return false;
243 } else {
244 hpfar = read_sysreg(hpfar_el2);
245 }
246
247 vcpu->arch.fault.far_el2 = far;
248 vcpu->arch.fault.hpfar_el2 = hpfar;
249 return true;
250}
251
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100252static void __hyp_text __skip_instr(struct kvm_vcpu *vcpu)
253{
254 *vcpu_pc(vcpu) = read_sysreg_el2(elr);
255
256 if (vcpu_mode_is_32bit(vcpu)) {
257 vcpu->arch.ctxt.gp_regs.regs.pstate = read_sysreg_el2(spsr);
258 kvm_skip_instr32(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
259 write_sysreg_el2(vcpu->arch.ctxt.gp_regs.regs.pstate, spsr);
260 } else {
261 *vcpu_pc(vcpu) += 4;
262 }
263
264 write_sysreg_el2(*vcpu_pc(vcpu), elr);
265}
266
Christoffer Dallcf0ba182016-09-01 13:16:03 +0200267int __hyp_text __kvm_vcpu_run(struct kvm_vcpu *vcpu)
Marc Zyngierbe901e92015-10-21 09:57:10 +0100268{
269 struct kvm_cpu_context *host_ctxt;
270 struct kvm_cpu_context *guest_ctxt;
Marc Zyngierc13d1682015-10-26 08:34:09 +0000271 bool fp_enabled;
Marc Zyngierbe901e92015-10-21 09:57:10 +0100272 u64 exit_code;
273
274 vcpu = kern_hyp_va(vcpu);
275 write_sysreg(vcpu, tpidr_el2);
276
277 host_ctxt = kern_hyp_va(vcpu->arch.host_cpu_context);
278 guest_ctxt = &vcpu->arch.ctxt;
279
Marc Zyngieredef5282015-10-28 12:17:35 +0000280 __sysreg_save_host_state(host_ctxt);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100281 __debug_cond_save_host_state(vcpu);
282
283 __activate_traps(vcpu);
284 __activate_vm(vcpu);
285
286 __vgic_restore_state(vcpu);
287 __timer_restore_state(vcpu);
288
289 /*
290 * We must restore the 32-bit state before the sysregs, thanks
Marc Zyngier674e7012016-08-16 15:03:01 +0100291 * to erratum #852523 (Cortex-A57) or #853709 (Cortex-A72).
Marc Zyngierbe901e92015-10-21 09:57:10 +0100292 */
293 __sysreg32_restore_state(vcpu);
Marc Zyngieredef5282015-10-28 12:17:35 +0000294 __sysreg_restore_guest_state(guest_ctxt);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100295 __debug_restore_state(vcpu, kern_hyp_va(vcpu->arch.debug_ptr), guest_ctxt);
296
297 /* Jump in the fire! */
Marc Zyngier5f05a722015-10-28 15:06:47 +0000298again:
Marc Zyngierbe901e92015-10-21 09:57:10 +0100299 exit_code = __guest_enter(vcpu, host_ctxt);
300 /* And we're baaack! */
301
Marc Zyngier395ea792016-09-06 14:02:07 +0100302 /*
303 * We're using the raw exception code in order to only process
304 * the trap if no SError is pending. We will come back to the
305 * same PC once the SError has been injected, and replay the
306 * trapping instruction.
307 */
Marc Zyngier5f05a722015-10-28 15:06:47 +0000308 if (exit_code == ARM_EXCEPTION_TRAP && !__populate_fault_info(vcpu))
309 goto again;
310
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100311 if (static_branch_unlikely(&vgic_v2_cpuif_trap) &&
312 exit_code == ARM_EXCEPTION_TRAP) {
313 bool valid;
314
315 valid = kvm_vcpu_trap_get_class(vcpu) == ESR_ELx_EC_DABT_LOW &&
316 kvm_vcpu_trap_get_fault_type(vcpu) == FSC_FAULT &&
317 kvm_vcpu_dabt_isvalid(vcpu) &&
318 !kvm_vcpu_dabt_isextabt(vcpu) &&
319 !kvm_vcpu_dabt_iss1tw(vcpu);
320
Marc Zyngier3272f0d2016-09-06 14:02:17 +0100321 if (valid) {
322 int ret = __vgic_v2_perform_cpuif_access(vcpu);
323
324 if (ret == 1) {
325 __skip_instr(vcpu);
326 goto again;
327 }
328
329 if (ret == -1) {
330 /* Promote an illegal access to an SError */
331 __skip_instr(vcpu);
332 exit_code = ARM_EXCEPTION_EL1_SERROR;
333 }
334
335 /* 0 falls through to be handler out of EL2 */
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100336 }
337 }
338
Marc Zyngierc13d1682015-10-26 08:34:09 +0000339 fp_enabled = __fpsimd_enabled();
340
Marc Zyngieredef5282015-10-28 12:17:35 +0000341 __sysreg_save_guest_state(guest_ctxt);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100342 __sysreg32_save_state(vcpu);
343 __timer_save_state(vcpu);
344 __vgic_save_state(vcpu);
345
346 __deactivate_traps(vcpu);
347 __deactivate_vm(vcpu);
348
Marc Zyngieredef5282015-10-28 12:17:35 +0000349 __sysreg_restore_host_state(host_ctxt);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100350
Marc Zyngierc13d1682015-10-26 08:34:09 +0000351 if (fp_enabled) {
352 __fpsimd_save_state(&guest_ctxt->gp_regs.fp_regs);
353 __fpsimd_restore_state(&host_ctxt->gp_regs.fp_regs);
354 }
355
Marc Zyngierbe901e92015-10-21 09:57:10 +0100356 __debug_save_state(vcpu, kern_hyp_va(vcpu->arch.debug_ptr), guest_ctxt);
357 __debug_cond_restore_host_state(vcpu);
358
359 return exit_code;
360}
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000361
362static const char __hyp_panic_string[] = "HYP panic:\nPS:%08llx PC:%016llx ESR:%08llx\nFAR:%016llx HPFAR:%016llx PAR:%016llx\nVCPU:%p\n";
363
Marc Zyngier253dcbd2015-11-17 14:07:45 +0000364static void __hyp_text __hyp_call_panic_nvhe(u64 spsr, u64 elr, u64 par)
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000365{
Marc Zyngiercf7df132016-06-30 18:40:35 +0100366 unsigned long str_va;
Marc Zyngier253dcbd2015-11-17 14:07:45 +0000367
Marc Zyngiercf7df132016-06-30 18:40:35 +0100368 /*
369 * Force the panic string to be loaded from the literal pool,
370 * making sure it is a kernel address and not a PC-relative
371 * reference.
372 */
373 asm volatile("ldr %0, =__hyp_panic_string" : "=r" (str_va));
374
375 __hyp_do_panic(str_va,
Marc Zyngier253dcbd2015-11-17 14:07:45 +0000376 spsr, elr,
377 read_sysreg(esr_el2), read_sysreg_el2(far),
378 read_sysreg(hpfar_el2), par,
379 (void *)read_sysreg(tpidr_el2));
380}
381
382static void __hyp_text __hyp_call_panic_vhe(u64 spsr, u64 elr, u64 par)
383{
384 panic(__hyp_panic_string,
385 spsr, elr,
386 read_sysreg_el2(esr), read_sysreg_el2(far),
387 read_sysreg(hpfar_el2), par,
388 (void *)read_sysreg(tpidr_el2));
389}
390
391static hyp_alternate_select(__hyp_call_panic,
392 __hyp_call_panic_nvhe, __hyp_call_panic_vhe,
393 ARM64_HAS_VIRT_HOST_EXTN);
394
395void __hyp_text __noreturn __hyp_panic(void)
396{
397 u64 spsr = read_sysreg_el2(spsr);
398 u64 elr = read_sysreg_el2(elr);
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000399 u64 par = read_sysreg(par_el1);
400
401 if (read_sysreg(vttbr_el2)) {
402 struct kvm_vcpu *vcpu;
403 struct kvm_cpu_context *host_ctxt;
404
405 vcpu = (struct kvm_vcpu *)read_sysreg(tpidr_el2);
406 host_ctxt = kern_hyp_va(vcpu->arch.host_cpu_context);
407 __deactivate_traps(vcpu);
408 __deactivate_vm(vcpu);
Marc Zyngieredef5282015-10-28 12:17:35 +0000409 __sysreg_restore_host_state(host_ctxt);
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000410 }
411
412 /* Call panic for real */
Marc Zyngier253dcbd2015-11-17 14:07:45 +0000413 __hyp_call_panic()(spsr, elr, par);
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000414
415 unreachable();
416}