blob: 0acadc5e02d26b47995328628a4cdb89998aa142 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Zhenyu Wang036a4a72009-06-08 14:40:19 +080040/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010041static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050042ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080043{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000044 if ((dev_priv->irq_mask & mask) != 0) {
45 dev_priv->irq_mask &= ~mask;
46 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000047 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080048 }
49}
50
51static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050052ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080053{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000054 if ((dev_priv->irq_mask & mask) != mask) {
55 dev_priv->irq_mask |= mask;
56 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000057 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080058 }
59}
60
Keith Packard7c463582008-11-04 02:03:27 -080061void
62i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
63{
64 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080066
67 dev_priv->pipestat[pipe] |= mask;
68 /* Enable the interrupt, clear any pending status */
69 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000070 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080071 }
72}
73
74void
75i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
76{
77 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080079
80 dev_priv->pipestat[pipe] &= ~mask;
81 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000082 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080083 }
84}
85
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100086/**
Zhao Yakui01c66882009-10-28 05:10:00 +000087 * intel_enable_asle - enable ASLE interrupt for OpRegion
88 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000089void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000090{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000091 drm_i915_private_t *dev_priv = dev->dev_private;
92 unsigned long irqflags;
93
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070094 /* FIXME: opregion/asle for VLV */
95 if (IS_VALLEYVIEW(dev))
96 return;
97
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000099
Eric Anholtc619eed2010-01-28 16:45:52 -0800100 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500101 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800102 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000103 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700104 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800106 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800108 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000109
110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000111}
112
113/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700114 * i915_pipe_enabled - check if a pipe is enabled
115 * @dev: DRM device
116 * @pipe: pipe to check
117 *
118 * Reading certain registers when the pipe is disabled can hang the chip.
119 * Use this routine to make sure the PLL is running and the pipe is active
120 * before reading such registers if unsure.
121 */
122static int
123i915_pipe_enabled(struct drm_device *dev, int pipe)
124{
125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100126 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700127}
128
Keith Packard42f52ef2008-10-18 19:39:29 -0700129/* Called from drm generic code, passed a 'crtc', which
130 * we use as a pipe index
131 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700132static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133{
134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
135 unsigned long high_frame;
136 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100137 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700138
139 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800140 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700142 return 0;
143 }
144
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145 high_frame = PIPEFRAME(pipe);
146 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100147
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100154 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
155 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
156 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700157 } while (high1 != high2);
158
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 high1 >>= PIPE_FRAME_HIGH_SHIFT;
160 low >>= PIPE_FRAME_LOW_SHIFT;
161 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162}
163
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700164static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800165{
166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800168
169 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800170 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800171 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800172 return 0;
173 }
174
175 return I915_READ(reg);
176}
177
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700178static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100179 int *vpos, int *hpos)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
182 u32 vbl = 0, position = 0;
183 int vbl_start, vbl_end, htotal, vtotal;
184 bool in_vbl = true;
185 int ret = 0;
186
187 if (!i915_pipe_enabled(dev, pipe)) {
188 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190 return 0;
191 }
192
193 /* Get vtotal. */
194 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
195
196 if (INTEL_INFO(dev)->gen >= 4) {
197 /* No obvious pixelcount register. Only query vertical
198 * scanout position from Display scan line register.
199 */
200 position = I915_READ(PIPEDSL(pipe));
201
202 /* Decode into vertical scanout position. Don't have
203 * horizontal scanout position.
204 */
205 *vpos = position & 0x1fff;
206 *hpos = 0;
207 } else {
208 /* Have access to pixelcount since start of frame.
209 * We can split this into vertical and horizontal
210 * scanout position.
211 */
212 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
213
214 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
215 *vpos = position / htotal;
216 *hpos = position - (*vpos * htotal);
217 }
218
219 /* Query vblank area. */
220 vbl = I915_READ(VBLANK(pipe));
221
222 /* Test position against vblank region. */
223 vbl_start = vbl & 0x1fff;
224 vbl_end = (vbl >> 16) & 0x1fff;
225
226 if ((*vpos < vbl_start) || (*vpos > vbl_end))
227 in_vbl = false;
228
229 /* Inside "upper part" of vblank area? Apply corrective offset: */
230 if (in_vbl && (*vpos >= vbl_start))
231 *vpos = *vpos - vtotal;
232
233 /* Readouts valid? */
234 if (vbl > 0)
235 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
236
237 /* In vblank? */
238 if (in_vbl)
239 ret |= DRM_SCANOUTPOS_INVBL;
240
241 return ret;
242}
243
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700244static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100245 int *max_error,
246 struct timeval *vblank_time,
247 unsigned flags)
248{
Chris Wilson4041b852011-01-22 10:07:56 +0000249 struct drm_i915_private *dev_priv = dev->dev_private;
250 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251
Chris Wilson4041b852011-01-22 10:07:56 +0000252 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
253 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100254 return -EINVAL;
255 }
256
257 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000258 crtc = intel_get_crtc_for_pipe(dev, pipe);
259 if (crtc == NULL) {
260 DRM_ERROR("Invalid crtc %d\n", pipe);
261 return -EINVAL;
262 }
263
264 if (!crtc->enabled) {
265 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
266 return -EBUSY;
267 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268
269 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000270 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
271 vblank_time, flags,
272 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100273}
274
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275/*
276 * Handle hotplug events outside the interrupt handler proper.
277 */
278static void i915_hotplug_work_func(struct work_struct *work)
279{
280 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
281 hotplug_work);
282 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700283 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700285
Keith Packarda65e34c2011-07-25 10:04:56 -0700286 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800287 DRM_DEBUG_KMS("running encoder hotplug functions\n");
288
Chris Wilson4ef69c72010-09-09 15:14:28 +0100289 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
290 if (encoder->hot_plug)
291 encoder->hot_plug(encoder);
292
Keith Packard40ee3382011-07-28 15:31:19 -0700293 mutex_unlock(&mode_config->mutex);
294
Jesse Barnes5ca58282009-03-31 14:11:15 -0700295 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000296 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297}
298
Jesse Barnesf97108d2010-01-29 11:27:07 -0800299static void i915_handle_rps_change(struct drm_device *dev)
300{
301 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000302 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800303 u8 new_delay = dev_priv->cur_delay;
304
Jesse Barnes7648fa92010-05-20 14:28:11 -0700305 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000306 busy_up = I915_READ(RCPREVBSYTUPAVG);
307 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308 max_avg = I915_READ(RCBMAXAVG);
309 min_avg = I915_READ(RCBMINAVG);
310
311 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000312 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800313 if (dev_priv->cur_delay != dev_priv->max_delay)
314 new_delay = dev_priv->cur_delay - 1;
315 if (new_delay < dev_priv->max_delay)
316 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000317 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800318 if (dev_priv->cur_delay != dev_priv->min_delay)
319 new_delay = dev_priv->cur_delay + 1;
320 if (new_delay > dev_priv->min_delay)
321 new_delay = dev_priv->min_delay;
322 }
323
Jesse Barnes7648fa92010-05-20 14:28:11 -0700324 if (ironlake_set_drps(dev, new_delay))
325 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800326
327 return;
328}
329
Chris Wilson549f7362010-10-19 11:19:32 +0100330static void notify_ring(struct drm_device *dev,
331 struct intel_ring_buffer *ring)
332{
333 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000334 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000335
Chris Wilson475553d2011-01-20 09:52:56 +0000336 if (ring->obj == NULL)
337 return;
338
339 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000340 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000341
342 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100343 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700344 if (i915_enable_hangcheck) {
345 dev_priv->hangcheck_count = 0;
346 mod_timer(&dev_priv->hangcheck_timer,
347 jiffies +
348 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
349 }
Chris Wilson549f7362010-10-19 11:19:32 +0100350}
351
Ben Widawsky4912d042011-04-25 11:25:20 -0700352static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800353{
Ben Widawsky4912d042011-04-25 11:25:20 -0700354 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
355 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800356 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700357 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800358
Ben Widawsky4912d042011-04-25 11:25:20 -0700359 spin_lock_irq(&dev_priv->rps_lock);
360 pm_iir = dev_priv->pm_iir;
361 dev_priv->pm_iir = 0;
362 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200363 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -0700364 spin_unlock_irq(&dev_priv->rps_lock);
365
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366 if (!pm_iir)
367 return;
368
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800370 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
371 if (dev_priv->cur_delay != dev_priv->max_delay)
372 new_delay = dev_priv->cur_delay + 1;
373 if (new_delay > dev_priv->max_delay)
374 new_delay = dev_priv->max_delay;
375 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700376 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800377 if (dev_priv->cur_delay != dev_priv->min_delay)
378 new_delay = dev_priv->cur_delay - 1;
379 if (new_delay < dev_priv->min_delay) {
380 new_delay = dev_priv->min_delay;
381 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
382 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
383 ((new_delay << 16) & 0x3f0000));
384 } else {
385 /* Make sure we continue to get down interrupts
386 * until we hit the minimum frequency */
387 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
388 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
389 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700390 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800391 }
392
Ben Widawsky4912d042011-04-25 11:25:20 -0700393 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800394 dev_priv->cur_delay = new_delay;
395
Ben Widawsky4912d042011-04-25 11:25:20 -0700396 /*
397 * rps_lock not held here because clearing is non-destructive. There is
398 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
399 * by holding struct_mutex for the duration of the write.
400 */
Ben Widawsky4912d042011-04-25 11:25:20 -0700401 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800402}
403
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200404static void snb_gt_irq_handler(struct drm_device *dev,
405 struct drm_i915_private *dev_priv,
406 u32 gt_iir)
407{
408
409 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
410 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
411 notify_ring(dev, &dev_priv->ring[RCS]);
412 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
413 notify_ring(dev, &dev_priv->ring[VCS]);
414 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
415 notify_ring(dev, &dev_priv->ring[BCS]);
416
417 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
418 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
419 GT_RENDER_CS_ERROR_INTERRUPT)) {
420 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
421 i915_handle_error(dev, false);
422 }
423}
424
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100425static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
426 u32 pm_iir)
427{
428 unsigned long flags;
429
430 /*
431 * IIR bits should never already be set because IMR should
432 * prevent an interrupt from being shown in IIR. The warning
433 * displays a case where we've unsafely cleared
434 * dev_priv->pm_iir. Although missing an interrupt of the same
435 * type is not a problem, it displays a problem in the logic.
436 *
437 * The mask bit in IMR is cleared by rps_work.
438 */
439
440 spin_lock_irqsave(&dev_priv->rps_lock, flags);
441 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
442 dev_priv->pm_iir |= pm_iir;
443 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
444 POSTING_READ(GEN6_PMIMR);
445 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
446
447 queue_work(dev_priv->wq, &dev_priv->rps_work);
448}
449
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700450static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
451{
452 struct drm_device *dev = (struct drm_device *) arg;
453 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
454 u32 iir, gt_iir, pm_iir;
455 irqreturn_t ret = IRQ_NONE;
456 unsigned long irqflags;
457 int pipe;
458 u32 pipe_stats[I915_MAX_PIPES];
459 u32 vblank_status;
460 int vblank = 0;
461 bool blc_event;
462
463 atomic_inc(&dev_priv->irq_received);
464
465 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
466 PIPE_VBLANK_INTERRUPT_STATUS;
467
468 while (true) {
469 iir = I915_READ(VLV_IIR);
470 gt_iir = I915_READ(GTIIR);
471 pm_iir = I915_READ(GEN6_PMIIR);
472
473 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
474 goto out;
475
476 ret = IRQ_HANDLED;
477
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200478 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700479
480 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
481 for_each_pipe(pipe) {
482 int reg = PIPESTAT(pipe);
483 pipe_stats[pipe] = I915_READ(reg);
484
485 /*
486 * Clear the PIPE*STAT regs before the IIR
487 */
488 if (pipe_stats[pipe] & 0x8000ffff) {
489 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
490 DRM_DEBUG_DRIVER("pipe %c underrun\n",
491 pipe_name(pipe));
492 I915_WRITE(reg, pipe_stats[pipe]);
493 }
494 }
495 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
496
497 /* Consume port. Then clear IIR or we'll miss events */
498 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
499 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
500
501 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
502 hotplug_status);
503 if (hotplug_status & dev_priv->hotplug_supported_mask)
504 queue_work(dev_priv->wq,
505 &dev_priv->hotplug_work);
506
507 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
508 I915_READ(PORT_HOTPLUG_STAT);
509 }
510
511
512 if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
513 drm_handle_vblank(dev, 0);
514 vblank++;
Chris Wilsone0f608d2012-04-24 22:59:43 +0100515 intel_finish_page_flip(dev, 0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700516 }
517
518 if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
519 drm_handle_vblank(dev, 1);
520 vblank++;
Chris Wilsone0f608d2012-04-24 22:59:43 +0100521 intel_finish_page_flip(dev, 0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700522 }
523
524 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
525 blc_event = true;
526
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100527 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
528 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700529
530 I915_WRITE(GTIIR, gt_iir);
531 I915_WRITE(GEN6_PMIIR, pm_iir);
532 I915_WRITE(VLV_IIR, iir);
533 }
534
535out:
536 return ret;
537}
538
Jesse Barnes776ad802011-01-04 15:09:39 -0800539static void pch_irq_handler(struct drm_device *dev)
540{
541 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
542 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800543 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800544
545 pch_iir = I915_READ(SDEIIR);
546
547 if (pch_iir & SDE_AUDIO_POWER_MASK)
548 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
549 (pch_iir & SDE_AUDIO_POWER_MASK) >>
550 SDE_AUDIO_POWER_SHIFT);
551
552 if (pch_iir & SDE_GMBUS)
553 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
554
555 if (pch_iir & SDE_AUDIO_HDCP_MASK)
556 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
557
558 if (pch_iir & SDE_AUDIO_TRANS_MASK)
559 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
560
561 if (pch_iir & SDE_POISON)
562 DRM_ERROR("PCH poison interrupt\n");
563
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800564 if (pch_iir & SDE_FDI_MASK)
565 for_each_pipe(pipe)
566 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
567 pipe_name(pipe),
568 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800569
570 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
571 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
572
573 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
574 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
575
576 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
577 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
578 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
579 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
580}
581
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700582static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700583{
584 struct drm_device *dev = (struct drm_device *) arg;
585 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
586 int ret = IRQ_NONE;
587 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
588 struct drm_i915_master_private *master_priv;
589
590 atomic_inc(&dev_priv->irq_received);
591
592 /* disable master interrupt before clearing iir */
593 de_ier = I915_READ(DEIER);
594 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
595 POSTING_READ(DEIER);
596
597 de_iir = I915_READ(DEIIR);
598 gt_iir = I915_READ(GTIIR);
599 pch_iir = I915_READ(SDEIIR);
600 pm_iir = I915_READ(GEN6_PMIIR);
601
602 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
603 goto done;
604
605 ret = IRQ_HANDLED;
606
607 if (dev->primary->master) {
608 master_priv = dev->primary->master->driver_priv;
609 if (master_priv->sarea_priv)
610 master_priv->sarea_priv->last_dispatch =
611 READ_BREADCRUMB(dev_priv);
612 }
613
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200614 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700615
616 if (de_iir & DE_GSE_IVB)
617 intel_opregion_gse_intr(dev);
618
619 if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
620 intel_prepare_page_flip(dev, 0);
621 intel_finish_page_flip_plane(dev, 0);
622 }
623
624 if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
625 intel_prepare_page_flip(dev, 1);
626 intel_finish_page_flip_plane(dev, 1);
627 }
628
629 if (de_iir & DE_PIPEA_VBLANK_IVB)
630 drm_handle_vblank(dev, 0);
631
Dan Carpenterf6b07f42011-05-25 12:56:56 +0300632 if (de_iir & DE_PIPEB_VBLANK_IVB)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700633 drm_handle_vblank(dev, 1);
634
635 /* check event from PCH */
636 if (de_iir & DE_PCH_EVENT_IVB) {
637 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
638 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
639 pch_irq_handler(dev);
640 }
641
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100642 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
643 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700644
645 /* should clear PCH hotplug event before clear CPU irq */
646 I915_WRITE(SDEIIR, pch_iir);
647 I915_WRITE(GTIIR, gt_iir);
648 I915_WRITE(DEIIR, de_iir);
649 I915_WRITE(GEN6_PMIIR, pm_iir);
650
651done:
652 I915_WRITE(DEIER, de_ier);
653 POSTING_READ(DEIER);
654
655 return ret;
656}
657
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200658static void ilk_gt_irq_handler(struct drm_device *dev,
659 struct drm_i915_private *dev_priv,
660 u32 gt_iir)
661{
662 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
663 notify_ring(dev, &dev_priv->ring[RCS]);
664 if (gt_iir & GT_BSD_USER_INTERRUPT)
665 notify_ring(dev, &dev_priv->ring[VCS]);
666}
667
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700668static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800669{
Jesse Barnes46979952011-04-07 13:53:55 -0700670 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800671 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
672 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800673 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100674 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800675 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100676
Jesse Barnes46979952011-04-07 13:53:55 -0700677 atomic_inc(&dev_priv->irq_received);
678
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000679 /* disable master interrupt before clearing iir */
680 de_ier = I915_READ(DEIER);
681 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000682 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000683
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800684 de_iir = I915_READ(DEIIR);
685 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000686 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800687 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800688
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800689 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
690 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800691 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800692
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100693 if (HAS_PCH_CPT(dev))
694 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
695 else
696 hotplug_mask = SDE_HOTPLUG_MASK;
697
Zou Nan haic7c85102010-01-15 10:29:06 +0800698 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800699
Zou Nan haic7c85102010-01-15 10:29:06 +0800700 if (dev->primary->master) {
701 master_priv = dev->primary->master->driver_priv;
702 if (master_priv->sarea_priv)
703 master_priv->sarea_priv->last_dispatch =
704 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800705 }
706
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200707 if (IS_GEN5(dev))
708 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
709 else
710 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800711
712 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100713 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800714
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800715 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800716 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100717 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800718 }
719
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800720 if (de_iir & DE_PLANEB_FLIP_DONE) {
721 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100722 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800723 }
Li Pengc062df62010-01-23 00:12:58 +0800724
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800725 if (de_iir & DE_PIPEA_VBLANK)
726 drm_handle_vblank(dev, 0);
727
728 if (de_iir & DE_PIPEB_VBLANK)
729 drm_handle_vblank(dev, 1);
730
Zou Nan haic7c85102010-01-15 10:29:06 +0800731 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800732 if (de_iir & DE_PCH_EVENT) {
733 if (pch_iir & hotplug_mask)
734 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
735 pch_irq_handler(dev);
736 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800737
Jesse Barnesf97108d2010-01-29 11:27:07 -0800738 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700739 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800740 i915_handle_rps_change(dev);
741 }
742
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100743 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
744 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800745
Zou Nan haic7c85102010-01-15 10:29:06 +0800746 /* should clear PCH hotplug event before clear CPU irq */
747 I915_WRITE(SDEIIR, pch_iir);
748 I915_WRITE(GTIIR, gt_iir);
749 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700750 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800751
752done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000753 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000754 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000755
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800756 return ret;
757}
758
Jesse Barnes8a905232009-07-11 16:48:03 -0400759/**
760 * i915_error_work_func - do process context error handling work
761 * @work: work struct
762 *
763 * Fire an error uevent so userspace can see that a hang or error
764 * was detected.
765 */
766static void i915_error_work_func(struct work_struct *work)
767{
768 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
769 error_work);
770 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400771 char *error_event[] = { "ERROR=1", NULL };
772 char *reset_event[] = { "RESET=1", NULL };
773 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400774
Ben Gamarif316a422009-09-14 17:48:46 -0400775 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400776
Ben Gamariba1234d2009-09-14 17:48:47 -0400777 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100778 DRM_DEBUG_DRIVER("resetting chip\n");
779 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
780 if (!i915_reset(dev, GRDOM_RENDER)) {
781 atomic_set(&dev_priv->mm.wedged, 0);
782 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400783 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100784 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400785 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400786}
787
Chris Wilson3bd3c932010-08-19 08:19:30 +0100788#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000789static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000790i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000791 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000792{
793 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000794 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100795 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000796
Chris Wilson05394f32010-11-08 19:18:58 +0000797 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000798 return NULL;
799
Chris Wilson05394f32010-11-08 19:18:58 +0000800 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000801
Akshay Joshi0206e352011-08-16 15:34:10 -0400802 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000803 if (dst == NULL)
804 return NULL;
805
Chris Wilson05394f32010-11-08 19:18:58 +0000806 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000807 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700808 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100809 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700810
Chris Wilsone56660d2010-08-07 11:01:26 +0100811 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000812 if (d == NULL)
813 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100814
Andrew Morton788885a2010-05-11 14:07:05 -0700815 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100816 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
817 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100818 void __iomem *s;
819
820 /* Simply ignore tiling or any overlapping fence.
821 * It's part of the error state, and this hopefully
822 * captures what the GPU read.
823 */
824
825 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
826 reloc_offset);
827 memcpy_fromio(d, s, PAGE_SIZE);
828 io_mapping_unmap_atomic(s);
829 } else {
830 void *s;
831
832 drm_clflush_pages(&src->pages[page], 1);
833
834 s = kmap_atomic(src->pages[page]);
835 memcpy(d, s, PAGE_SIZE);
836 kunmap_atomic(s);
837
838 drm_clflush_pages(&src->pages[page], 1);
839 }
Andrew Morton788885a2010-05-11 14:07:05 -0700840 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100841
Chris Wilson9df30792010-02-18 10:24:56 +0000842 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100843
844 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000845 }
846 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000847 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000848
849 return dst;
850
851unwind:
852 while (page--)
853 kfree(dst->pages[page]);
854 kfree(dst);
855 return NULL;
856}
857
858static void
859i915_error_object_free(struct drm_i915_error_object *obj)
860{
861 int page;
862
863 if (obj == NULL)
864 return;
865
866 for (page = 0; page < obj->page_count; page++)
867 kfree(obj->pages[page]);
868
869 kfree(obj);
870}
871
872static void
873i915_error_state_free(struct drm_device *dev,
874 struct drm_i915_error_state *error)
875{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000876 int i;
877
Chris Wilson52d39a22012-02-15 11:25:37 +0000878 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
879 i915_error_object_free(error->ring[i].batchbuffer);
880 i915_error_object_free(error->ring[i].ringbuffer);
881 kfree(error->ring[i].requests);
882 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000883
Chris Wilson9df30792010-02-18 10:24:56 +0000884 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100885 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000886 kfree(error);
887}
Chris Wilson1b502472012-04-24 15:47:30 +0100888static void capture_bo(struct drm_i915_error_buffer *err,
889 struct drm_i915_gem_object *obj)
890{
891 err->size = obj->base.size;
892 err->name = obj->base.name;
893 err->seqno = obj->last_rendering_seqno;
894 err->gtt_offset = obj->gtt_offset;
895 err->read_domains = obj->base.read_domains;
896 err->write_domain = obj->base.write_domain;
897 err->fence_reg = obj->fence_reg;
898 err->pinned = 0;
899 if (obj->pin_count > 0)
900 err->pinned = 1;
901 if (obj->user_pin_count > 0)
902 err->pinned = -1;
903 err->tiling = obj->tiling_mode;
904 err->dirty = obj->dirty;
905 err->purgeable = obj->madv != I915_MADV_WILLNEED;
906 err->ring = obj->ring ? obj->ring->id : -1;
907 err->cache_level = obj->cache_level;
908}
Chris Wilson9df30792010-02-18 10:24:56 +0000909
Chris Wilson1b502472012-04-24 15:47:30 +0100910static u32 capture_active_bo(struct drm_i915_error_buffer *err,
911 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000912{
913 struct drm_i915_gem_object *obj;
914 int i = 0;
915
916 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100917 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000918 if (++i == count)
919 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100920 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000921
Chris Wilson1b502472012-04-24 15:47:30 +0100922 return i;
923}
924
925static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
926 int count, struct list_head *head)
927{
928 struct drm_i915_gem_object *obj;
929 int i = 0;
930
931 list_for_each_entry(obj, head, gtt_list) {
932 if (obj->pin_count == 0)
933 continue;
934
935 capture_bo(err++, obj);
936 if (++i == count)
937 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000938 }
939
940 return i;
941}
942
Chris Wilson748ebc62010-10-24 10:28:47 +0100943static void i915_gem_record_fences(struct drm_device *dev,
944 struct drm_i915_error_state *error)
945{
946 struct drm_i915_private *dev_priv = dev->dev_private;
947 int i;
948
949 /* Fences */
950 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +0200951 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +0100952 case 6:
953 for (i = 0; i < 16; i++)
954 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
955 break;
956 case 5:
957 case 4:
958 for (i = 0; i < 16; i++)
959 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
960 break;
961 case 3:
962 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
963 for (i = 0; i < 8; i++)
964 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
965 case 2:
966 for (i = 0; i < 8; i++)
967 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
968 break;
969
970 }
971}
972
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000973static struct drm_i915_error_object *
974i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
975 struct intel_ring_buffer *ring)
976{
977 struct drm_i915_gem_object *obj;
978 u32 seqno;
979
980 if (!ring->get_seqno)
981 return NULL;
982
983 seqno = ring->get_seqno(ring);
984 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
985 if (obj->ring != ring)
986 continue;
987
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000988 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000989 continue;
990
991 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
992 continue;
993
994 /* We need to copy these to an anonymous buffer as the simplest
995 * method to avoid being overwritten by userspace.
996 */
997 return i915_error_object_create(dev_priv, obj);
998 }
999
1000 return NULL;
1001}
1002
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001003static void i915_record_ring_state(struct drm_device *dev,
1004 struct drm_i915_error_state *error,
1005 struct intel_ring_buffer *ring)
1006{
1007 struct drm_i915_private *dev_priv = dev->dev_private;
1008
Daniel Vetter33f3f512011-12-14 13:57:39 +01001009 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter33f3f512011-12-14 13:57:39 +01001010 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001011 error->semaphore_mboxes[ring->id][0]
1012 = I915_READ(RING_SYNC_0(ring->mmio_base));
1013 error->semaphore_mboxes[ring->id][1]
1014 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001015 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001016
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001017 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001018 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001019 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1020 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1021 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001022 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001023 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001024 error->instdone1 = I915_READ(INSTDONE1);
1025 error->bbaddr = I915_READ64(BB_ADDR);
1026 }
1027 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001028 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001029 error->ipeir[ring->id] = I915_READ(IPEIR);
1030 error->ipehr[ring->id] = I915_READ(IPEHR);
1031 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001032 }
1033
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001034 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001035 error->seqno[ring->id] = ring->get_seqno(ring);
1036 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001037 error->head[ring->id] = I915_READ_HEAD(ring);
1038 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001039
1040 error->cpu_ring_head[ring->id] = ring->head;
1041 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001042}
1043
Chris Wilson52d39a22012-02-15 11:25:37 +00001044static void i915_gem_record_rings(struct drm_device *dev,
1045 struct drm_i915_error_state *error)
1046{
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 struct drm_i915_gem_request *request;
1049 int i, count;
1050
1051 for (i = 0; i < I915_NUM_RINGS; i++) {
1052 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1053
1054 if (ring->obj == NULL)
1055 continue;
1056
1057 i915_record_ring_state(dev, error, ring);
1058
1059 error->ring[i].batchbuffer =
1060 i915_error_first_batchbuffer(dev_priv, ring);
1061
1062 error->ring[i].ringbuffer =
1063 i915_error_object_create(dev_priv, ring->obj);
1064
1065 count = 0;
1066 list_for_each_entry(request, &ring->request_list, list)
1067 count++;
1068
1069 error->ring[i].num_requests = count;
1070 error->ring[i].requests =
1071 kmalloc(count*sizeof(struct drm_i915_error_request),
1072 GFP_ATOMIC);
1073 if (error->ring[i].requests == NULL) {
1074 error->ring[i].num_requests = 0;
1075 continue;
1076 }
1077
1078 count = 0;
1079 list_for_each_entry(request, &ring->request_list, list) {
1080 struct drm_i915_error_request *erq;
1081
1082 erq = &error->ring[i].requests[count++];
1083 erq->seqno = request->seqno;
1084 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001085 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001086 }
1087 }
1088}
1089
Jesse Barnes8a905232009-07-11 16:48:03 -04001090/**
1091 * i915_capture_error_state - capture an error record for later analysis
1092 * @dev: drm device
1093 *
1094 * Should be called when an error is detected (either a hang or an error
1095 * interrupt) to capture error state from the time of the error. Fills
1096 * out a structure which becomes available in debugfs for user level tools
1097 * to pick up.
1098 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001099static void i915_capture_error_state(struct drm_device *dev)
1100{
1101 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001102 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001103 struct drm_i915_error_state *error;
1104 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001105 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001106
1107 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001108 error = dev_priv->first_error;
1109 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1110 if (error)
1111 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001112
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001113 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001114 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001115 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001116 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1117 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001118 }
1119
Chris Wilsonb6f78332011-02-01 14:15:55 +00001120 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1121 dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +01001122
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001123 error->eir = I915_READ(EIR);
1124 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskybe998e22012-04-26 16:03:00 -07001125
1126 if (HAS_PCH_SPLIT(dev))
1127 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1128 else if (IS_VALLEYVIEW(dev))
1129 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1130 else if (IS_GEN2(dev))
1131 error->ier = I915_READ16(IER);
1132 else
1133 error->ier = I915_READ(IER);
1134
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001135 for_each_pipe(pipe)
1136 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001137
Daniel Vetter33f3f512011-12-14 13:57:39 +01001138 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001139 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001140 error->done_reg = I915_READ(DONE_REG);
1141 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001142
Chris Wilson748ebc62010-10-24 10:28:47 +01001143 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001144 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001145
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001146 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001147 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001148 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001149
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001150 i = 0;
1151 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1152 i++;
1153 error->active_bo_count = i;
Chris Wilson1b502472012-04-24 15:47:30 +01001154 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
1155 if (obj->pin_count)
1156 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001157 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001158
Chris Wilson8e934db2011-01-24 12:34:00 +00001159 error->active_bo = NULL;
1160 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001161 if (i) {
1162 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001163 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001164 if (error->active_bo)
1165 error->pinned_bo =
1166 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001167 }
1168
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001169 if (error->active_bo)
1170 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001171 capture_active_bo(error->active_bo,
1172 error->active_bo_count,
1173 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001174
1175 if (error->pinned_bo)
1176 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001177 capture_pinned_bo(error->pinned_bo,
1178 error->pinned_bo_count,
1179 &dev_priv->mm.gtt_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001180
Jesse Barnes8a905232009-07-11 16:48:03 -04001181 do_gettimeofday(&error->time);
1182
Chris Wilson6ef3d422010-08-04 20:26:07 +01001183 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001184 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001185
Chris Wilson9df30792010-02-18 10:24:56 +00001186 spin_lock_irqsave(&dev_priv->error_lock, flags);
1187 if (dev_priv->first_error == NULL) {
1188 dev_priv->first_error = error;
1189 error = NULL;
1190 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001191 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001192
1193 if (error)
1194 i915_error_state_free(dev, error);
1195}
1196
1197void i915_destroy_error_state(struct drm_device *dev)
1198{
1199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001201 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001202
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001203 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001204 error = dev_priv->first_error;
1205 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001206 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001207
1208 if (error)
1209 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001210}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001211#else
1212#define i915_capture_error_state(x)
1213#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001214
Chris Wilson35aed2e2010-05-27 13:18:12 +01001215static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001216{
1217 struct drm_i915_private *dev_priv = dev->dev_private;
1218 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001220
Chris Wilson35aed2e2010-05-27 13:18:12 +01001221 if (!eir)
1222 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001223
Joe Perchesa70491c2012-03-18 13:00:11 -07001224 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001225
1226 if (IS_G4X(dev)) {
1227 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1228 u32 ipeir = I915_READ(IPEIR_I965);
1229
Joe Perchesa70491c2012-03-18 13:00:11 -07001230 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1231 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1232 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001233 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001234 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1235 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1236 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001237 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001238 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001239 }
1240 if (eir & GM45_ERROR_PAGE_TABLE) {
1241 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001242 pr_err("page table error\n");
1243 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001244 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001245 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001246 }
1247 }
1248
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001249 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001250 if (eir & I915_ERROR_PAGE_TABLE) {
1251 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001252 pr_err("page table error\n");
1253 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001254 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001255 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001256 }
1257 }
1258
1259 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001260 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001261 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001262 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001263 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001264 /* pipestat has already been acked */
1265 }
1266 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001267 pr_err("instruction error\n");
1268 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001269 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001270 u32 ipeir = I915_READ(IPEIR);
1271
Joe Perchesa70491c2012-03-18 13:00:11 -07001272 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1273 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
1274 pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1275 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001276 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001277 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001278 } else {
1279 u32 ipeir = I915_READ(IPEIR_I965);
1280
Joe Perchesa70491c2012-03-18 13:00:11 -07001281 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1282 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1283 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001284 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001285 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1286 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1287 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001288 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001289 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001290 }
1291 }
1292
1293 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001294 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001295 eir = I915_READ(EIR);
1296 if (eir) {
1297 /*
1298 * some errors might have become stuck,
1299 * mask them.
1300 */
1301 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1302 I915_WRITE(EMR, I915_READ(EMR) | eir);
1303 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1304 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001305}
1306
1307/**
1308 * i915_handle_error - handle an error interrupt
1309 * @dev: drm device
1310 *
1311 * Do some basic checking of regsiter state at error interrupt time and
1312 * dump it to the syslog. Also call i915_capture_error_state() to make
1313 * sure we get a record and make it available in debugfs. Fire a uevent
1314 * so userspace knows something bad happened (should trigger collection
1315 * of a ring dump etc.).
1316 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001317void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001318{
1319 struct drm_i915_private *dev_priv = dev->dev_private;
1320
1321 i915_capture_error_state(dev);
1322 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001323
Ben Gamariba1234d2009-09-14 17:48:47 -04001324 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001325 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001326 atomic_set(&dev_priv->mm.wedged, 1);
1327
Ben Gamari11ed50e2009-09-14 17:48:45 -04001328 /*
1329 * Wakeup waiting processes so they don't hang
1330 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001331 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001332 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001333 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001334 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001335 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001336 }
1337
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001338 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001339}
1340
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001341static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1342{
1343 drm_i915_private_t *dev_priv = dev->dev_private;
1344 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001346 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001347 struct intel_unpin_work *work;
1348 unsigned long flags;
1349 bool stall_detected;
1350
1351 /* Ignore early vblank irqs */
1352 if (intel_crtc == NULL)
1353 return;
1354
1355 spin_lock_irqsave(&dev->event_lock, flags);
1356 work = intel_crtc->unpin_work;
1357
1358 if (work == NULL || work->pending || !work->enable_stall_check) {
1359 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1360 spin_unlock_irqrestore(&dev->event_lock, flags);
1361 return;
1362 }
1363
1364 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001365 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001366 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001367 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001368 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1369 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001370 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001371 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001372 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001373 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001374 crtc->x * crtc->fb->bits_per_pixel/8);
1375 }
1376
1377 spin_unlock_irqrestore(&dev->event_lock, flags);
1378
1379 if (stall_detected) {
1380 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1381 intel_prepare_page_flip(dev, intel_crtc->plane);
1382 }
1383}
1384
Dave Airlieaf6061a2008-05-07 12:15:39 +10001385static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386{
1387 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001388 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
1390 i915_kernel_lost_context(dev);
1391
Zhao Yakui44d98a62009-10-09 11:39:40 +08001392 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001394 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001395 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001396 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001397 if (master_priv->sarea_priv)
1398 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001399
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001400 if (BEGIN_LP_RING(4) == 0) {
1401 OUT_RING(MI_STORE_DWORD_INDEX);
1402 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1403 OUT_RING(dev_priv->counter);
1404 OUT_RING(MI_USER_INTERRUPT);
1405 ADVANCE_LP_RING();
1406 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001407
Alan Hourihanec29b6692006-08-12 16:29:24 +10001408 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409}
1410
Dave Airlie84b1fd12007-07-11 15:53:27 +10001411static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412{
1413 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001414 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001416 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
Zhao Yakui44d98a62009-10-09 11:39:40 +08001418 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 READ_BREADCRUMB(dev_priv));
1420
Eric Anholted4cb412008-07-29 12:10:39 -07001421 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001422 if (master_priv->sarea_priv)
1423 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001425 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
Dave Airlie7c1c2872008-11-28 14:22:24 +10001427 if (master_priv->sarea_priv)
1428 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001430 if (ring->irq_get(ring)) {
1431 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1432 READ_BREADCRUMB(dev_priv) >= irq_nr);
1433 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001434 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1435 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
Eric Anholt20caafa2007-08-25 19:22:43 +10001437 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001438 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1440 }
1441
Dave Airlieaf6061a2008-05-07 12:15:39 +10001442 return ret;
1443}
1444
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445/* Needs the lock as it touches the ring.
1446 */
Eric Anholtc153f452007-09-03 12:06:45 +10001447int i915_irq_emit(struct drm_device *dev, void *data,
1448 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001451 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 int result;
1453
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001454 if (drm_core_check_feature(dev, DRIVER_MODESET))
1455 return -ENODEV;
1456
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001457 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001458 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001459 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 }
Eric Anholt299eb932009-02-24 22:14:12 -08001461
1462 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1463
Eric Anholt546b0972008-09-01 16:45:29 -07001464 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001466 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
Eric Anholtc153f452007-09-03 12:06:45 +10001468 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001470 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 }
1472
1473 return 0;
1474}
1475
1476/* Doesn't need the hardware lock.
1477 */
Eric Anholtc153f452007-09-03 12:06:45 +10001478int i915_irq_wait(struct drm_device *dev, void *data,
1479 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001482 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001484 if (drm_core_check_feature(dev, DRIVER_MODESET))
1485 return -ENODEV;
1486
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001488 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001489 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 }
1491
Eric Anholtc153f452007-09-03 12:06:45 +10001492 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493}
1494
Keith Packard42f52ef2008-10-18 19:39:29 -07001495/* Called from drm generic code, passed 'crtc' which
1496 * we use as a pipe index
1497 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001498static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001499{
1500 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001501 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001502
Chris Wilson5eddb702010-09-11 13:48:45 +01001503 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001504 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001505
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001506 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001507 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001508 i915_enable_pipestat(dev_priv, pipe,
1509 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001510 else
Keith Packard7c463582008-11-04 02:03:27 -08001511 i915_enable_pipestat(dev_priv, pipe,
1512 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001513
1514 /* maintain vblank delivery even in deep C-states */
1515 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001516 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001517 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001518
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001519 return 0;
1520}
1521
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001522static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001523{
1524 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1525 unsigned long irqflags;
1526
1527 if (!i915_pipe_enabled(dev, pipe))
1528 return -EINVAL;
1529
1530 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1531 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001532 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001533 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1534
1535 return 0;
1536}
1537
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001538static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001539{
1540 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1541 unsigned long irqflags;
1542
1543 if (!i915_pipe_enabled(dev, pipe))
1544 return -EINVAL;
1545
1546 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1547 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1548 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1549 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1550
1551 return 0;
1552}
1553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001554static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1555{
1556 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1557 unsigned long irqflags;
1558 u32 dpfl, imr;
1559
1560 if (!i915_pipe_enabled(dev, pipe))
1561 return -EINVAL;
1562
1563 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1564 dpfl = I915_READ(VLV_DPFLIPSTAT);
1565 imr = I915_READ(VLV_IMR);
1566 if (pipe == 0) {
1567 dpfl |= PIPEA_VBLANK_INT_EN;
1568 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1569 } else {
1570 dpfl |= PIPEA_VBLANK_INT_EN;
1571 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1572 }
1573 I915_WRITE(VLV_DPFLIPSTAT, dpfl);
1574 I915_WRITE(VLV_IMR, imr);
1575 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1576
1577 return 0;
1578}
1579
Keith Packard42f52ef2008-10-18 19:39:29 -07001580/* Called from drm generic code, passed 'crtc' which
1581 * we use as a pipe index
1582 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001583static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001584{
1585 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001586 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001587
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001588 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001589 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001590 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001591
Jesse Barnesf796cf82011-04-07 13:58:17 -07001592 i915_disable_pipestat(dev_priv, pipe,
1593 PIPE_VBLANK_INTERRUPT_ENABLE |
1594 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1595 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1596}
1597
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001598static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001599{
1600 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1601 unsigned long irqflags;
1602
1603 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1604 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001605 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001606 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001607}
1608
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001609static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001610{
1611 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1612 unsigned long irqflags;
1613
1614 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1615 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1616 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1617 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1618}
1619
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001620static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1621{
1622 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1623 unsigned long irqflags;
1624 u32 dpfl, imr;
1625
1626 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1627 dpfl = I915_READ(VLV_DPFLIPSTAT);
1628 imr = I915_READ(VLV_IMR);
1629 if (pipe == 0) {
1630 dpfl &= ~PIPEA_VBLANK_INT_EN;
1631 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1632 } else {
1633 dpfl &= ~PIPEB_VBLANK_INT_EN;
1634 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1635 }
1636 I915_WRITE(VLV_IMR, imr);
1637 I915_WRITE(VLV_DPFLIPSTAT, dpfl);
1638 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1639}
1640
1641
Dave Airlie702880f2006-06-24 17:07:34 +10001642/* Set the vblank monitor pipe
1643 */
Eric Anholtc153f452007-09-03 12:06:45 +10001644int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1645 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001646{
Dave Airlie702880f2006-06-24 17:07:34 +10001647 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001648
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001649 if (drm_core_check_feature(dev, DRIVER_MODESET))
1650 return -ENODEV;
1651
Dave Airlie702880f2006-06-24 17:07:34 +10001652 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001653 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001654 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001655 }
1656
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001657 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001658}
1659
Eric Anholtc153f452007-09-03 12:06:45 +10001660int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1661 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001662{
Dave Airlie702880f2006-06-24 17:07:34 +10001663 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001664 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001665
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001666 if (drm_core_check_feature(dev, DRIVER_MODESET))
1667 return -ENODEV;
1668
Dave Airlie702880f2006-06-24 17:07:34 +10001669 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001670 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001671 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001672 }
1673
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001674 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001675
Dave Airlie702880f2006-06-24 17:07:34 +10001676 return 0;
1677}
1678
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001679/**
1680 * Schedule buffer swap at given vertical blank.
1681 */
Eric Anholtc153f452007-09-03 12:06:45 +10001682int i915_vblank_swap(struct drm_device *dev, void *data,
1683 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001684{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001685 /* The delayed swap mechanism was fundamentally racy, and has been
1686 * removed. The model was that the client requested a delayed flip/swap
1687 * from the kernel, then waited for vblank before continuing to perform
1688 * rendering. The problem was that the kernel might wake the client
1689 * up before it dispatched the vblank swap (since the lock has to be
1690 * held while touching the ringbuffer), in which case the client would
1691 * clear and start the next frame before the swap occurred, and
1692 * flicker would occur in addition to likely missing the vblank.
1693 *
1694 * In the absence of this ioctl, userland falls back to a correct path
1695 * of waiting for a vblank, then dispatching the swap on its own.
1696 * Context switching to userland and back is plenty fast enough for
1697 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001698 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001699 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001700}
1701
Chris Wilson893eead2010-10-27 14:44:35 +01001702static u32
1703ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001704{
Chris Wilson893eead2010-10-27 14:44:35 +01001705 return list_entry(ring->request_list.prev,
1706 struct drm_i915_gem_request, list)->seqno;
1707}
1708
1709static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1710{
1711 if (list_empty(&ring->request_list) ||
1712 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1713 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001714 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001715 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1716 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001717 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001718 ring->get_seqno(ring));
1719 wake_up_all(&ring->irq_queue);
1720 *err = true;
1721 }
1722 return true;
1723 }
1724 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001725}
1726
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001727static bool kick_ring(struct intel_ring_buffer *ring)
1728{
1729 struct drm_device *dev = ring->dev;
1730 struct drm_i915_private *dev_priv = dev->dev_private;
1731 u32 tmp = I915_READ_CTL(ring);
1732 if (tmp & RING_WAIT) {
1733 DRM_ERROR("Kicking stuck wait on %s\n",
1734 ring->name);
1735 I915_WRITE_CTL(ring, tmp);
1736 return true;
1737 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001738 return false;
1739}
1740
Chris Wilsond1e61e72012-04-10 17:00:41 +01001741static bool i915_hangcheck_hung(struct drm_device *dev)
1742{
1743 drm_i915_private_t *dev_priv = dev->dev_private;
1744
1745 if (dev_priv->hangcheck_count++ > 1) {
1746 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1747 i915_handle_error(dev, true);
1748
1749 if (!IS_GEN2(dev)) {
1750 /* Is the chip hanging on a WAIT_FOR_EVENT?
1751 * If so we can simply poke the RB_WAIT bit
1752 * and break the hang. This should work on
1753 * all but the second generation chipsets.
1754 */
1755 if (kick_ring(&dev_priv->ring[RCS]))
1756 return false;
1757
1758 if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
1759 return false;
1760
1761 if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
1762 return false;
1763 }
1764
1765 return true;
1766 }
1767
1768 return false;
1769}
1770
Ben Gamarif65d9422009-09-14 17:48:44 -04001771/**
1772 * This is called when the chip hasn't reported back with completed
1773 * batchbuffers in a long time. The first time this is called we simply record
1774 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1775 * again, we assume the chip is wedged and try to fix it.
1776 */
1777void i915_hangcheck_elapsed(unsigned long data)
1778{
1779 struct drm_device *dev = (struct drm_device *)data;
1780 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter097354e2011-11-27 18:58:17 +01001781 uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
Chris Wilson893eead2010-10-27 14:44:35 +01001782 bool err = false;
1783
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001784 if (!i915_enable_hangcheck)
1785 return;
1786
Chris Wilson893eead2010-10-27 14:44:35 +01001787 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001788 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1789 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1790 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001791 if (err) {
1792 if (i915_hangcheck_hung(dev))
1793 return;
1794
Chris Wilson893eead2010-10-27 14:44:35 +01001795 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001796 }
1797
1798 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001799 return;
1800 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001801
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001802 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001803 instdone = I915_READ(INSTDONE);
1804 instdone1 = 0;
1805 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001806 instdone = I915_READ(INSTDONE_I965);
1807 instdone1 = I915_READ(INSTDONE1);
1808 }
Daniel Vetter097354e2011-11-27 18:58:17 +01001809 acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1810 acthd_bsd = HAS_BSD(dev) ?
1811 intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1812 acthd_blt = HAS_BLT(dev) ?
1813 intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
Ben Gamarif65d9422009-09-14 17:48:44 -04001814
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001815 if (dev_priv->last_acthd == acthd &&
Daniel Vetter097354e2011-11-27 18:58:17 +01001816 dev_priv->last_acthd_bsd == acthd_bsd &&
1817 dev_priv->last_acthd_blt == acthd_blt &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001818 dev_priv->last_instdone == instdone &&
1819 dev_priv->last_instdone1 == instdone1) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001820 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001821 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001822 } else {
1823 dev_priv->hangcheck_count = 0;
1824
1825 dev_priv->last_acthd = acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +01001826 dev_priv->last_acthd_bsd = acthd_bsd;
1827 dev_priv->last_acthd_blt = acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001828 dev_priv->last_instdone = instdone;
1829 dev_priv->last_instdone1 = instdone1;
1830 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001831
Chris Wilson893eead2010-10-27 14:44:35 +01001832repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001833 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001834 mod_timer(&dev_priv->hangcheck_timer,
1835 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001836}
1837
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838/* drm_dma.h hooks
1839*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001840static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001841{
1842 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1843
Jesse Barnes46979952011-04-07 13:53:55 -07001844 atomic_set(&dev_priv->irq_received, 0);
1845
Jesse Barnes46979952011-04-07 13:53:55 -07001846
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001847 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001848
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001849 /* XXX hotplug from PCH */
1850
1851 I915_WRITE(DEIMR, 0xffffffff);
1852 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001853 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001854
1855 /* and GT */
1856 I915_WRITE(GTIMR, 0xffffffff);
1857 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001858 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001859
1860 /* south display irq */
1861 I915_WRITE(SDEIMR, 0xffffffff);
1862 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001863 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001864}
1865
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001866static void valleyview_irq_preinstall(struct drm_device *dev)
1867{
1868 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1869 int pipe;
1870
1871 atomic_set(&dev_priv->irq_received, 0);
1872
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001873 /* VLV magic */
1874 I915_WRITE(VLV_IMR, 0);
1875 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1876 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1877 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1878
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001879 /* and GT */
1880 I915_WRITE(GTIIR, I915_READ(GTIIR));
1881 I915_WRITE(GTIIR, I915_READ(GTIIR));
1882 I915_WRITE(GTIMR, 0xffffffff);
1883 I915_WRITE(GTIER, 0x0);
1884 POSTING_READ(GTIER);
1885
1886 I915_WRITE(DPINVGTT, 0xff);
1887
1888 I915_WRITE(PORT_HOTPLUG_EN, 0);
1889 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1890 for_each_pipe(pipe)
1891 I915_WRITE(PIPESTAT(pipe), 0xffff);
1892 I915_WRITE(VLV_IIR, 0xffffffff);
1893 I915_WRITE(VLV_IMR, 0xffffffff);
1894 I915_WRITE(VLV_IER, 0x0);
1895 POSTING_READ(VLV_IER);
1896}
1897
Keith Packard7fe0b972011-09-19 13:31:02 -07001898/*
1899 * Enable digital hotplug on the PCH, and configure the DP short pulse
1900 * duration to 2ms (which is the minimum in the Display Port spec)
1901 *
1902 * This register is the same on all known PCH chips.
1903 */
1904
1905static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1906{
1907 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1908 u32 hotplug;
1909
1910 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1911 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1912 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1913 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1914 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1915 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1916}
1917
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001918static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001919{
1920 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1921 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001922 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1923 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001924 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001925 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001926
Jesse Barnes46979952011-04-07 13:53:55 -07001927 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001928 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001929
1930 /* should always can generate irq */
1931 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001932 I915_WRITE(DEIMR, dev_priv->irq_mask);
1933 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001934 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001935
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001936 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001937
1938 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001939 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001940
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001941 if (IS_GEN6(dev))
1942 render_irqs =
1943 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001944 GEN6_BSD_USER_INTERRUPT |
1945 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001946 else
1947 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001948 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001949 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001950 GT_BSD_USER_INTERRUPT;
1951 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001952 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001953
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001954 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001955 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1956 SDE_PORTB_HOTPLUG_CPT |
1957 SDE_PORTC_HOTPLUG_CPT |
1958 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001959 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001960 hotplug_mask = (SDE_CRT_HOTPLUG |
1961 SDE_PORTB_HOTPLUG |
1962 SDE_PORTC_HOTPLUG |
1963 SDE_PORTD_HOTPLUG |
1964 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001965 }
1966
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001967 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001968
1969 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001970 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1971 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001972 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001973
Keith Packard7fe0b972011-09-19 13:31:02 -07001974 ironlake_enable_pch_hotplug(dev);
1975
Jesse Barnesf97108d2010-01-29 11:27:07 -08001976 if (IS_IRONLAKE_M(dev)) {
1977 /* Clear & enable PCU event interrupts */
1978 I915_WRITE(DEIIR, DE_PCU_EVENT);
1979 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1980 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1981 }
1982
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001983 return 0;
1984}
1985
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001986static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001987{
1988 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1989 /* enable kind of interrupts always enabled */
1990 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1991 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1992 DE_PLANEB_FLIP_DONE_IVB;
1993 u32 render_irqs;
1994 u32 hotplug_mask;
1995
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001996 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1997 dev_priv->irq_mask = ~display_mask;
1998
1999 /* should always can generate irq */
2000 I915_WRITE(DEIIR, I915_READ(DEIIR));
2001 I915_WRITE(DEIMR, dev_priv->irq_mask);
2002 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
2003 DE_PIPEB_VBLANK_IVB);
2004 POSTING_READ(DEIER);
2005
2006 dev_priv->gt_irq_mask = ~0;
2007
2008 I915_WRITE(GTIIR, I915_READ(GTIIR));
2009 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2010
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002011 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2012 GEN6_BLITTER_USER_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002013 I915_WRITE(GTIER, render_irqs);
2014 POSTING_READ(GTIER);
2015
2016 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2017 SDE_PORTB_HOTPLUG_CPT |
2018 SDE_PORTC_HOTPLUG_CPT |
2019 SDE_PORTD_HOTPLUG_CPT);
2020 dev_priv->pch_irq_mask = ~hotplug_mask;
2021
2022 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2023 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
2024 I915_WRITE(SDEIER, hotplug_mask);
2025 POSTING_READ(SDEIER);
2026
Keith Packard7fe0b972011-09-19 13:31:02 -07002027 ironlake_enable_pch_hotplug(dev);
2028
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002029 return 0;
2030}
2031
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002032static int valleyview_irq_postinstall(struct drm_device *dev)
2033{
2034 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2035 u32 render_irqs;
2036 u32 enable_mask;
2037 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2038 u16 msid;
2039
2040 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
2041 enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2042 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2043
2044 dev_priv->irq_mask = ~enable_mask;
2045
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002046 dev_priv->pipestat[0] = 0;
2047 dev_priv->pipestat[1] = 0;
2048
2049 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2050
2051 /* Hack for broken MSIs on VLV */
2052 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2053 pci_read_config_word(dev->pdev, 0x98, &msid);
2054 msid &= 0xff; /* mask out delivery bits */
2055 msid |= (1<<14);
2056 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2057
2058 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2059 I915_WRITE(VLV_IER, enable_mask);
2060 I915_WRITE(VLV_IIR, 0xffffffff);
2061 I915_WRITE(PIPESTAT(0), 0xffff);
2062 I915_WRITE(PIPESTAT(1), 0xffff);
2063 POSTING_READ(VLV_IER);
2064
2065 I915_WRITE(VLV_IIR, 0xffffffff);
2066 I915_WRITE(VLV_IIR, 0xffffffff);
2067
2068 render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
2069 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002070 GT_GEN6_BLT_USER_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002071 GT_GEN6_BSD_USER_INTERRUPT |
2072 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
2073 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
2074 GT_PIPE_NOTIFY |
2075 GT_RENDER_CS_ERROR_INTERRUPT |
2076 GT_SYNC_STATUS |
2077 GT_USER_INTERRUPT;
2078
2079 dev_priv->gt_irq_mask = ~render_irqs;
2080
2081 I915_WRITE(GTIIR, I915_READ(GTIIR));
2082 I915_WRITE(GTIIR, I915_READ(GTIIR));
2083 I915_WRITE(GTIMR, 0);
2084 I915_WRITE(GTIER, render_irqs);
2085 POSTING_READ(GTIER);
2086
2087 /* ack & enable invalid PTE error interrupts */
2088#if 0 /* FIXME: add support to irq handler for checking these bits */
2089 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2090 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2091#endif
2092
2093 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2094#if 0 /* FIXME: check register definitions; some have moved */
2095 /* Note HDMI and DP share bits */
2096 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2097 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2098 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2099 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2100 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2101 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2102 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2103 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2104 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2105 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2106 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2107 hotplug_en |= CRT_HOTPLUG_INT_EN;
2108 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2109 }
2110#endif
2111
2112 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2113
2114 return 0;
2115}
2116
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002117static void valleyview_irq_uninstall(struct drm_device *dev)
2118{
2119 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2120 int pipe;
2121
2122 if (!dev_priv)
2123 return;
2124
2125 dev_priv->vblank_pipe = 0;
2126
2127 for_each_pipe(pipe)
2128 I915_WRITE(PIPESTAT(pipe), 0xffff);
2129
2130 I915_WRITE(HWSTAM, 0xffffffff);
2131 I915_WRITE(PORT_HOTPLUG_EN, 0);
2132 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2133 for_each_pipe(pipe)
2134 I915_WRITE(PIPESTAT(pipe), 0xffff);
2135 I915_WRITE(VLV_IIR, 0xffffffff);
2136 I915_WRITE(VLV_IMR, 0xffffffff);
2137 I915_WRITE(VLV_IER, 0x0);
2138 POSTING_READ(VLV_IER);
2139}
2140
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002141static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002142{
2143 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002144
2145 if (!dev_priv)
2146 return;
2147
2148 dev_priv->vblank_pipe = 0;
2149
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002150 I915_WRITE(HWSTAM, 0xffffffff);
2151
2152 I915_WRITE(DEIMR, 0xffffffff);
2153 I915_WRITE(DEIER, 0x0);
2154 I915_WRITE(DEIIR, I915_READ(DEIIR));
2155
2156 I915_WRITE(GTIMR, 0xffffffff);
2157 I915_WRITE(GTIER, 0x0);
2158 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002159
2160 I915_WRITE(SDEIMR, 0xffffffff);
2161 I915_WRITE(SDEIER, 0x0);
2162 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002163}
2164
Chris Wilsonc2798b12012-04-22 21:13:57 +01002165static void i8xx_irq_preinstall(struct drm_device * dev)
2166{
2167 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2168 int pipe;
2169
2170 atomic_set(&dev_priv->irq_received, 0);
2171
2172 for_each_pipe(pipe)
2173 I915_WRITE(PIPESTAT(pipe), 0);
2174 I915_WRITE16(IMR, 0xffff);
2175 I915_WRITE16(IER, 0x0);
2176 POSTING_READ16(IER);
2177}
2178
2179static int i8xx_irq_postinstall(struct drm_device *dev)
2180{
2181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2182
2183 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2184
2185 dev_priv->pipestat[0] = 0;
2186 dev_priv->pipestat[1] = 0;
2187
2188 I915_WRITE16(EMR,
2189 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2190
2191 /* Unmask the interrupts that we always want on. */
2192 dev_priv->irq_mask =
2193 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2194 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2195 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2196 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2197 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2198 I915_WRITE16(IMR, dev_priv->irq_mask);
2199
2200 I915_WRITE16(IER,
2201 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2202 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2203 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2204 I915_USER_INTERRUPT);
2205 POSTING_READ16(IER);
2206
2207 return 0;
2208}
2209
2210static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2211{
2212 struct drm_device *dev = (struct drm_device *) arg;
2213 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2214 struct drm_i915_master_private *master_priv;
2215 u16 iir, new_iir;
2216 u32 pipe_stats[2];
2217 unsigned long irqflags;
2218 int irq_received;
2219 int pipe;
2220 u16 flip_mask =
2221 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2222 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2223
2224 atomic_inc(&dev_priv->irq_received);
2225
2226 iir = I915_READ16(IIR);
2227 if (iir == 0)
2228 return IRQ_NONE;
2229
2230 while (iir & ~flip_mask) {
2231 /* Can't rely on pipestat interrupt bit in iir as it might
2232 * have been cleared after the pipestat interrupt was received.
2233 * It doesn't set the bit in iir again, but it still produces
2234 * interrupts (for non-MSI).
2235 */
2236 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2237 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2238 i915_handle_error(dev, false);
2239
2240 for_each_pipe(pipe) {
2241 int reg = PIPESTAT(pipe);
2242 pipe_stats[pipe] = I915_READ(reg);
2243
2244 /*
2245 * Clear the PIPE*STAT regs before the IIR
2246 */
2247 if (pipe_stats[pipe] & 0x8000ffff) {
2248 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2249 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2250 pipe_name(pipe));
2251 I915_WRITE(reg, pipe_stats[pipe]);
2252 irq_received = 1;
2253 }
2254 }
2255 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2256
2257 I915_WRITE16(IIR, iir & ~flip_mask);
2258 new_iir = I915_READ16(IIR); /* Flush posted writes */
2259
2260 if (dev->primary->master) {
2261 master_priv = dev->primary->master->driver_priv;
2262 if (master_priv->sarea_priv)
2263 master_priv->sarea_priv->last_dispatch =
2264 READ_BREADCRUMB(dev_priv);
2265 }
2266
2267 if (iir & I915_USER_INTERRUPT)
2268 notify_ring(dev, &dev_priv->ring[RCS]);
2269
2270 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2271 drm_handle_vblank(dev, 0)) {
2272 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2273 intel_prepare_page_flip(dev, 0);
2274 intel_finish_page_flip(dev, 0);
2275 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2276 }
2277 }
2278
2279 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2280 drm_handle_vblank(dev, 1)) {
2281 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2282 intel_prepare_page_flip(dev, 1);
2283 intel_finish_page_flip(dev, 1);
2284 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2285 }
2286 }
2287
2288 iir = new_iir;
2289 }
2290
2291 return IRQ_HANDLED;
2292}
2293
2294static void i8xx_irq_uninstall(struct drm_device * dev)
2295{
2296 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2297 int pipe;
2298
2299 dev_priv->vblank_pipe = 0;
2300
2301 for_each_pipe(pipe) {
2302 /* Clear enable bits; then clear status bits */
2303 I915_WRITE(PIPESTAT(pipe), 0);
2304 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2305 }
2306 I915_WRITE16(IMR, 0xffff);
2307 I915_WRITE16(IER, 0x0);
2308 I915_WRITE16(IIR, I915_READ16(IIR));
2309}
2310
Chris Wilsona266c7d2012-04-24 22:59:44 +01002311static void i915_irq_preinstall(struct drm_device * dev)
2312{
2313 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2314 int pipe;
2315
2316 atomic_set(&dev_priv->irq_received, 0);
2317
2318 if (I915_HAS_HOTPLUG(dev)) {
2319 I915_WRITE(PORT_HOTPLUG_EN, 0);
2320 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2321 }
2322
Chris Wilson00d98eb2012-04-24 22:59:48 +01002323 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002324 for_each_pipe(pipe)
2325 I915_WRITE(PIPESTAT(pipe), 0);
2326 I915_WRITE(IMR, 0xffffffff);
2327 I915_WRITE(IER, 0x0);
2328 POSTING_READ(IER);
2329}
2330
2331static int i915_irq_postinstall(struct drm_device *dev)
2332{
2333 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002334 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002335
2336 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2337
Chris Wilsona266c7d2012-04-24 22:59:44 +01002338 dev_priv->pipestat[0] = 0;
2339 dev_priv->pipestat[1] = 0;
2340
Chris Wilson38bde182012-04-24 22:59:50 +01002341 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2342
2343 /* Unmask the interrupts that we always want on. */
2344 dev_priv->irq_mask =
2345 ~(I915_ASLE_INTERRUPT |
2346 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2347 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2348 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2349 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2350 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2351
2352 enable_mask =
2353 I915_ASLE_INTERRUPT |
2354 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2355 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2356 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2357 I915_USER_INTERRUPT;
2358
Chris Wilsona266c7d2012-04-24 22:59:44 +01002359 if (I915_HAS_HOTPLUG(dev)) {
2360 /* Enable in IER... */
2361 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2362 /* and unmask in IMR */
2363 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2364 }
2365
Chris Wilsona266c7d2012-04-24 22:59:44 +01002366 I915_WRITE(IMR, dev_priv->irq_mask);
2367 I915_WRITE(IER, enable_mask);
2368 POSTING_READ(IER);
2369
2370 if (I915_HAS_HOTPLUG(dev)) {
2371 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2372
Chris Wilsona266c7d2012-04-24 22:59:44 +01002373 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2374 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2375 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2376 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2377 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2378 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2379 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2380 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2381 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2382 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2383 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2384 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002385 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2386 }
2387
2388 /* Ignore TV since it's buggy */
2389
2390 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2391 }
2392
2393 intel_opregion_enable_asle(dev);
2394
2395 return 0;
2396}
2397
2398static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2399{
2400 struct drm_device *dev = (struct drm_device *) arg;
2401 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2402 struct drm_i915_master_private *master_priv;
Chris Wilson8291ee92012-04-24 22:59:47 +01002403 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002404 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002405 u32 flip_mask =
2406 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2407 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2408 u32 flip[2] = {
2409 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2410 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2411 };
2412 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002413
2414 atomic_inc(&dev_priv->irq_received);
2415
2416 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002417 do {
2418 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002419 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002420
2421 /* Can't rely on pipestat interrupt bit in iir as it might
2422 * have been cleared after the pipestat interrupt was received.
2423 * It doesn't set the bit in iir again, but it still produces
2424 * interrupts (for non-MSI).
2425 */
2426 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2427 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2428 i915_handle_error(dev, false);
2429
2430 for_each_pipe(pipe) {
2431 int reg = PIPESTAT(pipe);
2432 pipe_stats[pipe] = I915_READ(reg);
2433
Chris Wilson38bde182012-04-24 22:59:50 +01002434 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002435 if (pipe_stats[pipe] & 0x8000ffff) {
2436 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2437 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2438 pipe_name(pipe));
2439 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002440 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002441 }
2442 }
2443 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2444
2445 if (!irq_received)
2446 break;
2447
Chris Wilsona266c7d2012-04-24 22:59:44 +01002448 /* Consume port. Then clear IIR or we'll miss events */
2449 if ((I915_HAS_HOTPLUG(dev)) &&
2450 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2451 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2452
2453 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2454 hotplug_status);
2455 if (hotplug_status & dev_priv->hotplug_supported_mask)
2456 queue_work(dev_priv->wq,
2457 &dev_priv->hotplug_work);
2458
2459 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002460 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002461 }
2462
Chris Wilson38bde182012-04-24 22:59:50 +01002463 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002464 new_iir = I915_READ(IIR); /* Flush posted writes */
2465
Chris Wilsona266c7d2012-04-24 22:59:44 +01002466 if (iir & I915_USER_INTERRUPT)
2467 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002468
Chris Wilsona266c7d2012-04-24 22:59:44 +01002469 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002470 int plane = pipe;
2471 if (IS_MOBILE(dev))
2472 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002473 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002474 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002475 if (iir & flip[plane]) {
2476 intel_prepare_page_flip(dev, plane);
2477 intel_finish_page_flip(dev, pipe);
2478 flip_mask &= ~flip[plane];
2479 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002480 }
2481
2482 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2483 blc_event = true;
2484 }
2485
Chris Wilsona266c7d2012-04-24 22:59:44 +01002486 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2487 intel_opregion_asle_intr(dev);
2488
2489 /* With MSI, interrupts are only generated when iir
2490 * transitions from zero to nonzero. If another bit got
2491 * set while we were handling the existing iir bits, then
2492 * we would never get another interrupt.
2493 *
2494 * This is fine on non-MSI as well, as if we hit this path
2495 * we avoid exiting the interrupt handler only to generate
2496 * another one.
2497 *
2498 * Note that for MSI this could cause a stray interrupt report
2499 * if an interrupt landed in the time between writing IIR and
2500 * the posting read. This should be rare enough to never
2501 * trigger the 99% of 100,000 interrupts test for disabling
2502 * stray interrupts.
2503 */
Chris Wilson38bde182012-04-24 22:59:50 +01002504 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002505 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002506 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002507
Chris Wilson8291ee92012-04-24 22:59:47 +01002508 if (dev->primary->master) {
2509 master_priv = dev->primary->master->driver_priv;
2510 if (master_priv->sarea_priv)
2511 master_priv->sarea_priv->last_dispatch =
2512 READ_BREADCRUMB(dev_priv);
2513 }
2514
Chris Wilsona266c7d2012-04-24 22:59:44 +01002515 return ret;
2516}
2517
2518static void i915_irq_uninstall(struct drm_device * dev)
2519{
2520 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2521 int pipe;
2522
Chris Wilsona266c7d2012-04-24 22:59:44 +01002523 dev_priv->vblank_pipe = 0;
2524
2525 if (I915_HAS_HOTPLUG(dev)) {
2526 I915_WRITE(PORT_HOTPLUG_EN, 0);
2527 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2528 }
2529
Chris Wilson00d98eb2012-04-24 22:59:48 +01002530 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002531 for_each_pipe(pipe) {
2532 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002533 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002534 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2535 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002536 I915_WRITE(IMR, 0xffffffff);
2537 I915_WRITE(IER, 0x0);
2538
Chris Wilsona266c7d2012-04-24 22:59:44 +01002539 I915_WRITE(IIR, I915_READ(IIR));
2540}
2541
2542static void i965_irq_preinstall(struct drm_device * dev)
2543{
2544 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2545 int pipe;
2546
2547 atomic_set(&dev_priv->irq_received, 0);
2548
2549 if (I915_HAS_HOTPLUG(dev)) {
2550 I915_WRITE(PORT_HOTPLUG_EN, 0);
2551 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2552 }
2553
2554 I915_WRITE(HWSTAM, 0xeffe);
2555 for_each_pipe(pipe)
2556 I915_WRITE(PIPESTAT(pipe), 0);
2557 I915_WRITE(IMR, 0xffffffff);
2558 I915_WRITE(IER, 0x0);
2559 POSTING_READ(IER);
2560}
2561
2562static int i965_irq_postinstall(struct drm_device *dev)
2563{
2564 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002565 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002566 u32 error_mask;
2567
2568 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2569
2570 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002571 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2572 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2573 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2574 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2575 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2576 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2577
2578 enable_mask = ~dev_priv->irq_mask;
2579 enable_mask |= I915_USER_INTERRUPT;
2580
2581 if (IS_G4X(dev))
2582 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002583
2584 dev_priv->pipestat[0] = 0;
2585 dev_priv->pipestat[1] = 0;
2586
2587 if (I915_HAS_HOTPLUG(dev)) {
2588 /* Enable in IER... */
2589 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2590 /* and unmask in IMR */
2591 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2592 }
2593
2594 /*
2595 * Enable some error detection, note the instruction error mask
2596 * bit is reserved, so we leave it masked.
2597 */
2598 if (IS_G4X(dev)) {
2599 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2600 GM45_ERROR_MEM_PRIV |
2601 GM45_ERROR_CP_PRIV |
2602 I915_ERROR_MEMORY_REFRESH);
2603 } else {
2604 error_mask = ~(I915_ERROR_PAGE_TABLE |
2605 I915_ERROR_MEMORY_REFRESH);
2606 }
2607 I915_WRITE(EMR, error_mask);
2608
2609 I915_WRITE(IMR, dev_priv->irq_mask);
2610 I915_WRITE(IER, enable_mask);
2611 POSTING_READ(IER);
2612
2613 if (I915_HAS_HOTPLUG(dev)) {
2614 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2615
2616 /* Note HDMI and DP share bits */
2617 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2618 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2619 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2620 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2621 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2622 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2623 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2624 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2625 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2626 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2627 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2628 hotplug_en |= CRT_HOTPLUG_INT_EN;
2629
2630 /* Programming the CRT detection parameters tends
2631 to generate a spurious hotplug event about three
2632 seconds later. So just do it once.
2633 */
2634 if (IS_G4X(dev))
2635 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2636 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2637 }
2638
2639 /* Ignore TV since it's buggy */
2640
2641 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2642 }
2643
2644 intel_opregion_enable_asle(dev);
2645
2646 return 0;
2647}
2648
2649static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2650{
2651 struct drm_device *dev = (struct drm_device *) arg;
2652 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2653 struct drm_i915_master_private *master_priv;
2654 u32 iir, new_iir;
2655 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002656 unsigned long irqflags;
2657 int irq_received;
2658 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002659
2660 atomic_inc(&dev_priv->irq_received);
2661
2662 iir = I915_READ(IIR);
2663
Chris Wilsona266c7d2012-04-24 22:59:44 +01002664 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002665 bool blc_event = false;
2666
Chris Wilsona266c7d2012-04-24 22:59:44 +01002667 irq_received = iir != 0;
2668
2669 /* Can't rely on pipestat interrupt bit in iir as it might
2670 * have been cleared after the pipestat interrupt was received.
2671 * It doesn't set the bit in iir again, but it still produces
2672 * interrupts (for non-MSI).
2673 */
2674 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2675 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2676 i915_handle_error(dev, false);
2677
2678 for_each_pipe(pipe) {
2679 int reg = PIPESTAT(pipe);
2680 pipe_stats[pipe] = I915_READ(reg);
2681
2682 /*
2683 * Clear the PIPE*STAT regs before the IIR
2684 */
2685 if (pipe_stats[pipe] & 0x8000ffff) {
2686 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2687 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2688 pipe_name(pipe));
2689 I915_WRITE(reg, pipe_stats[pipe]);
2690 irq_received = 1;
2691 }
2692 }
2693 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2694
2695 if (!irq_received)
2696 break;
2697
2698 ret = IRQ_HANDLED;
2699
2700 /* Consume port. Then clear IIR or we'll miss events */
2701 if ((I915_HAS_HOTPLUG(dev)) &&
2702 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2703 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2704
2705 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2706 hotplug_status);
2707 if (hotplug_status & dev_priv->hotplug_supported_mask)
2708 queue_work(dev_priv->wq,
2709 &dev_priv->hotplug_work);
2710
2711 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2712 I915_READ(PORT_HOTPLUG_STAT);
2713 }
2714
2715 I915_WRITE(IIR, iir);
2716 new_iir = I915_READ(IIR); /* Flush posted writes */
2717
Chris Wilsona266c7d2012-04-24 22:59:44 +01002718 if (iir & I915_USER_INTERRUPT)
2719 notify_ring(dev, &dev_priv->ring[RCS]);
2720 if (iir & I915_BSD_USER_INTERRUPT)
2721 notify_ring(dev, &dev_priv->ring[VCS]);
2722
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002723 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002724 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002725
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002726 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002727 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002728
2729 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002730 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002731 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002732 i915_pageflip_stall_check(dev, pipe);
2733 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002734 }
2735
2736 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2737 blc_event = true;
2738 }
2739
2740
2741 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2742 intel_opregion_asle_intr(dev);
2743
2744 /* With MSI, interrupts are only generated when iir
2745 * transitions from zero to nonzero. If another bit got
2746 * set while we were handling the existing iir bits, then
2747 * we would never get another interrupt.
2748 *
2749 * This is fine on non-MSI as well, as if we hit this path
2750 * we avoid exiting the interrupt handler only to generate
2751 * another one.
2752 *
2753 * Note that for MSI this could cause a stray interrupt report
2754 * if an interrupt landed in the time between writing IIR and
2755 * the posting read. This should be rare enough to never
2756 * trigger the 99% of 100,000 interrupts test for disabling
2757 * stray interrupts.
2758 */
2759 iir = new_iir;
2760 }
2761
Chris Wilson2c8ba292012-04-24 22:59:46 +01002762 if (dev->primary->master) {
2763 master_priv = dev->primary->master->driver_priv;
2764 if (master_priv->sarea_priv)
2765 master_priv->sarea_priv->last_dispatch =
2766 READ_BREADCRUMB(dev_priv);
2767 }
2768
Chris Wilsona266c7d2012-04-24 22:59:44 +01002769 return ret;
2770}
2771
2772static void i965_irq_uninstall(struct drm_device * dev)
2773{
2774 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2775 int pipe;
2776
2777 if (!dev_priv)
2778 return;
2779
2780 dev_priv->vblank_pipe = 0;
2781
2782 if (I915_HAS_HOTPLUG(dev)) {
2783 I915_WRITE(PORT_HOTPLUG_EN, 0);
2784 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2785 }
2786
2787 I915_WRITE(HWSTAM, 0xffffffff);
2788 for_each_pipe(pipe)
2789 I915_WRITE(PIPESTAT(pipe), 0);
2790 I915_WRITE(IMR, 0xffffffff);
2791 I915_WRITE(IER, 0x0);
2792
2793 for_each_pipe(pipe)
2794 I915_WRITE(PIPESTAT(pipe),
2795 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2796 I915_WRITE(IIR, I915_READ(IIR));
2797}
2798
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002799void intel_irq_init(struct drm_device *dev)
2800{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002801 struct drm_i915_private *dev_priv = dev->dev_private;
2802
2803 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2804 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2805 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
2806
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002807 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2808 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002809 if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
2810 IS_VALLEYVIEW(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002811 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2812 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2813 }
2814
Keith Packardc3613de2011-08-12 17:05:54 -07002815 if (drm_core_check_feature(dev, DRIVER_MODESET))
2816 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2817 else
2818 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002819 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2820
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002821 if (IS_VALLEYVIEW(dev)) {
2822 dev->driver->irq_handler = valleyview_irq_handler;
2823 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2824 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2825 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2826 dev->driver->enable_vblank = valleyview_enable_vblank;
2827 dev->driver->disable_vblank = valleyview_disable_vblank;
2828 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002829 /* Share pre & uninstall handlers with ILK/SNB */
2830 dev->driver->irq_handler = ivybridge_irq_handler;
2831 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2832 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2833 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2834 dev->driver->enable_vblank = ivybridge_enable_vblank;
2835 dev->driver->disable_vblank = ivybridge_disable_vblank;
2836 } else if (HAS_PCH_SPLIT(dev)) {
2837 dev->driver->irq_handler = ironlake_irq_handler;
2838 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2839 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2840 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2841 dev->driver->enable_vblank = ironlake_enable_vblank;
2842 dev->driver->disable_vblank = ironlake_disable_vblank;
2843 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002844 if (INTEL_INFO(dev)->gen == 2) {
2845 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2846 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2847 dev->driver->irq_handler = i8xx_irq_handler;
2848 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002849 } else if (INTEL_INFO(dev)->gen == 3) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002850 /* IIR "flip pending" means done if this bit is set */
2851 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
2852
Chris Wilsona266c7d2012-04-24 22:59:44 +01002853 dev->driver->irq_preinstall = i915_irq_preinstall;
2854 dev->driver->irq_postinstall = i915_irq_postinstall;
2855 dev->driver->irq_uninstall = i915_irq_uninstall;
2856 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002857 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002858 dev->driver->irq_preinstall = i965_irq_preinstall;
2859 dev->driver->irq_postinstall = i965_irq_postinstall;
2860 dev->driver->irq_uninstall = i965_irq_uninstall;
2861 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002862 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002863 dev->driver->enable_vblank = i915_enable_vblank;
2864 dev->driver->disable_vblank = i915_disable_vblank;
2865 }
2866}