blob: aad18e6768262bfeb995a7e8ddc568a2ef3f6487 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
Jerome Glissebb635562012-05-09 15:34:46 +0200104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100106/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher1b370782011-11-17 20:13:28 -0500112/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200113#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Alex Deucher4d756582012-09-27 15:08:35 -0400126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400130
Christian Königf2ba57b2013-04-08 12:41:29 +0200131/* R600+ */
132#define R600_RING_TYPE_UVD_INDEX 5
133
Jerome Glisse721604a2012-01-05 22:11:05 -0500134/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200135#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200136#define RADEON_VA_RESERVED_SIZE (8 << 20)
137#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500138
Alex Deucherec46c762013-01-03 12:07:30 -0500139/* reset flags */
140#define RADEON_RESET_GFX (1 << 0)
141#define RADEON_RESET_COMPUTE (1 << 1)
142#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500143#define RADEON_RESET_CP (1 << 3)
144#define RADEON_RESET_GRBM (1 << 4)
145#define RADEON_RESET_DMA1 (1 << 5)
146#define RADEON_RESET_RLC (1 << 6)
147#define RADEON_RESET_SEM (1 << 7)
148#define RADEON_RESET_IH (1 << 8)
149#define RADEON_RESET_VMC (1 << 9)
150#define RADEON_RESET_MC (1 << 10)
151#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500152
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153/*
154 * Errata workarounds.
155 */
156enum radeon_pll_errata {
157 CHIP_ERRATA_R300_CG = 0x00000001,
158 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
159 CHIP_ERRATA_PLL_DELAY = 0x00000004
160};
161
162
163struct radeon_device;
164
165
166/*
167 * BIOS.
168 */
169bool radeon_get_bios(struct radeon_device *rdev);
170
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500171/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000172 * Dummy page
173 */
174struct radeon_dummy_page {
175 struct page *page;
176 dma_addr_t addr;
177};
178int radeon_dummy_page_init(struct radeon_device *rdev);
179void radeon_dummy_page_fini(struct radeon_device *rdev);
180
181
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182/*
183 * Clocks
184 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185struct radeon_clock {
186 struct radeon_pll p1pll;
187 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500188 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 struct radeon_pll spll;
190 struct radeon_pll mpll;
191 /* 10 Khz units */
192 uint32_t default_mclk;
193 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500194 uint32_t default_dispclk;
195 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400196 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197};
198
Rafał Miłecki74338742009-11-03 00:53:02 +0100199/*
200 * Power management
201 */
202int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500203void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100204void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400205void radeon_pm_suspend(struct radeon_device *rdev);
206void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500207void radeon_combios_get_power_modes(struct radeon_device *rdev);
208void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200209int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
210 u8 clock_type,
211 u32 clock,
212 bool strobe_mode,
213 struct atom_clock_dividers *dividers);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400214void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400215void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500216extern int rv6xx_get_temp(struct radeon_device *rdev);
217extern int rv770_get_temp(struct radeon_device *rdev);
218extern int evergreen_get_temp(struct radeon_device *rdev);
219extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400220extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500221extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
222 unsigned *bankh, unsigned *mtaspect,
223 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000224
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225/*
226 * Fences.
227 */
228struct radeon_fence_driver {
229 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000230 uint64_t gpu_addr;
231 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200232 /* sync_seq is protected by ring emission lock */
233 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200234 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200235 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100236 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237};
238
239struct radeon_fence {
240 struct radeon_device *rdev;
241 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200243 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400244 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200245 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246};
247
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000248int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
249int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500251void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200252int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400253void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254bool radeon_fence_signaled(struct radeon_fence *fence);
255int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200256int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500257int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200258int radeon_fence_wait_any(struct radeon_device *rdev,
259 struct radeon_fence **fences,
260 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
262void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200263unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200264bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
265void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
266static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
267 struct radeon_fence *b)
268{
269 if (!a) {
270 return b;
271 }
272
273 if (!b) {
274 return a;
275 }
276
277 BUG_ON(a->ring != b->ring);
278
279 if (a->seq > b->seq) {
280 return a;
281 } else {
282 return b;
283 }
284}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285
Christian Königee60e292012-08-09 16:21:08 +0200286static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
287 struct radeon_fence *b)
288{
289 if (!a) {
290 return false;
291 }
292
293 if (!b) {
294 return true;
295 }
296
297 BUG_ON(a->ring != b->ring);
298
299 return a->seq < b->seq;
300}
301
Dave Airliee024e112009-06-24 09:48:08 +1000302/*
303 * Tiling registers
304 */
305struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100306 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000307};
308
309#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310
311/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100314struct radeon_mman {
315 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000316 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100317 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100318 bool mem_global_referenced;
319 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100320};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321
Jerome Glisse721604a2012-01-05 22:11:05 -0500322/* bo virtual address in a specific vm */
323struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200324 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500325 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500326 uint64_t soffset;
327 uint64_t eoffset;
328 uint32_t flags;
329 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200330 unsigned ref_count;
331
332 /* protected by vm mutex */
333 struct list_head vm_list;
334
335 /* constant after initialization */
336 struct radeon_vm *vm;
337 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500338};
339
Jerome Glisse4c788672009-11-20 14:29:23 +0100340struct radeon_bo {
341 /* Protected by gem.mutex */
342 struct list_head list;
343 /* Protected by tbo.reserved */
Jerome Glisse312ea8da2009-12-07 15:52:58 +0100344 u32 placements[3];
345 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100346 struct ttm_buffer_object tbo;
347 struct ttm_bo_kmap_obj kmap;
348 unsigned pin_count;
349 void *kptr;
350 u32 tiling_flags;
351 u32 pitch;
352 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500353 /* list of all virtual address to which this bo
354 * is associated to
355 */
356 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100357 /* Constant after initialization */
358 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100359 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100360
Jerome Glisse409851f2013-04-25 22:29:27 -0400361 struct ttm_bo_kmap_obj dma_buf_vmap;
362 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100363};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100364#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100365
366struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000367 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100368 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200370 bool written;
371 unsigned domain;
372 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100373 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374};
375
Jerome Glisse409851f2013-04-25 22:29:27 -0400376int radeon_gem_debugfs_init(struct radeon_device *rdev);
377
Jerome Glisseb15ba512011-11-15 11:48:34 -0500378/* sub-allocation manager, it has to be protected by another lock.
379 * By conception this is an helper for other part of the driver
380 * like the indirect buffer or semaphore, which both have their
381 * locking.
382 *
383 * Principe is simple, we keep a list of sub allocation in offset
384 * order (first entry has offset == 0, last entry has the highest
385 * offset).
386 *
387 * When allocating new object we first check if there is room at
388 * the end total_size - (last_object_offset + last_object_size) >=
389 * alloc_size. If so we allocate new object there.
390 *
391 * When there is not enough room at the end, we start waiting for
392 * each sub object until we reach object_offset+object_size >=
393 * alloc_size, this object then become the sub object we return.
394 *
395 * Alignment can't be bigger than page size.
396 *
397 * Hole are not considered for allocation to keep things simple.
398 * Assumption is that there won't be hole (all object on same
399 * alignment).
400 */
401struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200402 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500403 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200404 struct list_head *hole;
405 struct list_head flist[RADEON_NUM_RINGS];
406 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500407 unsigned size;
408 uint64_t gpu_addr;
409 void *cpu_ptr;
410 uint32_t domain;
Alex Deucherf92c99d2013-07-12 15:46:09 -0400411 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500412};
413
414struct radeon_sa_bo;
415
416/* sub-allocation buffer */
417struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200418 struct list_head olist;
419 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500420 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200421 unsigned soffset;
422 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200423 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500424};
425
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426/*
427 * GEM objects.
428 */
429struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100430 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431 struct list_head objects;
432};
433
434int radeon_gem_init(struct radeon_device *rdev);
435void radeon_gem_fini(struct radeon_device *rdev);
436int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100437 int alignment, int initial_domain,
438 bool discardable, bool kernel,
439 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200440
Dave Airlieff72145b2011-02-07 12:16:14 +1000441int radeon_mode_dumb_create(struct drm_file *file_priv,
442 struct drm_device *dev,
443 struct drm_mode_create_dumb *args);
444int radeon_mode_dumb_mmap(struct drm_file *filp,
445 struct drm_device *dev,
446 uint32_t handle, uint64_t *offset_p);
447int radeon_mode_dumb_destroy(struct drm_file *file_priv,
448 struct drm_device *dev,
449 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200450
451/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500452 * Semaphores.
453 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500454/* everything here is constant */
455struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200456 struct radeon_sa_bo *sa_bo;
457 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500458 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500459};
460
Jerome Glissec1341e52011-12-21 12:13:47 -0500461int radeon_semaphore_create(struct radeon_device *rdev,
462 struct radeon_semaphore **semaphore);
463void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
464 struct radeon_semaphore *semaphore);
465void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
466 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200467int radeon_semaphore_sync_rings(struct radeon_device *rdev,
468 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200469 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500470void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200471 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200472 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500473
474/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475 * GART structures, functions & helpers
476 */
477struct radeon_mc;
478
Matt Turnera77f1712009-10-14 00:34:41 -0400479#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000480#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400481#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500482#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400483
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484struct radeon_gart {
485 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400486 struct radeon_bo *robj;
487 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488 unsigned num_gpu_pages;
489 unsigned num_cpu_pages;
490 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200491 struct page **pages;
492 dma_addr_t *pages_addr;
493 bool ready;
494};
495
496int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
497void radeon_gart_table_ram_free(struct radeon_device *rdev);
498int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
499void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400500int radeon_gart_table_vram_pin(struct radeon_device *rdev);
501void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502int radeon_gart_init(struct radeon_device *rdev);
503void radeon_gart_fini(struct radeon_device *rdev);
504void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
505 int pages);
506int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500507 int pages, struct page **pagelist,
508 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400509void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200510
511
512/*
513 * GPU MC structures, functions & helpers
514 */
515struct radeon_mc {
516 resource_size_t aper_size;
517 resource_size_t aper_base;
518 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000519 /* for some chips with <= 32MB we need to lie
520 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000521 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000522 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000523 u64 gtt_size;
524 u64 gtt_start;
525 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000526 u64 vram_start;
527 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000529 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530 int vram_mtrr;
531 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000532 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400533 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400534 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535};
536
Alex Deucher06b64762010-01-05 11:27:29 -0500537bool radeon_combios_sideport_present(struct radeon_device *rdev);
538bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539
540/*
541 * GPU scratch registers structures, functions & helpers
542 */
543struct radeon_scratch {
544 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400545 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200546 bool free[32];
547 uint32_t reg[32];
548};
549
550int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
551void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
552
553
554/*
555 * IRQS.
556 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500557
558struct radeon_unpin_work {
559 struct work_struct work;
560 struct radeon_device *rdev;
561 int crtc_id;
562 struct radeon_fence *fence;
563 struct drm_pending_vblank_event *event;
564 struct radeon_bo *old_rbo;
565 u64 new_crtc_base;
566};
567
568struct r500_irq_stat_regs {
569 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400570 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500571};
572
573struct r600_irq_stat_regs {
574 u32 disp_int;
575 u32 disp_int_cont;
576 u32 disp_int_cont2;
577 u32 d1grph_int;
578 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400579 u32 hdmi0_status;
580 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500581};
582
583struct evergreen_irq_stat_regs {
584 u32 disp_int;
585 u32 disp_int_cont;
586 u32 disp_int_cont2;
587 u32 disp_int_cont3;
588 u32 disp_int_cont4;
589 u32 disp_int_cont5;
590 u32 d1grph_int;
591 u32 d2grph_int;
592 u32 d3grph_int;
593 u32 d4grph_int;
594 u32 d5grph_int;
595 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400596 u32 afmt_status1;
597 u32 afmt_status2;
598 u32 afmt_status3;
599 u32 afmt_status4;
600 u32 afmt_status5;
601 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500602};
603
604union radeon_irq_stat_regs {
605 struct r500_irq_stat_regs r500;
606 struct r600_irq_stat_regs r600;
607 struct evergreen_irq_stat_regs evergreen;
608};
609
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400610#define RADEON_MAX_HPD_PINS 6
611#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400612#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400613
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200615 bool installed;
616 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200617 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200618 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200619 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200620 wait_queue_head_t vblank_queue;
621 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200622 bool afmt[RADEON_MAX_AFMT_BLOCKS];
623 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624};
625
626int radeon_irq_kms_init(struct radeon_device *rdev);
627void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500628void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
629void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500630void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
631void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200632void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
633void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
634void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
635void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200636
637/*
Christian Könige32eb502011-10-23 12:56:27 +0200638 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 */
Alex Deucher74652802011-08-25 13:39:48 -0400640
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200641struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200642 struct radeon_sa_bo *sa_bo;
643 uint32_t length_dw;
644 uint64_t gpu_addr;
645 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200646 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200647 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200648 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200649 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200650 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200651 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652};
653
Christian Könige32eb502011-10-23 12:56:27 +0200654struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100655 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656 volatile uint32_t *ring;
657 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200658 unsigned rptr_offs;
659 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200660 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400661 u64 next_rptr_gpu_addr;
662 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663 unsigned wptr;
664 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200665 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200666 unsigned ring_size;
667 unsigned ring_free_dw;
668 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200669 unsigned long last_activity;
670 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200671 uint64_t gpu_addr;
672 uint32_t align_mask;
673 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200674 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500675 u32 ptr_reg_shift;
676 u32 ptr_reg_mask;
677 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400678 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500679 u64 last_semaphore_signal_addr;
680 u64 last_semaphore_wait_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200681};
682
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500683/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500684 * VM
685 */
Christian Königee60e292012-08-09 16:21:08 +0200686
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200687/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200688#define RADEON_NUM_VM 16
689
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200690/* defines number of bits in page table versus page directory,
691 * a page is 4KB so we have 12 bits offset, 9 bits in the page
692 * table and the remaining 19 bits are in the page directory */
693#define RADEON_VM_BLOCK_SIZE 9
694
695/* number of entries in page table */
696#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
697
Jerome Glisse721604a2012-01-05 22:11:05 -0500698struct radeon_vm {
699 struct list_head list;
700 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200701 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200702
703 /* contains the page directory */
704 struct radeon_sa_bo *page_directory;
705 uint64_t pd_gpu_addr;
706
707 /* array of page tables, one for each page directory entry */
708 struct radeon_sa_bo **page_tables;
709
Jerome Glisse721604a2012-01-05 22:11:05 -0500710 struct mutex mutex;
711 /* last fence for cs using this vm */
712 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200713 /* last flush or NULL if we still need to flush */
714 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500715};
716
Jerome Glisse721604a2012-01-05 22:11:05 -0500717struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200718 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500719 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200720 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500721 struct radeon_sa_manager sa_manager;
722 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500723 /* number of VMIDs */
724 unsigned nvm;
725 /* vram base address for page table entry */
726 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500727 /* is vm enabled? */
728 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500729};
730
731/*
732 * file private structure
733 */
734struct radeon_fpriv {
735 struct radeon_vm vm;
736};
737
738/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500739 * R6xx+ IH ring
740 */
741struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100742 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500743 volatile uint32_t *ring;
744 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500745 unsigned ring_size;
746 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500747 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200748 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500749 bool enabled;
750};
751
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400752struct r600_blit_cp_primitives {
753 void (*set_render_target)(struct radeon_device *rdev, int format,
754 int w, int h, u64 gpu_addr);
755 void (*cp_set_surface_sync)(struct radeon_device *rdev,
756 u32 sync_type, u32 size,
757 u64 mc_addr);
758 void (*set_shaders)(struct radeon_device *rdev);
759 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
760 void (*set_tex_resource)(struct radeon_device *rdev,
761 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400762 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400763 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
764 int x2, int y2);
765 void (*draw_auto)(struct radeon_device *rdev);
766 void (*set_default_state)(struct radeon_device *rdev);
767};
768
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000769struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100770 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400771 struct r600_blit_cp_primitives primitives;
772 int max_dim;
773 int ring_size_common;
774 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000775 u64 shader_gpu_addr;
776 u32 vs_offset, ps_offset;
777 u32 state_offset;
778 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000779};
780
Alex Deucher347e7592012-03-20 17:18:21 -0400781/*
782 * SI RLC stuff
783 */
784struct si_rlc {
785 /* for power gating */
786 struct radeon_bo *save_restore_obj;
787 uint64_t save_restore_gpu_addr;
788 /* for clear state */
789 struct radeon_bo *clear_state_obj;
790 uint64_t clear_state_gpu_addr;
791};
792
Jerome Glisse69e130a2011-12-21 12:13:46 -0500793int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200794 struct radeon_ib *ib, struct radeon_vm *vm,
795 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200796void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100797void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200798int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
799 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800int radeon_ib_pool_init(struct radeon_device *rdev);
801void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200802int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400804bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
805 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200806void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
807int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
808int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
809void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
810void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200811void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200812void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
813int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200814void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200815void radeon_ring_lockup_update(struct radeon_ring *ring);
816bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200817unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
818 uint32_t **data);
819int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
820 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200821int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500822 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
823 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200824void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825
826
Alex Deucher4d756582012-09-27 15:08:35 -0400827/* r600 async dma */
828void r600_dma_stop(struct radeon_device *rdev);
829int r600_dma_resume(struct radeon_device *rdev);
830void r600_dma_fini(struct radeon_device *rdev);
831
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500832void cayman_dma_stop(struct radeon_device *rdev);
833int cayman_dma_resume(struct radeon_device *rdev);
834void cayman_dma_fini(struct radeon_device *rdev);
835
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836/*
837 * CS.
838 */
839struct radeon_cs_reloc {
840 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100841 struct radeon_bo *robj;
842 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843 uint32_t handle;
844 uint32_t flags;
845};
846
847struct radeon_cs_chunk {
848 uint32_t chunk_id;
849 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500850 int kpage_idx[2];
851 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200852 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500853 void __user *user_ptr;
854 int last_copied_page;
855 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856};
857
858struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100859 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200860 struct radeon_device *rdev;
861 struct drm_file *filp;
862 /* chunks */
863 unsigned nchunks;
864 struct radeon_cs_chunk *chunks;
865 uint64_t *chunks_array;
866 /* IB */
867 unsigned idx;
868 /* relocations */
869 unsigned nrelocs;
870 struct radeon_cs_reloc *relocs;
871 struct radeon_cs_reloc **relocs_ptr;
872 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500873 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874 /* indices of various chunks */
875 int chunk_ib_idx;
876 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500877 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400878 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200879 struct radeon_ib ib;
880 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000882 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200883 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500884 u32 cs_flags;
885 u32 ring;
886 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887};
888
Dave Airlie513bcb42009-09-23 16:56:27 +1000889extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700890extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000891
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200892struct radeon_cs_packet {
893 unsigned idx;
894 unsigned type;
895 unsigned reg;
896 unsigned opcode;
897 int count;
898 unsigned one_reg_wr;
899};
900
901typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
902 struct radeon_cs_packet *pkt,
903 unsigned idx, unsigned reg);
904typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
905 struct radeon_cs_packet *pkt);
906
907
908/*
909 * AGP
910 */
911int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000912void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200913void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200914void radeon_agp_fini(struct radeon_device *rdev);
915
916
917/*
918 * Writeback
919 */
920struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100921 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 volatile uint32_t *wb;
923 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400924 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400925 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926};
927
Alex Deucher724c80e2010-08-27 18:25:25 -0400928#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400929#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400930#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500931#define RADEON_WB_CP1_RPTR_OFFSET 1280
932#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400933#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400934#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500935#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +0200936#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -0400937#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400938
Jerome Glissec93bb852009-07-13 21:04:08 +0200939/**
940 * struct radeon_pm - power management datas
941 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
942 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
943 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
944 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
945 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
946 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
947 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
948 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
949 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300950 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200951 * @needed_bandwidth: current bandwidth needs
952 *
953 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300954 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200955 * Equation between gpu/memory clock and available bandwidth is hw dependent
956 * (type of memory, bus size, efficiency, ...)
957 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400958
959enum radeon_pm_method {
960 PM_METHOD_PROFILE,
961 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100962};
Alex Deucherce8f5372010-05-07 15:10:16 -0400963
964enum radeon_dynpm_state {
965 DYNPM_STATE_DISABLED,
966 DYNPM_STATE_MINIMUM,
967 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000968 DYNPM_STATE_ACTIVE,
969 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400970};
971enum radeon_dynpm_action {
972 DYNPM_ACTION_NONE,
973 DYNPM_ACTION_MINIMUM,
974 DYNPM_ACTION_DOWNCLOCK,
975 DYNPM_ACTION_UPCLOCK,
976 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100977};
Alex Deucher56278a82009-12-28 13:58:44 -0500978
979enum radeon_voltage_type {
980 VOLTAGE_NONE = 0,
981 VOLTAGE_GPIO,
982 VOLTAGE_VDDC,
983 VOLTAGE_SW
984};
985
Alex Deucher0ec0e742009-12-23 13:21:58 -0500986enum radeon_pm_state_type {
987 POWER_STATE_TYPE_DEFAULT,
988 POWER_STATE_TYPE_POWERSAVE,
989 POWER_STATE_TYPE_BATTERY,
990 POWER_STATE_TYPE_BALANCED,
991 POWER_STATE_TYPE_PERFORMANCE,
992};
993
Alex Deucherce8f5372010-05-07 15:10:16 -0400994enum radeon_pm_profile_type {
995 PM_PROFILE_DEFAULT,
996 PM_PROFILE_AUTO,
997 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400998 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400999 PM_PROFILE_HIGH,
1000};
1001
1002#define PM_PROFILE_DEFAULT_IDX 0
1003#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001004#define PM_PROFILE_MID_SH_IDX 2
1005#define PM_PROFILE_HIGH_SH_IDX 3
1006#define PM_PROFILE_LOW_MH_IDX 4
1007#define PM_PROFILE_MID_MH_IDX 5
1008#define PM_PROFILE_HIGH_MH_IDX 6
1009#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001010
1011struct radeon_pm_profile {
1012 int dpms_off_ps_idx;
1013 int dpms_on_ps_idx;
1014 int dpms_off_cm_idx;
1015 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001016};
1017
Alex Deucher21a81222010-07-02 12:58:16 -04001018enum radeon_int_thermal_type {
1019 THERMAL_TYPE_NONE,
1020 THERMAL_TYPE_RV6XX,
1021 THERMAL_TYPE_RV770,
1022 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001023 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001024 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001025 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001026};
1027
Alex Deucher56278a82009-12-28 13:58:44 -05001028struct radeon_voltage {
1029 enum radeon_voltage_type type;
1030 /* gpio voltage */
1031 struct radeon_gpio_rec gpio;
1032 u32 delay; /* delay in usec from voltage drop to sclk change */
1033 bool active_high; /* voltage drop is active when bit is high */
1034 /* VDDC voltage */
1035 u8 vddc_id; /* index into vddc voltage table */
1036 u8 vddci_id; /* index into vddci voltage table */
1037 bool vddci_enabled;
1038 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001039 u16 voltage;
1040 /* evergreen+ vddci */
1041 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001042};
1043
Alex Deucherd7311172010-05-03 01:13:14 -04001044/* clock mode flags */
1045#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1046
Alex Deucher56278a82009-12-28 13:58:44 -05001047struct radeon_pm_clock_info {
1048 /* memory clock */
1049 u32 mclk;
1050 /* engine clock */
1051 u32 sclk;
1052 /* voltage info */
1053 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001054 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001055 u32 flags;
1056};
1057
Alex Deuchera48b9b42010-04-22 14:03:55 -04001058/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001059#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001060
Alex Deucher56278a82009-12-28 13:58:44 -05001061struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001062 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001063 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001064 /* number of valid clock modes in this power state */
1065 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001066 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001067 /* standardized state flags */
1068 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001069 u32 misc; /* vbios specific flags */
1070 u32 misc2; /* vbios specific flags */
1071 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001072};
1073
Rafał Miłecki27459322010-02-11 22:16:36 +00001074/*
1075 * Some modes are overclocked by very low value, accept them
1076 */
1077#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1078
Jerome Glissec93bb852009-07-13 21:04:08 +02001079struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001080 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001081 /* write locked while reprogramming mclk */
1082 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001083 u32 active_crtcs;
1084 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001085 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001086 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001087 fixed20_12 max_bandwidth;
1088 fixed20_12 igp_sideport_mclk;
1089 fixed20_12 igp_system_mclk;
1090 fixed20_12 igp_ht_link_clk;
1091 fixed20_12 igp_ht_link_width;
1092 fixed20_12 k8_bandwidth;
1093 fixed20_12 sideport_bandwidth;
1094 fixed20_12 ht_bandwidth;
1095 fixed20_12 core_bandwidth;
1096 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001097 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001098 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001099 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001100 /* number of valid power states */
1101 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001102 int current_power_state_index;
1103 int current_clock_mode_index;
1104 int requested_power_state_index;
1105 int requested_clock_mode_index;
1106 int default_power_state_index;
1107 u32 current_sclk;
1108 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001109 u16 current_vddc;
1110 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001111 u32 default_sclk;
1112 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001113 u16 default_vddc;
1114 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001115 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001116 /* selected pm method */
1117 enum radeon_pm_method pm_method;
1118 /* dynpm power management */
1119 struct delayed_work dynpm_idle_work;
1120 enum radeon_dynpm_state dynpm_state;
1121 enum radeon_dynpm_action dynpm_planned_action;
1122 unsigned long dynpm_action_timeout;
1123 bool dynpm_can_upclock;
1124 bool dynpm_can_downclock;
1125 /* profile-based power management */
1126 enum radeon_pm_profile_type profile;
1127 int profile_index;
1128 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001129 /* internal thermal controller on rv6xx+ */
1130 enum radeon_int_thermal_type int_thermal_type;
1131 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001132};
1133
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001134int radeon_pm_get_type_index(struct radeon_device *rdev,
1135 enum radeon_pm_state_type ps_type,
1136 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001137/*
1138 * UVD
1139 */
1140#define RADEON_MAX_UVD_HANDLES 10
1141#define RADEON_UVD_STACK_SIZE (1024*1024)
1142#define RADEON_UVD_HEAP_SIZE (1024*1024)
1143
1144struct radeon_uvd {
1145 struct radeon_bo *vcpu_bo;
1146 void *cpu_addr;
1147 uint64_t gpu_addr;
Christian König8ecbcde2013-07-12 10:18:09 -04001148 void *saved_bo;
1149 unsigned fw_size;
Christian Königf2ba57b2013-04-08 12:41:29 +02001150 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1151 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001152 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001153};
1154
1155int radeon_uvd_init(struct radeon_device *rdev);
1156void radeon_uvd_fini(struct radeon_device *rdev);
1157int radeon_uvd_suspend(struct radeon_device *rdev);
1158int radeon_uvd_resume(struct radeon_device *rdev);
1159int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1160 uint32_t handle, struct radeon_fence **fence);
1161int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1162 uint32_t handle, struct radeon_fence **fence);
1163void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1164void radeon_uvd_free_handles(struct radeon_device *rdev,
1165 struct drm_file *filp);
1166int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001167void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001168int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1169 unsigned vclk, unsigned dclk,
1170 unsigned vco_min, unsigned vco_max,
1171 unsigned fb_factor, unsigned fb_mask,
1172 unsigned pd_min, unsigned pd_max,
1173 unsigned pd_even,
1174 unsigned *optimal_fb_div,
1175 unsigned *optimal_vclk_div,
1176 unsigned *optimal_dclk_div);
1177int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1178 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001179
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001180struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001181 int channels;
1182 int rate;
1183 int bits_per_sample;
1184 u8 status_bits;
1185 u8 category_code;
1186};
1187
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001188/*
1189 * Benchmarking
1190 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001191void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001192
1193
1194/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001195 * Testing
1196 */
1197void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001198void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001199 struct radeon_ring *cpA,
1200 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001201void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001202
1203
1204/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001205 * Debugfs
1206 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001207struct radeon_debugfs {
1208 struct drm_info_list *files;
1209 unsigned num_files;
1210};
1211
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001212int radeon_debugfs_add_files(struct radeon_device *rdev,
1213 struct drm_info_list *files,
1214 unsigned nfiles);
1215int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001216
1217
1218/*
1219 * ASIC specific functions.
1220 */
1221struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001222 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001223 void (*fini)(struct radeon_device *rdev);
1224 int (*resume)(struct radeon_device *rdev);
1225 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001226 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001227 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001228 /* ioctl hw specific callback. Some hw might want to perform special
1229 * operation on specific ioctl. For instance on wait idle some hw
1230 * might want to perform and HDP flush through MMIO as it seems that
1231 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1232 * through ring.
1233 */
1234 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1235 /* check if 3D engine is idle */
1236 bool (*gui_idle)(struct radeon_device *rdev);
1237 /* wait for mc_idle */
1238 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001239 /* get the reference clock */
1240 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001241 /* get the gpu clock counter */
1242 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001243 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001244 struct {
1245 void (*tlb_flush)(struct radeon_device *rdev);
1246 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1247 } gart;
Christian König05b07142012-08-06 20:21:10 +02001248 struct {
1249 int (*init)(struct radeon_device *rdev);
1250 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001251
1252 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001253 void (*set_page)(struct radeon_device *rdev,
1254 struct radeon_ib *ib,
1255 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001256 uint64_t addr, unsigned count,
1257 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001258 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001259 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001260 struct {
1261 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001262 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001263 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001264 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001265 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001266 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001267 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1268 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1269 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001270 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001271 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König4c87bc22011-10-19 19:02:21 +02001272 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001273 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001274 struct {
1275 int (*set)(struct radeon_device *rdev);
1276 int (*process)(struct radeon_device *rdev);
1277 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001278 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001279 struct {
1280 /* display watermarks */
1281 void (*bandwidth_update)(struct radeon_device *rdev);
1282 /* get frame count */
1283 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1284 /* wait for vblank */
1285 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001286 /* set backlight level */
1287 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001288 /* get backlight level */
1289 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001290 /* audio callbacks */
1291 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1292 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001293 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001294 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001295 struct {
1296 int (*blit)(struct radeon_device *rdev,
1297 uint64_t src_offset,
1298 uint64_t dst_offset,
1299 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001300 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001301 u32 blit_ring_index;
1302 int (*dma)(struct radeon_device *rdev,
1303 uint64_t src_offset,
1304 uint64_t dst_offset,
1305 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001306 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001307 u32 dma_ring_index;
1308 /* method used for bo copy */
1309 int (*copy)(struct radeon_device *rdev,
1310 uint64_t src_offset,
1311 uint64_t dst_offset,
1312 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001313 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001314 /* ring used for bo copies */
1315 u32 copy_ring_index;
1316 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001317 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001318 struct {
1319 int (*set_reg)(struct radeon_device *rdev, int reg,
1320 uint32_t tiling_flags, uint32_t pitch,
1321 uint32_t offset, uint32_t obj_size);
1322 void (*clear_reg)(struct radeon_device *rdev, int reg);
1323 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001324 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001325 struct {
1326 void (*init)(struct radeon_device *rdev);
1327 void (*fini)(struct radeon_device *rdev);
1328 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1329 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1330 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001331 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001332 struct {
1333 void (*misc)(struct radeon_device *rdev);
1334 void (*prepare)(struct radeon_device *rdev);
1335 void (*finish)(struct radeon_device *rdev);
1336 void (*init_profile)(struct radeon_device *rdev);
1337 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001338 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1339 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1340 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1341 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1342 int (*get_pcie_lanes)(struct radeon_device *rdev);
1343 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1344 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001345 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deuchera02fa392012-02-23 17:53:41 -05001346 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001347 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001348 struct {
1349 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1350 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1351 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1352 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001353};
1354
Jerome Glisse21f9a432009-09-11 15:55:33 +02001355/*
1356 * Asic structures
1357 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001358struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001359 const unsigned *reg_safe_bm;
1360 unsigned reg_safe_bm_size;
1361 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001362};
1363
Jerome Glisse21f9a432009-09-11 15:55:33 +02001364struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001365 const unsigned *reg_safe_bm;
1366 unsigned reg_safe_bm_size;
1367 u32 resync_scratch;
1368 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001369};
1370
1371struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001372 unsigned max_pipes;
1373 unsigned max_tile_pipes;
1374 unsigned max_simds;
1375 unsigned max_backends;
1376 unsigned max_gprs;
1377 unsigned max_threads;
1378 unsigned max_stack_entries;
1379 unsigned max_hw_contexts;
1380 unsigned max_gs_threads;
1381 unsigned sx_max_export_size;
1382 unsigned sx_max_export_pos_size;
1383 unsigned sx_max_export_smx_size;
1384 unsigned sq_num_cf_insts;
1385 unsigned tiling_nbanks;
1386 unsigned tiling_npipes;
1387 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001388 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001389 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001390};
1391
1392struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001393 unsigned max_pipes;
1394 unsigned max_tile_pipes;
1395 unsigned max_simds;
1396 unsigned max_backends;
1397 unsigned max_gprs;
1398 unsigned max_threads;
1399 unsigned max_stack_entries;
1400 unsigned max_hw_contexts;
1401 unsigned max_gs_threads;
1402 unsigned sx_max_export_size;
1403 unsigned sx_max_export_pos_size;
1404 unsigned sx_max_export_smx_size;
1405 unsigned sq_num_cf_insts;
1406 unsigned sx_num_of_sets;
1407 unsigned sc_prim_fifo_size;
1408 unsigned sc_hiz_tile_fifo_size;
1409 unsigned sc_earlyz_tile_fifo_fize;
1410 unsigned tiling_nbanks;
1411 unsigned tiling_npipes;
1412 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001413 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001414 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001415};
1416
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001417struct evergreen_asic {
1418 unsigned num_ses;
1419 unsigned max_pipes;
1420 unsigned max_tile_pipes;
1421 unsigned max_simds;
1422 unsigned max_backends;
1423 unsigned max_gprs;
1424 unsigned max_threads;
1425 unsigned max_stack_entries;
1426 unsigned max_hw_contexts;
1427 unsigned max_gs_threads;
1428 unsigned sx_max_export_size;
1429 unsigned sx_max_export_pos_size;
1430 unsigned sx_max_export_smx_size;
1431 unsigned sq_num_cf_insts;
1432 unsigned sx_num_of_sets;
1433 unsigned sc_prim_fifo_size;
1434 unsigned sc_hiz_tile_fifo_size;
1435 unsigned sc_earlyz_tile_fifo_size;
1436 unsigned tiling_nbanks;
1437 unsigned tiling_npipes;
1438 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001439 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001440 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001441};
1442
Alex Deucherfecf1d02011-03-02 20:07:29 -05001443struct cayman_asic {
1444 unsigned max_shader_engines;
1445 unsigned max_pipes_per_simd;
1446 unsigned max_tile_pipes;
1447 unsigned max_simds_per_se;
1448 unsigned max_backends_per_se;
1449 unsigned max_texture_channel_caches;
1450 unsigned max_gprs;
1451 unsigned max_threads;
1452 unsigned max_gs_threads;
1453 unsigned max_stack_entries;
1454 unsigned sx_num_of_sets;
1455 unsigned sx_max_export_size;
1456 unsigned sx_max_export_pos_size;
1457 unsigned sx_max_export_smx_size;
1458 unsigned max_hw_contexts;
1459 unsigned sq_num_cf_insts;
1460 unsigned sc_prim_fifo_size;
1461 unsigned sc_hiz_tile_fifo_size;
1462 unsigned sc_earlyz_tile_fifo_size;
1463
1464 unsigned num_shader_engines;
1465 unsigned num_shader_pipes_per_simd;
1466 unsigned num_tile_pipes;
1467 unsigned num_simds_per_se;
1468 unsigned num_backends_per_se;
1469 unsigned backend_disable_mask_per_asic;
1470 unsigned backend_map;
1471 unsigned num_texture_channel_caches;
1472 unsigned mem_max_burst_length_bytes;
1473 unsigned mem_row_size_in_kb;
1474 unsigned shader_engine_tile_size;
1475 unsigned num_gpus;
1476 unsigned multi_gpu_tile_size;
1477
1478 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001479};
1480
Alex Deucher0a96d722012-03-20 17:18:11 -04001481struct si_asic {
1482 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001483 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001484 unsigned max_cu_per_sh;
1485 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001486 unsigned max_backends_per_se;
1487 unsigned max_texture_channel_caches;
1488 unsigned max_gprs;
1489 unsigned max_gs_threads;
1490 unsigned max_hw_contexts;
1491 unsigned sc_prim_fifo_size_frontend;
1492 unsigned sc_prim_fifo_size_backend;
1493 unsigned sc_hiz_tile_fifo_size;
1494 unsigned sc_earlyz_tile_fifo_size;
1495
Alex Deucher0a96d722012-03-20 17:18:11 -04001496 unsigned num_tile_pipes;
1497 unsigned num_backends_per_se;
1498 unsigned backend_disable_mask_per_asic;
1499 unsigned backend_map;
1500 unsigned num_texture_channel_caches;
1501 unsigned mem_max_burst_length_bytes;
1502 unsigned mem_row_size_in_kb;
1503 unsigned shader_engine_tile_size;
1504 unsigned num_gpus;
1505 unsigned multi_gpu_tile_size;
1506
1507 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001508 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001509};
1510
Jerome Glisse068a1172009-06-17 13:28:30 +02001511union radeon_asic_config {
1512 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001513 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001514 struct r600_asic r600;
1515 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001516 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001517 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001518 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001519};
1520
Daniel Vetter0a10c852010-03-11 21:19:14 +00001521/*
1522 * asic initizalization from radeon_asic.c
1523 */
1524void radeon_agp_disable(struct radeon_device *rdev);
1525int radeon_asic_init(struct radeon_device *rdev);
1526
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001527
1528/*
1529 * IOCTL.
1530 */
1531int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1532 struct drm_file *filp);
1533int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1534 struct drm_file *filp);
1535int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *file_priv);
1537int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1538 struct drm_file *file_priv);
1539int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1540 struct drm_file *file_priv);
1541int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1542 struct drm_file *file_priv);
1543int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1544 struct drm_file *filp);
1545int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1546 struct drm_file *filp);
1547int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1548 struct drm_file *filp);
1549int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1550 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001551int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1552 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001553int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001554int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1555 struct drm_file *filp);
1556int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1557 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001558
Alex Deucher16cdf042011-10-28 10:30:02 -04001559/* VRAM scratch page for HDP bug, default vram page */
1560struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001561 struct radeon_bo *robj;
1562 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001563 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001564};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001565
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001566/*
1567 * ACPI
1568 */
1569struct radeon_atif_notification_cfg {
1570 bool enabled;
1571 int command_code;
1572};
1573
1574struct radeon_atif_notifications {
1575 bool display_switch;
1576 bool expansion_mode_change;
1577 bool thermal_state;
1578 bool forced_power_state;
1579 bool system_power_state;
1580 bool display_conf_change;
1581 bool px_gfx_switch;
1582 bool brightness_change;
1583 bool dgpu_display_event;
1584};
1585
1586struct radeon_atif_functions {
1587 bool system_params;
1588 bool sbios_requests;
1589 bool select_active_disp;
1590 bool lid_state;
1591 bool get_tv_standard;
1592 bool set_tv_standard;
1593 bool get_panel_expansion_mode;
1594 bool set_panel_expansion_mode;
1595 bool temperature_change;
1596 bool graphics_device_types;
1597};
1598
1599struct radeon_atif {
1600 struct radeon_atif_notifications notifications;
1601 struct radeon_atif_functions functions;
1602 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001603 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001604};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001605
Alex Deuchere3a15922012-08-16 11:13:43 -04001606struct radeon_atcs_functions {
1607 bool get_ext_state;
1608 bool pcie_perf_req;
1609 bool pcie_dev_rdy;
1610 bool pcie_bus_width;
1611};
1612
1613struct radeon_atcs {
1614 struct radeon_atcs_functions functions;
1615};
1616
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001617/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001618 * Core structure, functions and helpers.
1619 */
1620typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1621typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1622
1623struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001624 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625 struct drm_device *ddev;
1626 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001627 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001628 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001629 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001630 enum radeon_family family;
1631 unsigned long flags;
1632 int usec_timeout;
1633 enum radeon_pll_errata pll_errata;
1634 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001635 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636 int disp_priority;
1637 /* BIOS */
1638 uint8_t *bios;
1639 bool is_atom_bios;
1640 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001641 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001642 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001643 resource_size_t rmmio_base;
1644 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001645 /* protects concurrent MM_INDEX/DATA based register access */
1646 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fbf2011-07-13 06:28:12 +00001647 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001648 radeon_rreg_t mc_rreg;
1649 radeon_wreg_t mc_wreg;
1650 radeon_rreg_t pll_rreg;
1651 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001652 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001653 radeon_rreg_t pciep_rreg;
1654 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001655 /* io port */
1656 void __iomem *rio_mem;
1657 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001658 struct radeon_clock clock;
1659 struct radeon_mc mc;
1660 struct radeon_gart gart;
1661 struct radeon_mode_info mode_info;
1662 struct radeon_scratch scratch;
1663 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001664 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001665 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001666 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001667 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001668 bool ib_pool_ready;
1669 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001670 struct radeon_irq irq;
1671 struct radeon_asic *asic;
1672 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001673 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001674 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001675 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001676 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001677 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001678 bool shutdown;
1679 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001680 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001681 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001682 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001683 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001684 const struct firmware *me_fw; /* all family ME firmware */
1685 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001686 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001687 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001688 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001689 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001690 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001691 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001692 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001693 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001694 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001695 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001696 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001697 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001698 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04001699 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02001700 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001701 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001702 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001703 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001704 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001705 /* i2c buses */
1706 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001707 /* debugfs */
1708 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1709 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001710 /* virtual memory */
1711 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001712 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001713 /* ACPI interface */
1714 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001715 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001716};
1717
1718int radeon_device_init(struct radeon_device *rdev,
1719 struct drm_device *ddev,
1720 struct pci_dev *pdev,
1721 uint32_t flags);
1722void radeon_device_fini(struct radeon_device *rdev);
1723int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1724
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001725uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1726 bool always_indirect);
1727void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1728 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001729u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1730void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001731
Jerome Glisse4c788672009-11-20 14:29:23 +01001732/*
1733 * Cast helper
1734 */
1735#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001736
1737/*
1738 * Registers read & write functions.
1739 */
Benjamin Herrenschmidta0533fbf2011-07-13 06:28:12 +00001740#define RREG8(reg) readb((rdev->rmmio) + (reg))
1741#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1742#define RREG16(reg) readw((rdev->rmmio) + (reg))
1743#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001744#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1745#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1746#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1747#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1748#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001749#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1750#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1751#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1752#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1753#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1754#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001755#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1756#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04001757#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
1758#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001759#define WREG32_P(reg, val, mask) \
1760 do { \
1761 uint32_t tmp_ = RREG32(reg); \
1762 tmp_ &= (mask); \
1763 tmp_ |= ((val) & ~(mask)); \
1764 WREG32(reg, tmp_); \
1765 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02001766#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1767#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001768#define WREG32_PLL_P(reg, val, mask) \
1769 do { \
1770 uint32_t tmp_ = RREG32_PLL(reg); \
1771 tmp_ &= (mask); \
1772 tmp_ |= ((val) & ~(mask)); \
1773 WREG32_PLL(reg, tmp_); \
1774 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001775#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001776#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1777#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001778
Dave Airliede1b2892009-08-12 18:43:14 +10001779/*
1780 * Indirect registers accessor
1781 */
1782static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1783{
1784 uint32_t r;
1785
1786 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1787 r = RREG32(RADEON_PCIE_DATA);
1788 return r;
1789}
1790
1791static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1792{
1793 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1794 WREG32(RADEON_PCIE_DATA, (v));
1795}
1796
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001797void r100_pll_errata_after_index(struct radeon_device *rdev);
1798
1799
1800/*
1801 * ASICs helpers.
1802 */
Dave Airlieb995e432009-07-14 02:02:32 +10001803#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1804 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001805#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1806 (rdev->family == CHIP_RV200) || \
1807 (rdev->family == CHIP_RS100) || \
1808 (rdev->family == CHIP_RS200) || \
1809 (rdev->family == CHIP_RV250) || \
1810 (rdev->family == CHIP_RV280) || \
1811 (rdev->family == CHIP_RS300))
1812#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1813 (rdev->family == CHIP_RV350) || \
1814 (rdev->family == CHIP_R350) || \
1815 (rdev->family == CHIP_RV380) || \
1816 (rdev->family == CHIP_R420) || \
1817 (rdev->family == CHIP_R423) || \
1818 (rdev->family == CHIP_RV410) || \
1819 (rdev->family == CHIP_RS400) || \
1820 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001821#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1822 (rdev->ddev->pdev->device == 0x9443) || \
1823 (rdev->ddev->pdev->device == 0x944B) || \
1824 (rdev->ddev->pdev->device == 0x9506) || \
1825 (rdev->ddev->pdev->device == 0x9509) || \
1826 (rdev->ddev->pdev->device == 0x950F) || \
1827 (rdev->ddev->pdev->device == 0x689C) || \
1828 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001829#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001830#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1831 (rdev->family == CHIP_RS690) || \
1832 (rdev->family == CHIP_RS740) || \
1833 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001834#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1835#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001836#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001837#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1838 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001839#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001840#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1841#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1842 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05001843#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04001844#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001845
1846/*
1847 * BIOS helpers.
1848 */
1849#define RBIOS8(i) (rdev->bios[i])
1850#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1851#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1852
1853int radeon_combios_init(struct radeon_device *rdev);
1854void radeon_combios_fini(struct radeon_device *rdev);
1855int radeon_atombios_init(struct radeon_device *rdev);
1856void radeon_atombios_fini(struct radeon_device *rdev);
1857
1858
1859/*
1860 * RING helpers.
1861 */
Andi Kleence580fa2011-10-13 16:08:47 -07001862#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001863static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001864{
Christian Könige32eb502011-10-23 12:56:27 +02001865 ring->ring[ring->wptr++] = v;
1866 ring->wptr &= ring->ptr_mask;
1867 ring->count_dw--;
1868 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001869}
Andi Kleence580fa2011-10-13 16:08:47 -07001870#else
1871/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001872void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001873#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001874
1875/*
1876 * ASICs macro.
1877 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001878#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001879#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1880#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1881#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001882#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001883#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001884#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001885#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1886#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001887#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1888#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01001889#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05001890#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1891#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1892#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001893#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001894#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001895#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04001896#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001897#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1898#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001899#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001900#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04001901#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04001902#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
1903#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02001904#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1905#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001906#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1907#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1908#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1909#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1910#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1911#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001912#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1913#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1914#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1915#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1916#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1917#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1918#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02001919#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001920#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1921#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001922#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001923#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1924#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1925#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1926#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001927#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001928#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1929#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1930#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1931#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1932#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001933#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1934#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1935#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1936#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1937#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05001938#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05001939#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001940
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001941/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001942/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001943extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05001944extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001945extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001946extern int radeon_modeset_init(struct radeon_device *rdev);
1947extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001948extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001949extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001950extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001951extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001952extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001953extern void radeon_wb_fini(struct radeon_device *rdev);
1954extern int radeon_wb_init(struct radeon_device *rdev);
1955extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001956extern void radeon_surface_init(struct radeon_device *rdev);
1957extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001958extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001959extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8da2009-12-07 15:52:58 +01001960extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001961extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001962extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1963extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001964extern int radeon_resume_kms(struct drm_device *dev);
1965extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001966extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05001967extern void radeon_program_register_sequence(struct radeon_device *rdev,
1968 const u32 *registers,
1969 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001970
Daniel Vetter3574dda2011-02-18 17:59:19 +01001971/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001972 * vm
1973 */
1974int radeon_vm_manager_init(struct radeon_device *rdev);
1975void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02001976void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05001977void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001978int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02001979void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001980struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1981 struct radeon_vm *vm, int ring);
1982void radeon_vm_fence(struct radeon_device *rdev,
1983 struct radeon_vm *vm,
1984 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02001985uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05001986int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1987 struct radeon_vm *vm,
1988 struct radeon_bo *bo,
1989 struct ttm_mem_reg *mem);
1990void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1991 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001992struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1993 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001994struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1995 struct radeon_vm *vm,
1996 struct radeon_bo *bo);
1997int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1998 struct radeon_bo_va *bo_va,
1999 uint64_t offset,
2000 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002001int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002002 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002003
Alex Deucherf122c612012-03-30 08:59:57 -04002004/* audio */
2005void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002006
2007/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002008 * R600 vram scratch functions
2009 */
2010int r600_vram_scratch_init(struct radeon_device *rdev);
2011void r600_vram_scratch_fini(struct radeon_device *rdev);
2012
2013/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002014 * r600 cs checking helper
2015 */
2016unsigned r600_mip_minify(unsigned size, unsigned level);
2017bool r600_fmt_is_valid_color(u32 format);
2018bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2019int r600_fmt_get_blocksize(u32 format);
2020int r600_fmt_get_nblocksx(u32 format, u32 w);
2021int r600_fmt_get_nblocksy(u32 format, u32 h);
2022
2023/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002024 * r600 functions used by radeon_encoder.c
2025 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002026struct radeon_hdmi_acr {
2027 u32 clock;
2028
2029 int n_32khz;
2030 int cts_32khz;
2031
2032 int n_44_1khz;
2033 int cts_44_1khz;
2034
2035 int n_48khz;
2036 int cts_48khz;
2037
2038};
2039
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002040extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2041
Alex Deucher416a2bd2012-05-31 19:00:25 -04002042extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2043 u32 tiling_pipe_num,
2044 u32 max_rb_num,
2045 u32 total_max_rb_num,
2046 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002047
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002048/*
2049 * evergreen functions used by radeon_encoder.c
2050 */
2051
Alex Deucher0af62b02011-01-06 21:19:31 -05002052extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002053extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002054
Alex Deucherc4917072012-07-31 17:14:35 -04002055/* radeon_acpi.c */
2056#if defined(CONFIG_ACPI)
2057extern int radeon_acpi_init(struct radeon_device *rdev);
2058extern void radeon_acpi_fini(struct radeon_device *rdev);
2059#else
2060static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2061static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2062#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002063
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002064int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2065 struct radeon_cs_packet *pkt,
2066 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002067bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002068void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2069 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002070int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2071 struct radeon_cs_reloc **cs_reloc,
2072 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002073int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2074 uint32_t *vline_start_end,
2075 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002076
Jerome Glisse4c788672009-11-20 14:29:23 +01002077#include "radeon_object.h"
2078
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002079#endif