blob: d582febbfba2ba21590bca834f51690820bf69f7 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2500pci
23 Abstract: rt2500pci device specific routines.
24 Supported chipsets: RT2560.
25 */
26
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/delay.h>
28#include <linux/etherdevice.h>
29#include <linux/init.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/eeprom_93cx6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070035
36#include "rt2x00.h"
Gabor Juhos69a2bac2013-03-29 15:52:27 +010037#include "rt2x00mmio.h"
Ivo van Doorn95ea3622007-09-25 17:57:13 -070038#include "rt2x00pci.h"
39#include "rt2500pci.h"
40
41/*
42 * Register access.
43 * All access to the CSR registers will go through the methods
Gabor Juhosc5171232013-04-05 08:27:02 +020044 * rt2x00mmio_register_read and rt2x00mmio_register_write.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070045 * BBP and RF register require indirect register access,
46 * and use the CSR registers BBPCSR and RFCSR to achieve this.
47 * These indirect registers work with busy bits,
48 * and we will try maximal REGISTER_BUSY_COUNT times to access
49 * the register while taking a REGISTER_BUSY_DELAY us delay
50 * between each attampt. When the busy bit is still set at that time,
51 * the access attempt is considered to have failed,
52 * and we will print an error.
53 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010054#define WAIT_FOR_BBP(__dev, __reg) \
Gabor Juhosc5171232013-04-05 08:27:02 +020055 rt2x00mmio_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010056#define WAIT_FOR_RF(__dev, __reg) \
Gabor Juhosc5171232013-04-05 08:27:02 +020057 rt2x00mmio_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
Ivo van Doorn95ea3622007-09-25 17:57:13 -070058
Adam Baker0e14f6d2007-10-27 13:41:25 +020059static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070060 const unsigned int word, const u8 value)
61{
62 u32 reg;
63
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010064 mutex_lock(&rt2x00dev->csr_mutex);
65
Ivo van Doorn95ea3622007-09-25 17:57:13 -070066 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010067 * Wait until the BBP becomes available, afterwards we
68 * can safely write the new data into the register.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070069 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010070 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
71 reg = 0;
72 rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
73 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
74 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
75 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070076
Gabor Juhosc5171232013-04-05 08:27:02 +020077 rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010078 }
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010079
80 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070081}
82
Adam Baker0e14f6d2007-10-27 13:41:25 +020083static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070084 const unsigned int word, u8 *value)
85{
86 u32 reg;
87
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010088 mutex_lock(&rt2x00dev->csr_mutex);
89
Ivo van Doorn95ea3622007-09-25 17:57:13 -070090 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010091 * Wait until the BBP becomes available, afterwards we
92 * can safely write the read request into the register.
93 * After the data has been written, we wait until hardware
94 * returns the correct value, if at any time the register
95 * doesn't become available in time, reg will be 0xffffffff
96 * which means we return 0xff to the caller.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070097 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010098 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
101 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
102 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700103
Gabor Juhosc5171232013-04-05 08:27:02 +0200104 rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700105
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100106 WAIT_FOR_BBP(rt2x00dev, &reg);
107 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700108
109 *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100110
111 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700112}
113
Adam Baker0e14f6d2007-10-27 13:41:25 +0200114static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700115 const unsigned int word, const u32 value)
116{
117 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700118
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100119 mutex_lock(&rt2x00dev->csr_mutex);
120
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100121 /*
122 * Wait until the RF becomes available, afterwards we
123 * can safely write the new data into the register.
124 */
125 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
126 reg = 0;
127 rt2x00_set_field32(&reg, RFCSR_VALUE, value);
128 rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
129 rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
130 rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
131
Gabor Juhosc5171232013-04-05 08:27:02 +0200132 rt2x00mmio_register_write(rt2x00dev, RFCSR, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100133 rt2x00_rf_write(rt2x00dev, word, value);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700134 }
135
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100136 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700137}
138
139static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
140{
141 struct rt2x00_dev *rt2x00dev = eeprom->data;
142 u32 reg;
143
Gabor Juhosc5171232013-04-05 08:27:02 +0200144 rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700145
146 eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
147 eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
148 eeprom->reg_data_clock =
149 !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
150 eeprom->reg_chip_select =
151 !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
152}
153
154static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
155{
156 struct rt2x00_dev *rt2x00dev = eeprom->data;
157 u32 reg = 0;
158
159 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
160 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
161 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
162 !!eeprom->reg_data_clock);
163 rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
164 !!eeprom->reg_chip_select);
165
Gabor Juhosc5171232013-04-05 08:27:02 +0200166 rt2x00mmio_register_write(rt2x00dev, CSR21, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700167}
168
169#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700170static const struct rt2x00debug rt2500pci_rt2x00debug = {
171 .owner = THIS_MODULE,
172 .csr = {
Gabor Juhosc5171232013-04-05 08:27:02 +0200173 .read = rt2x00mmio_register_read,
174 .write = rt2x00mmio_register_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100175 .flags = RT2X00DEBUGFS_OFFSET,
176 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700177 .word_size = sizeof(u32),
178 .word_count = CSR_REG_SIZE / sizeof(u32),
179 },
180 .eeprom = {
181 .read = rt2x00_eeprom_read,
182 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100183 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700184 .word_size = sizeof(u16),
185 .word_count = EEPROM_SIZE / sizeof(u16),
186 },
187 .bbp = {
188 .read = rt2500pci_bbp_read,
189 .write = rt2500pci_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100190 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700191 .word_size = sizeof(u8),
192 .word_count = BBP_SIZE / sizeof(u8),
193 },
194 .rf = {
195 .read = rt2x00_rf_read,
196 .write = rt2500pci_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100197 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700198 .word_size = sizeof(u32),
199 .word_count = RF_SIZE / sizeof(u32),
200 },
201};
202#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
203
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700204static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
205{
206 u32 reg;
207
Gabor Juhosc5171232013-04-05 08:27:02 +0200208 rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +0200209 return rt2x00_get_field32(reg, GPIOCSR_VAL0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700210}
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700211
Ivo van Doorn771fd562008-09-08 19:07:15 +0200212#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200213static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100214 enum led_brightness brightness)
215{
216 struct rt2x00_led *led =
217 container_of(led_cdev, struct rt2x00_led, led_dev);
218 unsigned int enabled = brightness != LED_OFF;
Ivo van Doorna9450b72008-02-03 15:53:40 +0100219 u32 reg;
220
Gabor Juhosc5171232013-04-05 08:27:02 +0200221 rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100222
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200223 if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
Ivo van Doorna9450b72008-02-03 15:53:40 +0100224 rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200225 else if (led->type == LED_TYPE_ACTIVITY)
226 rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100227
Gabor Juhosc5171232013-04-05 08:27:02 +0200228 rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100229}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200230
231static int rt2500pci_blink_set(struct led_classdev *led_cdev,
232 unsigned long *delay_on,
233 unsigned long *delay_off)
234{
235 struct rt2x00_led *led =
236 container_of(led_cdev, struct rt2x00_led, led_dev);
237 u32 reg;
238
Gabor Juhosc5171232013-04-05 08:27:02 +0200239 rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200240 rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
241 rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
Gabor Juhosc5171232013-04-05 08:27:02 +0200242 rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200243
244 return 0;
245}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200246
247static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
248 struct rt2x00_led *led,
249 enum led_type type)
250{
251 led->rt2x00dev = rt2x00dev;
252 led->type = type;
253 led->led_dev.brightness_set = rt2500pci_brightness_set;
254 led->led_dev.blink_set = rt2500pci_blink_set;
255 led->flags = LED_INITIALIZED;
256}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200257#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100258
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700259/*
260 * Configuration handlers.
261 */
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100262static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
263 const unsigned int filter_flags)
264{
265 u32 reg;
266
267 /*
268 * Start configuration steps.
269 * Note that the version error will always be dropped
270 * and broadcast frames will always be accepted since
271 * there is no filter for it at this time.
272 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200273 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100274 rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
275 !(filter_flags & FIF_FCSFAIL));
276 rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
277 !(filter_flags & FIF_PLCPFAIL));
278 rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
279 !(filter_flags & FIF_CONTROL));
280 rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
281 !(filter_flags & FIF_PROMISC_IN_BSS));
282 rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200283 !(filter_flags & FIF_PROMISC_IN_BSS) &&
284 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100285 rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
286 rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
287 !(filter_flags & FIF_ALLMULTI));
288 rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200289 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100290}
291
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100292static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
293 struct rt2x00_intf *intf,
294 struct rt2x00intf_conf *conf,
295 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700296{
Gertjan van Wingerdea2440832011-03-03 19:46:55 +0100297 struct data_queue *queue = rt2x00dev->bcn;
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100298 unsigned int bcn_preload;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700299 u32 reg;
300
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100301 if (flags & CONFIG_UPDATE_TYPE) {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100302 /*
303 * Enable beacon config
304 */
Ivo van Doornbad13632008-11-09 20:47:00 +0100305 bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
Gabor Juhosc5171232013-04-05 08:27:02 +0200306 rt2x00mmio_register_read(rt2x00dev, BCNCSR1, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100307 rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
308 rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
Gabor Juhosc5171232013-04-05 08:27:02 +0200309 rt2x00mmio_register_write(rt2x00dev, BCNCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700310
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100311 /*
312 * Enable synchronisation.
313 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200314 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100315 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
Gabor Juhosc5171232013-04-05 08:27:02 +0200316 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100317 }
318
319 if (flags & CONFIG_UPDATE_MAC)
Gabor Juhosc5171232013-04-05 08:27:02 +0200320 rt2x00mmio_register_multiwrite(rt2x00dev, CSR3,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100321 conf->mac, sizeof(conf->mac));
322
323 if (flags & CONFIG_UPDATE_BSSID)
Gabor Juhosc5171232013-04-05 08:27:02 +0200324 rt2x00mmio_register_multiwrite(rt2x00dev, CSR5,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100325 conf->bssid, sizeof(conf->bssid));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700326}
327
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100328static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
Helmut Schaa02044642010-09-08 20:56:32 +0200329 struct rt2x00lib_erp *erp,
330 u32 changed)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700331{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200332 int preamble_mask;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700333 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700334
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200335 /*
336 * When short preamble is enabled, we should set bit 0x08
337 */
Helmut Schaa02044642010-09-08 20:56:32 +0200338 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
339 preamble_mask = erp->short_preamble << 3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700340
Gabor Juhosc5171232013-04-05 08:27:02 +0200341 rt2x00mmio_register_read(rt2x00dev, TXCSR1, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200342 rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x162);
343 rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0xa2);
344 rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
345 rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200346 rt2x00mmio_register_write(rt2x00dev, TXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700347
Gabor Juhosc5171232013-04-05 08:27:02 +0200348 rt2x00mmio_register_read(rt2x00dev, ARCSR2, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200349 rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
350 rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
351 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
352 GET_DURATION(ACK_SIZE, 10));
Gabor Juhosc5171232013-04-05 08:27:02 +0200353 rt2x00mmio_register_write(rt2x00dev, ARCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700354
Gabor Juhosc5171232013-04-05 08:27:02 +0200355 rt2x00mmio_register_read(rt2x00dev, ARCSR3, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200356 rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
357 rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
358 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
359 GET_DURATION(ACK_SIZE, 20));
Gabor Juhosc5171232013-04-05 08:27:02 +0200360 rt2x00mmio_register_write(rt2x00dev, ARCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700361
Gabor Juhosc5171232013-04-05 08:27:02 +0200362 rt2x00mmio_register_read(rt2x00dev, ARCSR4, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200363 rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
364 rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
365 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
366 GET_DURATION(ACK_SIZE, 55));
Gabor Juhosc5171232013-04-05 08:27:02 +0200367 rt2x00mmio_register_write(rt2x00dev, ARCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700368
Gabor Juhosc5171232013-04-05 08:27:02 +0200369 rt2x00mmio_register_read(rt2x00dev, ARCSR5, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200370 rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
371 rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
372 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
373 GET_DURATION(ACK_SIZE, 110));
Gabor Juhosc5171232013-04-05 08:27:02 +0200374 rt2x00mmio_register_write(rt2x00dev, ARCSR5, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200375 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100376
Helmut Schaa02044642010-09-08 20:56:32 +0200377 if (changed & BSS_CHANGED_BASIC_RATES)
Gabor Juhosc5171232013-04-05 08:27:02 +0200378 rt2x00mmio_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100379
Helmut Schaa02044642010-09-08 20:56:32 +0200380 if (changed & BSS_CHANGED_ERP_SLOT) {
Gabor Juhosc5171232013-04-05 08:27:02 +0200381 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200382 rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
Gabor Juhosc5171232013-04-05 08:27:02 +0200383 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100384
Gabor Juhosc5171232013-04-05 08:27:02 +0200385 rt2x00mmio_register_read(rt2x00dev, CSR18, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200386 rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
387 rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
Gabor Juhosc5171232013-04-05 08:27:02 +0200388 rt2x00mmio_register_write(rt2x00dev, CSR18, reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200389
Gabor Juhosc5171232013-04-05 08:27:02 +0200390 rt2x00mmio_register_read(rt2x00dev, CSR19, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200391 rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
392 rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
Gabor Juhosc5171232013-04-05 08:27:02 +0200393 rt2x00mmio_register_write(rt2x00dev, CSR19, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200394 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100395
Helmut Schaa02044642010-09-08 20:56:32 +0200396 if (changed & BSS_CHANGED_BEACON_INT) {
Gabor Juhosc5171232013-04-05 08:27:02 +0200397 rt2x00mmio_register_read(rt2x00dev, CSR12, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200398 rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
399 erp->beacon_int * 16);
400 rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
401 erp->beacon_int * 16);
Gabor Juhosc5171232013-04-05 08:27:02 +0200402 rt2x00mmio_register_write(rt2x00dev, CSR12, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200403 }
404
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700405}
406
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100407static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
408 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700409{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100410 u32 reg;
411 u8 r14;
412 u8 r2;
413
414 /*
415 * We should never come here because rt2x00lib is supposed
416 * to catch this and send us the correct antenna explicitely.
417 */
418 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
419 ant->tx == ANTENNA_SW_DIVERSITY);
420
Gabor Juhosc5171232013-04-05 08:27:02 +0200421 rt2x00mmio_register_read(rt2x00dev, BBPCSR1, &reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100422 rt2500pci_bbp_read(rt2x00dev, 14, &r14);
423 rt2500pci_bbp_read(rt2x00dev, 2, &r2);
424
425 /*
426 * Configure the TX antenna.
427 */
428 switch (ant->tx) {
429 case ANTENNA_A:
430 rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
431 rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
432 rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
433 break;
434 case ANTENNA_B:
435 default:
436 rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
437 rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
438 rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
439 break;
440 }
441
442 /*
443 * Configure the RX antenna.
444 */
445 switch (ant->rx) {
446 case ANTENNA_A:
447 rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
448 break;
449 case ANTENNA_B:
450 default:
451 rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
452 break;
453 }
454
455 /*
456 * RT2525E and RT5222 need to flip TX I/Q
457 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100458 if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) {
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100459 rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
460 rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
461 rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
462
463 /*
464 * RT2525E does not need RX I/Q Flip.
465 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100466 if (rt2x00_rf(rt2x00dev, RF2525E))
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100467 rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
468 } else {
469 rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
470 rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
471 }
472
Gabor Juhosc5171232013-04-05 08:27:02 +0200473 rt2x00mmio_register_write(rt2x00dev, BBPCSR1, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100474 rt2500pci_bbp_write(rt2x00dev, 14, r14);
475 rt2500pci_bbp_write(rt2x00dev, 2, r2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700476}
477
478static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200479 struct rf_channel *rf, const int txpower)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700480{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700481 u8 r70;
482
483 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700484 * Set TXpower.
485 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200486 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700487
488 /*
489 * Switch on tuning bits.
490 * For RT2523 devices we do not need to update the R1 register.
491 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100492 if (!rt2x00_rf(rt2x00dev, RF2523))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200493 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
494 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700495
496 /*
497 * For RT2525 we should first set the channel to half band higher.
498 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100499 if (rt2x00_rf(rt2x00dev, RF2525)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700500 static const u32 vals[] = {
501 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
502 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
503 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
504 0x00080d2e, 0x00080d3a
505 };
506
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200507 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
508 rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
509 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
510 if (rf->rf4)
511 rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700512 }
513
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200514 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
515 rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
516 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
517 if (rf->rf4)
518 rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700519
520 /*
521 * Channel 14 requires the Japan filter bit to be set.
522 */
523 r70 = 0x46;
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200524 rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700525 rt2500pci_bbp_write(rt2x00dev, 70, r70);
526
527 msleep(1);
528
529 /*
530 * Switch off tuning bits.
531 * For RT2523 devices we do not need to update the R1 register.
532 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100533 if (!rt2x00_rf(rt2x00dev, RF2523)) {
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200534 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
535 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700536 }
537
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200538 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
539 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700540
541 /*
542 * Clear false CRC during channel switch.
543 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200544 rt2x00mmio_register_read(rt2x00dev, CNT0, &rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700545}
546
547static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
548 const int txpower)
549{
550 u32 rf3;
551
552 rt2x00_rf_read(rt2x00dev, 3, &rf3);
553 rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
554 rt2500pci_rf_write(rt2x00dev, 3, rf3);
555}
556
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100557static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
558 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700559{
560 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700561
Gabor Juhosc5171232013-04-05 08:27:02 +0200562 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100563 rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
564 libconf->conf->long_frame_max_tx_count);
565 rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
566 libconf->conf->short_frame_max_tx_count);
Gabor Juhosc5171232013-04-05 08:27:02 +0200567 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700568}
569
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100570static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev,
571 struct rt2x00lib_conf *libconf)
572{
573 enum dev_state state =
574 (libconf->conf->flags & IEEE80211_CONF_PS) ?
575 STATE_SLEEP : STATE_AWAKE;
576 u32 reg;
577
578 if (state == STATE_SLEEP) {
Gabor Juhosc5171232013-04-05 08:27:02 +0200579 rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100580 rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
Ivo van Doorn6b347bf2009-05-23 21:09:28 +0200581 (rt2x00dev->beacon_int - 20) * 16);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100582 rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
583 libconf->conf->listen_interval - 1);
584
585 /* We must first disable autowake before it can be enabled */
586 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200587 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100588
589 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200590 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200591 } else {
Gabor Juhosc5171232013-04-05 08:27:02 +0200592 rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200593 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200594 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100595 }
596
597 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
598}
599
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700600static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100601 struct rt2x00lib_conf *libconf,
602 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700603{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100604 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200605 rt2500pci_config_channel(rt2x00dev, &libconf->rf,
606 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100607 if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
608 !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200609 rt2500pci_config_txpower(rt2x00dev,
610 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100611 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
612 rt2500pci_config_retry_limit(rt2x00dev, libconf);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100613 if (flags & IEEE80211_CONF_CHANGE_PS)
614 rt2500pci_config_ps(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700615}
616
617/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700618 * Link tuning
619 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200620static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
621 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700622{
623 u32 reg;
624
625 /*
626 * Update FCS error count from register.
627 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200628 rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200629 qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700630
631 /*
632 * Update False CCA count from register.
633 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200634 rt2x00mmio_register_read(rt2x00dev, CNT3, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200635 qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700636}
637
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100638static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev,
639 struct link_qual *qual, u8 vgc_level)
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100640{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100641 if (qual->vgc_level_reg != vgc_level) {
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100642 rt2500pci_bbp_write(rt2x00dev, 17, vgc_level);
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200643 qual->vgc_level = vgc_level;
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100644 qual->vgc_level_reg = vgc_level;
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100645 }
646}
647
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100648static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
649 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700650{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100651 rt2500pci_set_vgc(rt2x00dev, qual, 0x48);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700652}
653
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100654static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev,
655 struct link_qual *qual, const u32 count)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700656{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700657 /*
658 * To prevent collisions with MAC ASIC on chipsets
659 * up to version C the link tuning should halt after 20
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100660 * seconds while being associated.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700661 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100662 if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D &&
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100663 rt2x00dev->intf_associated && count > 20)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700664 return;
665
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700666 /*
667 * Chipset versions C and lower should directly continue
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100668 * to the dynamic CCA tuning. Chipset version D and higher
669 * should go straight to dynamic CCA tuning when they
670 * are not associated.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700671 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100672 if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D ||
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100673 !rt2x00dev->intf_associated)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700674 goto dynamic_cca_tune;
675
676 /*
677 * A too low RSSI will cause too much false CCA which will
678 * then corrupt the R17 tuning. To remidy this the tuning should
679 * be stopped (While making sure the R17 value will not exceed limits)
680 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100681 if (qual->rssi < -80 && count > 20) {
682 if (qual->vgc_level_reg >= 0x41)
683 rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700684 return;
685 }
686
687 /*
688 * Special big-R17 for short distance
689 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100690 if (qual->rssi >= -58) {
691 rt2500pci_set_vgc(rt2x00dev, qual, 0x50);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700692 return;
693 }
694
695 /*
696 * Special mid-R17 for middle distance
697 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100698 if (qual->rssi >= -74) {
699 rt2500pci_set_vgc(rt2x00dev, qual, 0x41);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700700 return;
701 }
702
703 /*
704 * Leave short or middle distance condition, restore r17
705 * to the dynamic tuning range.
706 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100707 if (qual->vgc_level_reg >= 0x41) {
708 rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700709 return;
710 }
711
712dynamic_cca_tune:
713
714 /*
715 * R17 is inside the dynamic tuning range,
716 * start tuning the link based on the false cca counter.
717 */
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200718 if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40)
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100719 rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg);
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200720 else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32)
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100721 rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700722}
723
724/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100725 * Queue handlers.
726 */
727static void rt2500pci_start_queue(struct data_queue *queue)
728{
729 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
730 u32 reg;
731
732 switch (queue->qid) {
733 case QID_RX:
Gabor Juhosc5171232013-04-05 08:27:02 +0200734 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100735 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200736 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100737 break;
738 case QID_BEACON:
Gabor Juhosc5171232013-04-05 08:27:02 +0200739 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100740 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
741 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
742 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200743 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100744 break;
745 default:
746 break;
747 }
748}
749
750static void rt2500pci_kick_queue(struct data_queue *queue)
751{
752 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
753 u32 reg;
754
755 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100756 case QID_AC_VO:
Gabor Juhosc5171232013-04-05 08:27:02 +0200757 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100758 rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200759 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100760 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100761 case QID_AC_VI:
Gabor Juhosc5171232013-04-05 08:27:02 +0200762 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100763 rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200764 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100765 break;
766 case QID_ATIM:
Gabor Juhosc5171232013-04-05 08:27:02 +0200767 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100768 rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200769 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100770 break;
771 default:
772 break;
773 }
774}
775
776static void rt2500pci_stop_queue(struct data_queue *queue)
777{
778 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
779 u32 reg;
780
781 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100782 case QID_AC_VO:
783 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100784 case QID_ATIM:
Gabor Juhosc5171232013-04-05 08:27:02 +0200785 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100786 rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200787 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100788 break;
789 case QID_RX:
Gabor Juhosc5171232013-04-05 08:27:02 +0200790 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100791 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200792 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100793 break;
794 case QID_BEACON:
Gabor Juhosc5171232013-04-05 08:27:02 +0200795 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100796 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
797 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
798 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200799 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +0100800
801 /*
802 * Wait for possibly running tbtt tasklets.
803 */
Helmut Schaaabc11992011-08-06 13:13:48 +0200804 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100805 break;
806 default:
807 break;
808 }
809}
810
811/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700812 * Initialization functions.
813 */
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100814static bool rt2500pci_get_entry_state(struct queue_entry *entry)
815{
Gabor Juhosc5171232013-04-05 08:27:02 +0200816 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100817 u32 word;
818
819 if (entry->queue->qid == QID_RX) {
820 rt2x00_desc_read(entry_priv->desc, 0, &word);
821
822 return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
823 } else {
824 rt2x00_desc_read(entry_priv->desc, 0, &word);
825
826 return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
827 rt2x00_get_field32(word, TXD_W0_VALID));
828 }
829}
830
831static void rt2500pci_clear_entry(struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700832{
Gabor Juhosc5171232013-04-05 08:27:02 +0200833 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200834 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700835 u32 word;
836
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100837 if (entry->queue->qid == QID_RX) {
838 rt2x00_desc_read(entry_priv->desc, 1, &word);
839 rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
840 rt2x00_desc_write(entry_priv->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700841
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100842 rt2x00_desc_read(entry_priv->desc, 0, &word);
843 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
844 rt2x00_desc_write(entry_priv->desc, 0, word);
845 } else {
846 rt2x00_desc_read(entry_priv->desc, 0, &word);
847 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
848 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
849 rt2x00_desc_write(entry_priv->desc, 0, word);
850 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700851}
852
Ivo van Doorn181d6902008-02-05 16:42:23 -0500853static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700854{
Gabor Juhosc5171232013-04-05 08:27:02 +0200855 struct queue_entry_priv_mmio *entry_priv;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700856 u32 reg;
857
858 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700859 * Initialize registers.
860 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200861 rt2x00mmio_register_read(rt2x00dev, TXCSR2, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500862 rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
863 rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100864 rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500865 rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
Gabor Juhosc5171232013-04-05 08:27:02 +0200866 rt2x00mmio_register_write(rt2x00dev, TXCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700867
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200868 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200869 rt2x00mmio_register_read(rt2x00dev, TXCSR3, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100870 rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200871 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200872 rt2x00mmio_register_write(rt2x00dev, TXCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700873
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200874 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200875 rt2x00mmio_register_read(rt2x00dev, TXCSR5, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100876 rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200877 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200878 rt2x00mmio_register_write(rt2x00dev, TXCSR5, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700879
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100880 entry_priv = rt2x00dev->atim->entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200881 rt2x00mmio_register_read(rt2x00dev, TXCSR4, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100882 rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200883 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200884 rt2x00mmio_register_write(rt2x00dev, TXCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700885
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100886 entry_priv = rt2x00dev->bcn->entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200887 rt2x00mmio_register_read(rt2x00dev, TXCSR6, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100888 rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200889 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200890 rt2x00mmio_register_write(rt2x00dev, TXCSR6, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700891
Gabor Juhosc5171232013-04-05 08:27:02 +0200892 rt2x00mmio_register_read(rt2x00dev, RXCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700893 rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500894 rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
Gabor Juhosc5171232013-04-05 08:27:02 +0200895 rt2x00mmio_register_write(rt2x00dev, RXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700896
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200897 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200898 rt2x00mmio_register_read(rt2x00dev, RXCSR2, &reg);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200899 rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
900 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200901 rt2x00mmio_register_write(rt2x00dev, RXCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700902
903 return 0;
904}
905
906static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
907{
908 u32 reg;
909
Gabor Juhosc5171232013-04-05 08:27:02 +0200910 rt2x00mmio_register_write(rt2x00dev, PSCSR0, 0x00020002);
911 rt2x00mmio_register_write(rt2x00dev, PSCSR1, 0x00000002);
912 rt2x00mmio_register_write(rt2x00dev, PSCSR2, 0x00020002);
913 rt2x00mmio_register_write(rt2x00dev, PSCSR3, 0x00000002);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700914
Gabor Juhosc5171232013-04-05 08:27:02 +0200915 rt2x00mmio_register_read(rt2x00dev, TIMECSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700916 rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
917 rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
918 rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200919 rt2x00mmio_register_write(rt2x00dev, TIMECSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700920
Gabor Juhosc5171232013-04-05 08:27:02 +0200921 rt2x00mmio_register_read(rt2x00dev, CSR9, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700922 rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
923 rt2x00dev->rx->data_size / 128);
Gabor Juhosc5171232013-04-05 08:27:02 +0200924 rt2x00mmio_register_write(rt2x00dev, CSR9, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700925
926 /*
927 * Always use CWmin and CWmax set in descriptor.
928 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200929 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700930 rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200931 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700932
Gabor Juhosc5171232013-04-05 08:27:02 +0200933 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +0200934 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
935 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
936 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
937 rt2x00_set_field32(&reg, CSR14_TCFP, 0);
938 rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
939 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
940 rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
941 rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200942 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +0200943
Gabor Juhosc5171232013-04-05 08:27:02 +0200944 rt2x00mmio_register_write(rt2x00dev, CNT3, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700945
Gabor Juhosc5171232013-04-05 08:27:02 +0200946 rt2x00mmio_register_read(rt2x00dev, TXCSR8, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700947 rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
948 rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
949 rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
950 rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
951 rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
952 rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
953 rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
954 rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200955 rt2x00mmio_register_write(rt2x00dev, TXCSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700956
Gabor Juhosc5171232013-04-05 08:27:02 +0200957 rt2x00mmio_register_read(rt2x00dev, ARTCSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700958 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
959 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
960 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
961 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
Gabor Juhosc5171232013-04-05 08:27:02 +0200962 rt2x00mmio_register_write(rt2x00dev, ARTCSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700963
Gabor Juhosc5171232013-04-05 08:27:02 +0200964 rt2x00mmio_register_read(rt2x00dev, ARTCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700965 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
966 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
967 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
968 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
Gabor Juhosc5171232013-04-05 08:27:02 +0200969 rt2x00mmio_register_write(rt2x00dev, ARTCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700970
Gabor Juhosc5171232013-04-05 08:27:02 +0200971 rt2x00mmio_register_read(rt2x00dev, ARTCSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700972 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
973 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
974 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
975 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
Gabor Juhosc5171232013-04-05 08:27:02 +0200976 rt2x00mmio_register_write(rt2x00dev, ARTCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700977
Gabor Juhosc5171232013-04-05 08:27:02 +0200978 rt2x00mmio_register_read(rt2x00dev, RXCSR3, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700979 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
980 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
981 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
982 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
983 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
984 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
985 rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
986 rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200987 rt2x00mmio_register_write(rt2x00dev, RXCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700988
Gabor Juhosc5171232013-04-05 08:27:02 +0200989 rt2x00mmio_register_read(rt2x00dev, PCICSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700990 rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
991 rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
992 rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
993 rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
994 rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
995 rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
996 rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200997 rt2x00mmio_register_write(rt2x00dev, PCICSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700998
Gabor Juhosc5171232013-04-05 08:27:02 +0200999 rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001000
Gabor Juhosc5171232013-04-05 08:27:02 +02001001 rt2x00mmio_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
1002 rt2x00mmio_register_write(rt2x00dev, TESTCSR, 0x000000f0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001003
1004 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1005 return -EBUSY;
1006
Gabor Juhosc5171232013-04-05 08:27:02 +02001007 rt2x00mmio_register_write(rt2x00dev, MACCSR0, 0x00213223);
1008 rt2x00mmio_register_write(rt2x00dev, MACCSR1, 0x00235518);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001009
Gabor Juhosc5171232013-04-05 08:27:02 +02001010 rt2x00mmio_register_read(rt2x00dev, MACCSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001011 rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
Gabor Juhosc5171232013-04-05 08:27:02 +02001012 rt2x00mmio_register_write(rt2x00dev, MACCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001013
Gabor Juhosc5171232013-04-05 08:27:02 +02001014 rt2x00mmio_register_read(rt2x00dev, RALINKCSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001015 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
1016 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
1017 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
1018 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
1019 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
1020 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +02001021 rt2x00mmio_register_write(rt2x00dev, RALINKCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001022
Gabor Juhosc5171232013-04-05 08:27:02 +02001023 rt2x00mmio_register_write(rt2x00dev, BBPCSR1, 0x82188200);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001024
Gabor Juhosc5171232013-04-05 08:27:02 +02001025 rt2x00mmio_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001026
Gabor Juhosc5171232013-04-05 08:27:02 +02001027 rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001028 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
1029 rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
1030 rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +02001031 rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001032
Gabor Juhosc5171232013-04-05 08:27:02 +02001033 rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001034 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
1035 rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +02001036 rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001037
1038 /*
1039 * We must clear the FCS and FIFO error count.
1040 * These registers are cleared on read,
1041 * so we may pass a useless variable to store the value.
1042 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001043 rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
1044 rt2x00mmio_register_read(rt2x00dev, CNT4, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001045
1046 return 0;
1047}
1048
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001049static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1050{
1051 unsigned int i;
1052 u8 value;
1053
1054 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1055 rt2500pci_bbp_read(rt2x00dev, 0, &value);
1056 if ((value != 0xff) && (value != 0x00))
1057 return 0;
1058 udelay(REGISTER_BUSY_DELAY);
1059 }
1060
Joe Perchesec9c4982013-04-19 08:33:40 -07001061 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001062 return -EACCES;
1063}
1064
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001065static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1066{
1067 unsigned int i;
1068 u16 eeprom;
1069 u8 reg_id;
1070 u8 value;
1071
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001072 if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
1073 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001074
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001075 rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
1076 rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
1077 rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
1078 rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
1079 rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
1080 rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
1081 rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
1082 rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
1083 rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
1084 rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
1085 rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
1086 rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
1087 rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
1088 rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
1089 rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
1090 rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
1091 rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
1092 rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
1093 rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
1094 rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
1095 rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
1096 rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
1097 rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
1098 rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
1099 rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
1100 rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
1101 rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
1102 rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
1103 rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
1104 rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
1105
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001106 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1107 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1108
1109 if (eeprom != 0xffff && eeprom != 0x0000) {
1110 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1111 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001112 rt2500pci_bbp_write(rt2x00dev, reg_id, value);
1113 }
1114 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001115
1116 return 0;
1117}
1118
1119/*
1120 * Device state switch handlers.
1121 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001122static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1123 enum dev_state state)
1124{
Helmut Schaab5509112011-01-30 13:20:52 +01001125 int mask = (state == STATE_RADIO_IRQ_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001126 u32 reg;
Helmut Schaa16222a02011-01-30 13:19:37 +01001127 unsigned long flags;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001128
1129 /*
1130 * When interrupts are being enabled, the interrupt registers
1131 * should clear the register to assure a clean state.
1132 */
1133 if (state == STATE_RADIO_IRQ_ON) {
Gabor Juhosc5171232013-04-05 08:27:02 +02001134 rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
1135 rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001136 }
1137
1138 /*
1139 * Only toggle the interrupts bits we are going to use.
1140 * Non-checked interrupt bits are disabled by default.
1141 */
Helmut Schaa16222a02011-01-30 13:19:37 +01001142 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
1143
Gabor Juhosc5171232013-04-05 08:27:02 +02001144 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001145 rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
1146 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
1147 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
1148 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
1149 rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
Gabor Juhosc5171232013-04-05 08:27:02 +02001150 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001151
1152 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
1153
1154 if (state == STATE_RADIO_IRQ_OFF) {
1155 /*
1156 * Ensure that all tasklets are finished.
1157 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001158 tasklet_kill(&rt2x00dev->txstatus_tasklet);
1159 tasklet_kill(&rt2x00dev->rxdone_tasklet);
1160 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Helmut Schaa16222a02011-01-30 13:19:37 +01001161 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001162}
1163
1164static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1165{
1166 /*
1167 * Initialize all registers.
1168 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001169 if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
1170 rt2500pci_init_registers(rt2x00dev) ||
1171 rt2500pci_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001172 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001173
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001174 return 0;
1175}
1176
1177static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1178{
Ivo van Doorna2c9b652009-01-28 00:32:33 +01001179 /*
1180 * Disable power
1181 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001182 rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001183}
1184
1185static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
1186 enum dev_state state)
1187{
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001188 u32 reg, reg2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001189 unsigned int i;
1190 char put_to_sleep;
1191 char bbp_state;
1192 char rf_state;
1193
1194 put_to_sleep = (state != STATE_AWAKE);
1195
Gabor Juhosc5171232013-04-05 08:27:02 +02001196 rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001197 rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
1198 rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
1199 rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
1200 rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
Gabor Juhosc5171232013-04-05 08:27:02 +02001201 rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001202
1203 /*
1204 * Device is not guaranteed to be in the requested state yet.
1205 * We must wait until the register indicates that the
1206 * device has entered the correct state.
1207 */
1208 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Gabor Juhosc5171232013-04-05 08:27:02 +02001209 rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg2);
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001210 bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
1211 rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001212 if (bbp_state == state && rf_state == state)
1213 return 0;
Gabor Juhosc5171232013-04-05 08:27:02 +02001214 rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001215 msleep(10);
1216 }
1217
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001218 return -EBUSY;
1219}
1220
1221static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1222 enum dev_state state)
1223{
1224 int retval = 0;
1225
1226 switch (state) {
1227 case STATE_RADIO_ON:
1228 retval = rt2500pci_enable_radio(rt2x00dev);
1229 break;
1230 case STATE_RADIO_OFF:
1231 rt2500pci_disable_radio(rt2x00dev);
1232 break;
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001233 case STATE_RADIO_IRQ_ON:
1234 case STATE_RADIO_IRQ_OFF:
1235 rt2500pci_toggle_irq(rt2x00dev, state);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001236 break;
1237 case STATE_DEEP_SLEEP:
1238 case STATE_SLEEP:
1239 case STATE_STANDBY:
1240 case STATE_AWAKE:
1241 retval = rt2500pci_set_state(rt2x00dev, state);
1242 break;
1243 default:
1244 retval = -ENOTSUPP;
1245 break;
1246 }
1247
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001248 if (unlikely(retval))
Joe Perchesec9c4982013-04-19 08:33:40 -07001249 rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
1250 state, retval);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001251
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001252 return retval;
1253}
1254
1255/*
1256 * TX descriptor initialization
1257 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001258static void rt2500pci_write_tx_desc(struct queue_entry *entry,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001259 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001260{
Ivo van Doorn93331452010-08-23 19:53:39 +02001261 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Gabor Juhosc5171232013-04-05 08:27:02 +02001262 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001263 __le32 *txd = entry_priv->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001264 u32 word;
1265
1266 /*
1267 * Start writing the descriptor words.
1268 */
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001269 rt2x00_desc_read(txd, 1, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001270 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001271 rt2x00_desc_write(txd, 1, word);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001272
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001273 rt2x00_desc_read(txd, 2, &word);
1274 rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
Helmut Schaa2b23cda2010-11-04 20:38:15 +01001275 rt2x00_set_field32(&word, TXD_W2_AIFS, entry->queue->aifs);
1276 rt2x00_set_field32(&word, TXD_W2_CWMIN, entry->queue->cw_min);
1277 rt2x00_set_field32(&word, TXD_W2_CWMAX, entry->queue->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001278 rt2x00_desc_write(txd, 2, word);
1279
1280 rt2x00_desc_read(txd, 3, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001281 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal);
1282 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service);
1283 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW,
1284 txdesc->u.plcp.length_low);
1285 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH,
1286 txdesc->u.plcp.length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001287 rt2x00_desc_write(txd, 3, word);
1288
1289 rt2x00_desc_read(txd, 10, &word);
1290 rt2x00_set_field32(&word, TXD_W10_RTS,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001291 test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001292 rt2x00_desc_write(txd, 10, word);
1293
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001294 /*
1295 * Writing TXD word 0 must the last to prevent a race condition with
1296 * the device, whereby the device may take hold of the TXD before we
1297 * finished updating it.
1298 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001299 rt2x00_desc_read(txd, 0, &word);
1300 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1301 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1302 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001303 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001304 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001305 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001306 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001307 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001308 rt2x00_set_field32(&word, TXD_W0_OFDM,
Ivo van Doorn076f9582008-12-20 10:59:02 +01001309 (txdesc->rate_mode == RATE_MODE_OFDM));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001310 rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
Helmut Schaa25177942011-03-03 19:43:25 +01001311 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001312 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001313 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Gertjan van Wingerdedf624ca2010-05-03 22:43:05 +02001314 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001315 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
1316 rt2x00_desc_write(txd, 0, word);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001317
1318 /*
1319 * Register descriptor details in skb frame descriptor.
1320 */
1321 skbdesc->desc = txd;
1322 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001323}
1324
1325/*
1326 * TX data initialization
1327 */
Gertjan van Wingerdef224f4e2010-05-08 23:40:25 +02001328static void rt2500pci_write_beacon(struct queue_entry *entry,
1329 struct txentry_desc *txdesc)
Ivo van Doornbd88a782008-07-09 15:12:44 +02001330{
1331 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001332 u32 reg;
1333
1334 /*
1335 * Disable beaconing while we are reloading the beacon data,
1336 * otherwise we might be sending out invalid data.
1337 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001338 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001339 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +02001340 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001341
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001342 if (rt2x00queue_map_txskb(entry)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001343 rt2x00_err(rt2x00dev, "Fail to map beacon, aborting\n");
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001344 goto out;
1345 }
Ivo van Doornbd88a782008-07-09 15:12:44 +02001346
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001347 /*
1348 * Write the TX descriptor for the beacon.
1349 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001350 rt2500pci_write_tx_desc(entry, txdesc);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001351
1352 /*
1353 * Dump beacon to userspace through debugfs.
1354 */
1355 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001356out:
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001357 /*
1358 * Enable beaconing again.
1359 */
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001360 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +02001361 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001362}
1363
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001364/*
1365 * RX control handlers
1366 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001367static void rt2500pci_fill_rxdone(struct queue_entry *entry,
1368 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001369{
Gabor Juhosc5171232013-04-05 08:27:02 +02001370 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001371 u32 word0;
1372 u32 word2;
1373
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001374 rt2x00_desc_read(entry_priv->desc, 0, &word0);
1375 rt2x00_desc_read(entry_priv->desc, 2, &word2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001376
Johannes Berg4150c572007-09-17 01:29:23 -04001377 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001378 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Johannes Berg4150c572007-09-17 01:29:23 -04001379 if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001380 rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001381
Ivo van Doorn89993892008-03-09 22:49:04 +01001382 /*
1383 * Obtain the status about this packet.
1384 * When frame was received with an OFDM bitrate,
1385 * the signal is the PLCP value. If it was received with
1386 * a CCK bitrate the signal is the rate in 100kbit/s.
1387 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001388 rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
1389 rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
1390 entry->queue->rt2x00dev->rssi_offset;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001391 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001392
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001393 if (rt2x00_get_field32(word0, RXD_W0_OFDM))
1394 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn6c6aa3c2008-08-29 21:07:16 +02001395 else
1396 rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001397 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1398 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001399}
1400
1401/*
1402 * Interrupt functions.
1403 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001404static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001405 const enum data_queue_qid queue_idx)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001406{
Gertjan van Wingerde61c6e482011-03-03 19:46:29 +01001407 struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Gabor Juhosc5171232013-04-05 08:27:02 +02001408 struct queue_entry_priv_mmio *entry_priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001409 struct queue_entry *entry;
1410 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001411 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001412
Ivo van Doorn181d6902008-02-05 16:42:23 -05001413 while (!rt2x00queue_empty(queue)) {
1414 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001415 entry_priv = entry->priv_data;
1416 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001417
1418 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1419 !rt2x00_get_field32(word, TXD_W0_VALID))
1420 break;
1421
1422 /*
1423 * Obtain the status about this packet.
1424 */
Ivo van Doornfb55f4d12008-05-10 13:42:06 +02001425 txdesc.flags = 0;
1426 switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
1427 case 0: /* Success */
1428 case 1: /* Success with retry */
1429 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
1430 break;
1431 case 2: /* Failure, excessive retries */
1432 __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
1433 /* Don't break, this is a failed frame! */
1434 default: /* Failure */
1435 __set_bit(TXDONE_FAILURE, &txdesc.flags);
1436 }
Ivo van Doorn181d6902008-02-05 16:42:23 -05001437 txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001438
Gertjan van Wingerdee513a0b2010-06-29 21:41:40 +02001439 rt2x00lib_txdone(entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001440 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001441}
1442
Helmut Schaa7a5a6812011-04-18 15:31:31 +02001443static inline void rt2500pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
1444 struct rt2x00_field32 irq_field)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001445{
Helmut Schaa16222a02011-01-30 13:19:37 +01001446 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001447
1448 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001449 * Enable a single interrupt. The interrupt mask register
1450 * access needs locking.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001451 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001452 spin_lock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001453
Gabor Juhosc5171232013-04-05 08:27:02 +02001454 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001455 rt2x00_set_field32(&reg, irq_field, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +02001456 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001457
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001458 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001459}
1460
1461static void rt2500pci_txstatus_tasklet(unsigned long data)
1462{
1463 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1464 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001465
1466 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001467 * Handle all tx queues.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001468 */
Helmut Schaa16222a02011-01-30 13:19:37 +01001469 rt2500pci_txdone(rt2x00dev, QID_ATIM);
1470 rt2500pci_txdone(rt2x00dev, QID_AC_VO);
1471 rt2500pci_txdone(rt2x00dev, QID_AC_VI);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001472
1473 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001474 * Enable all TXDONE interrupts again.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001475 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001476 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) {
1477 spin_lock_irq(&rt2x00dev->irqmask_lock);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001478
Gabor Juhosc5171232013-04-05 08:27:02 +02001479 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaaabc11992011-08-06 13:13:48 +02001480 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, 0);
1481 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, 0);
1482 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +02001483 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001484
Helmut Schaaabc11992011-08-06 13:13:48 +02001485 spin_unlock_irq(&rt2x00dev->irqmask_lock);
1486 }
Helmut Schaa16222a02011-01-30 13:19:37 +01001487}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001488
Helmut Schaa16222a02011-01-30 13:19:37 +01001489static void rt2500pci_tbtt_tasklet(unsigned long data)
1490{
1491 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1492 rt2x00lib_beacondone(rt2x00dev);
Helmut Schaaabc11992011-08-06 13:13:48 +02001493 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1494 rt2500pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE);
Helmut Schaa16222a02011-01-30 13:19:37 +01001495}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001496
Helmut Schaa16222a02011-01-30 13:19:37 +01001497static void rt2500pci_rxdone_tasklet(unsigned long data)
1498{
1499 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
Gabor Juhosc5171232013-04-05 08:27:02 +02001500 if (rt2x00mmio_rxdone(rt2x00dev))
Helmut Schaa16638932011-03-28 13:29:44 +02001501 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
Helmut Schaaabc11992011-08-06 13:13:48 +02001502 else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
Helmut Schaa16638932011-03-28 13:29:44 +02001503 rt2500pci_enable_interrupt(rt2x00dev, CSR8_RXDONE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001504}
1505
Helmut Schaa78e256c2010-07-11 12:26:48 +02001506static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
1507{
1508 struct rt2x00_dev *rt2x00dev = dev_instance;
Helmut Schaa16222a02011-01-30 13:19:37 +01001509 u32 reg, mask;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001510
1511 /*
1512 * Get the interrupt sources & saved to local variable.
1513 * Write register value back to clear pending interrupts.
1514 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001515 rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
1516 rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001517
1518 if (!reg)
1519 return IRQ_NONE;
1520
1521 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1522 return IRQ_HANDLED;
1523
Helmut Schaa16222a02011-01-30 13:19:37 +01001524 mask = reg;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001525
Helmut Schaa16222a02011-01-30 13:19:37 +01001526 /*
1527 * Schedule tasklets for interrupt handling.
1528 */
1529 if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1530 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001531
Helmut Schaa16222a02011-01-30 13:19:37 +01001532 if (rt2x00_get_field32(reg, CSR7_RXDONE))
1533 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
1534
1535 if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) ||
1536 rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) ||
1537 rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) {
1538 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
1539 /*
1540 * Mask out all txdone interrupts.
1541 */
1542 rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1);
1543 rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1);
1544 rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1);
1545 }
1546
1547 /*
1548 * Disable all interrupts for which a tasklet was scheduled right now,
1549 * the tasklet will reenable the appropriate interrupts.
1550 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001551 spin_lock(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001552
Gabor Juhosc5171232013-04-05 08:27:02 +02001553 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001554 reg |= mask;
Gabor Juhosc5171232013-04-05 08:27:02 +02001555 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001556
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001557 spin_unlock(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001558
1559 return IRQ_HANDLED;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001560}
1561
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001562/*
1563 * Device probe functions.
1564 */
1565static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1566{
1567 struct eeprom_93cx6 eeprom;
1568 u32 reg;
1569 u16 word;
1570 u8 *mac;
1571
Gabor Juhosc5171232013-04-05 08:27:02 +02001572 rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001573
1574 eeprom.data = rt2x00dev;
1575 eeprom.register_read = rt2500pci_eepromregister_read;
1576 eeprom.register_write = rt2500pci_eepromregister_write;
1577 eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1578 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1579 eeprom.reg_data_in = 0;
1580 eeprom.reg_data_out = 0;
1581 eeprom.reg_data_clock = 0;
1582 eeprom.reg_chip_select = 0;
1583
1584 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1585 EEPROM_SIZE / sizeof(u16));
1586
1587 /*
1588 * Start validation of the data that has been read.
1589 */
1590 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1591 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00001592 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07001593 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001594 }
1595
1596 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1597 if (word == 0xffff) {
1598 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001599 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1600 ANTENNA_SW_DIVERSITY);
1601 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1602 ANTENNA_SW_DIVERSITY);
1603 rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
1604 LED_MODE_DEFAULT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001605 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1606 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1607 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
1608 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001609 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001610 }
1611
1612 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1613 if (word == 0xffff) {
1614 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
1615 rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
1616 rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
1617 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001618 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001619 }
1620
1621 rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
1622 if (word == 0xffff) {
1623 rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
1624 DEFAULT_RSSI_OFFSET);
1625 rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001626 rt2x00_eeprom_dbg(rt2x00dev, "Calibrate offset: 0x%04x\n",
1627 word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001628 }
1629
1630 return 0;
1631}
1632
1633static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1634{
1635 u32 reg;
1636 u16 value;
1637 u16 eeprom;
1638
1639 /*
1640 * Read EEPROM word for configuration.
1641 */
1642 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1643
1644 /*
1645 * Identify RF chipset.
1646 */
1647 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Gabor Juhosc5171232013-04-05 08:27:02 +02001648 rt2x00mmio_register_read(rt2x00dev, CSR0, &reg);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001649 rt2x00_set_chip(rt2x00dev, RT2560, value,
1650 rt2x00_get_field32(reg, CSR0_REVISION));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001651
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001652 if (!rt2x00_rf(rt2x00dev, RF2522) &&
1653 !rt2x00_rf(rt2x00dev, RF2523) &&
1654 !rt2x00_rf(rt2x00dev, RF2524) &&
1655 !rt2x00_rf(rt2x00dev, RF2525) &&
1656 !rt2x00_rf(rt2x00dev, RF2525E) &&
1657 !rt2x00_rf(rt2x00dev, RF5222)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001658 rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001659 return -ENODEV;
1660 }
1661
1662 /*
1663 * Identify default antenna configuration.
1664 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001665 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001666 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001667 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001668 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1669
1670 /*
1671 * Store led mode, for correct led behaviour.
1672 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02001673#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna9450b72008-02-03 15:53:40 +01001674 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1675
Ivo van Doorn475433b2008-06-03 20:30:01 +02001676 rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
Ivo van Doorn3d3e4512009-01-17 20:44:08 +01001677 if (value == LED_MODE_TXRX_ACTIVITY ||
1678 value == LED_MODE_DEFAULT ||
1679 value == LED_MODE_ASUS)
Ivo van Doorn475433b2008-06-03 20:30:01 +02001680 rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
1681 LED_TYPE_ACTIVITY);
Ivo van Doorn771fd562008-09-08 19:07:15 +02001682#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001683
1684 /*
1685 * Detect if this device has an hardware controlled radio.
1686 */
Stanislaw Gruszka9011eaa2014-06-16 18:45:15 +02001687 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001688 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Stanislaw Gruszka9011eaa2014-06-16 18:45:15 +02001689 /*
1690 * On this device RFKILL initialized during probe does not work.
1691 */
1692 __set_bit(REQUIRE_DELAYED_RFKILL, &rt2x00dev->cap_flags);
1693 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001694
1695 /*
1696 * Check if the BBP tuning should be enabled.
1697 */
1698 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
Ivo van Doorn27df2a92010-07-11 12:24:22 +02001699 if (!rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001700 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001701
1702 /*
1703 * Read the RSSI <-> dBm offset information.
1704 */
1705 rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
1706 rt2x00dev->rssi_offset =
1707 rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
1708
1709 return 0;
1710}
1711
1712/*
1713 * RF value list for RF2522
1714 * Supports: 2.4 GHz
1715 */
1716static const struct rf_channel rf_vals_bg_2522[] = {
1717 { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
1718 { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
1719 { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
1720 { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
1721 { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
1722 { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
1723 { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
1724 { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
1725 { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
1726 { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
1727 { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
1728 { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
1729 { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
1730 { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
1731};
1732
1733/*
1734 * RF value list for RF2523
1735 * Supports: 2.4 GHz
1736 */
1737static const struct rf_channel rf_vals_bg_2523[] = {
1738 { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
1739 { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
1740 { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
1741 { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
1742 { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
1743 { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
1744 { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
1745 { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
1746 { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
1747 { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
1748 { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
1749 { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
1750 { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
1751 { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
1752};
1753
1754/*
1755 * RF value list for RF2524
1756 * Supports: 2.4 GHz
1757 */
1758static const struct rf_channel rf_vals_bg_2524[] = {
1759 { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
1760 { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
1761 { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
1762 { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
1763 { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
1764 { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
1765 { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
1766 { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
1767 { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
1768 { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
1769 { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
1770 { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
1771 { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
1772 { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
1773};
1774
1775/*
1776 * RF value list for RF2525
1777 * Supports: 2.4 GHz
1778 */
1779static const struct rf_channel rf_vals_bg_2525[] = {
1780 { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
1781 { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
1782 { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
1783 { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
1784 { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
1785 { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
1786 { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
1787 { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
1788 { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
1789 { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
1790 { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
1791 { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
1792 { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
1793 { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
1794};
1795
1796/*
1797 * RF value list for RF2525e
1798 * Supports: 2.4 GHz
1799 */
1800static const struct rf_channel rf_vals_bg_2525e[] = {
1801 { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
1802 { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
1803 { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
1804 { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
1805 { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
1806 { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
1807 { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
1808 { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
1809 { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
1810 { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
1811 { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
1812 { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
1813 { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
1814 { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
1815};
1816
1817/*
1818 * RF value list for RF5222
1819 * Supports: 2.4 GHz & 5.2 GHz
1820 */
1821static const struct rf_channel rf_vals_5222[] = {
1822 { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
1823 { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
1824 { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
1825 { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
1826 { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
1827 { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
1828 { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
1829 { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
1830 { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
1831 { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
1832 { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
1833 { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
1834 { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
1835 { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
1836
1837 /* 802.11 UNI / HyperLan 2 */
1838 { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
1839 { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
1840 { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
1841 { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
1842 { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
1843 { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
1844 { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
1845 { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
1846
1847 /* 802.11 HyperLan 2 */
1848 { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
1849 { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
1850 { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
1851 { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
1852 { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
1853 { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
1854 { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
1855 { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
1856 { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
1857 { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
1858
1859 /* 802.11 UNII */
1860 { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
1861 { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
1862 { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
1863 { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
1864 { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
1865};
1866
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001867static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001868{
1869 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001870 struct channel_info *info;
1871 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001872 unsigned int i;
1873
1874 /*
1875 * Initialize all hw fields.
1876 */
Bruno Randolf566bfe52008-05-08 19:15:40 +02001877 rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Johannes Berg4be8c382009-01-07 18:28:20 +01001878 IEEE80211_HW_SIGNAL_DBM |
1879 IEEE80211_HW_SUPPORTS_PS |
1880 IEEE80211_HW_PS_NULLFUNC_STACK;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001881
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02001882 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001883 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1884 rt2x00_eeprom_addr(rt2x00dev,
1885 EEPROM_MAC_ADDR_0));
1886
1887 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001888 * Initialize hw_mode information.
1889 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001890 spec->supported_bands = SUPPORT_BAND_2GHZ;
1891 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001892
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001893 if (rt2x00_rf(rt2x00dev, RF2522)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001894 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
1895 spec->channels = rf_vals_bg_2522;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001896 } else if (rt2x00_rf(rt2x00dev, RF2523)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001897 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
1898 spec->channels = rf_vals_bg_2523;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001899 } else if (rt2x00_rf(rt2x00dev, RF2524)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001900 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
1901 spec->channels = rf_vals_bg_2524;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001902 } else if (rt2x00_rf(rt2x00dev, RF2525)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001903 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
1904 spec->channels = rf_vals_bg_2525;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001905 } else if (rt2x00_rf(rt2x00dev, RF2525E)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001906 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
1907 spec->channels = rf_vals_bg_2525e;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001908 } else if (rt2x00_rf(rt2x00dev, RF5222)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01001909 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001910 spec->num_channels = ARRAY_SIZE(rf_vals_5222);
1911 spec->channels = rf_vals_5222;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001912 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001913
1914 /*
1915 * Create channel information array
1916 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00001917 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001918 if (!info)
1919 return -ENOMEM;
1920
1921 spec->channels_info = info;
1922
1923 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001924 for (i = 0; i < 14; i++) {
1925 info[i].max_power = MAX_TXPOWER;
1926 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
1927 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001928
1929 if (spec->num_channels > 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001930 for (i = 14; i < spec->num_channels; i++) {
1931 info[i].max_power = MAX_TXPOWER;
1932 info[i].default_power1 = DEFAULT_TXPOWER;
1933 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001934 }
1935
1936 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001937}
1938
1939static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1940{
1941 int retval;
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001942 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001943
1944 /*
1945 * Allocate eeprom data.
1946 */
1947 retval = rt2500pci_validate_eeprom(rt2x00dev);
1948 if (retval)
1949 return retval;
1950
1951 retval = rt2500pci_init_eeprom(rt2x00dev);
1952 if (retval)
1953 return retval;
1954
1955 /*
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001956 * Enable rfkill polling by setting GPIO direction of the
1957 * rfkill switch GPIO pin correctly.
1958 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001959 rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001960 rt2x00_set_field32(&reg, GPIOCSR_DIR0, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +02001961 rt2x00mmio_register_write(rt2x00dev, GPIOCSR, reg);
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001962
1963 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001964 * Initialize hw specifications.
1965 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001966 retval = rt2500pci_probe_hw_mode(rt2x00dev);
1967 if (retval)
1968 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001969
1970 /*
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001971 * This device requires the atim queue and DMA-mapped skbs.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001972 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001973 __set_bit(REQUIRE_ATIM_QUEUE, &rt2x00dev->cap_flags);
1974 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
1975 __set_bit(REQUIRE_SW_SEQNO, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001976
1977 /*
1978 * Set the rssi offset.
1979 */
1980 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1981
1982 return 0;
1983}
1984
1985/*
1986 * IEEE80211 stack callback functions.
1987 */
Eliad Peller37a41b42011-09-21 14:06:11 +03001988static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw,
1989 struct ieee80211_vif *vif)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001990{
1991 struct rt2x00_dev *rt2x00dev = hw->priv;
1992 u64 tsf;
1993 u32 reg;
1994
Gabor Juhosc5171232013-04-05 08:27:02 +02001995 rt2x00mmio_register_read(rt2x00dev, CSR17, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001996 tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
Gabor Juhosc5171232013-04-05 08:27:02 +02001997 rt2x00mmio_register_read(rt2x00dev, CSR16, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001998 tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1999
2000 return tsf;
2001}
2002
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002003static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
2004{
2005 struct rt2x00_dev *rt2x00dev = hw->priv;
2006 u32 reg;
2007
Gabor Juhosc5171232013-04-05 08:27:02 +02002008 rt2x00mmio_register_read(rt2x00dev, CSR15, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002009 return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
2010}
2011
2012static const struct ieee80211_ops rt2500pci_mac80211_ops = {
2013 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04002014 .start = rt2x00mac_start,
2015 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002016 .add_interface = rt2x00mac_add_interface,
2017 .remove_interface = rt2x00mac_remove_interface,
2018 .config = rt2x00mac_config,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002019 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doornd8147f92010-07-11 12:24:47 +02002020 .sw_scan_start = rt2x00mac_sw_scan_start,
2021 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002022 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002023 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002024 .conf_tx = rt2x00mac_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002025 .get_tsf = rt2500pci_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002026 .tx_last_beacon = rt2500pci_tx_last_beacon,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002027 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornf44df182010-11-04 20:40:11 +01002028 .flush = rt2x00mac_flush,
Ivo van Doorn0ed7b3c2011-04-18 15:35:12 +02002029 .set_antenna = rt2x00mac_set_antenna,
2030 .get_antenna = rt2x00mac_get_antenna,
Ivo van Doorne7dee442011-04-18 15:34:41 +02002031 .get_ringparam = rt2x00mac_get_ringparam,
Gertjan van Wingerde5f0dd292011-07-06 23:00:21 +02002032 .tx_frames_pending = rt2x00mac_tx_frames_pending,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002033};
2034
2035static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
2036 .irq_handler = rt2500pci_interrupt,
Helmut Schaa16222a02011-01-30 13:19:37 +01002037 .txstatus_tasklet = rt2500pci_txstatus_tasklet,
2038 .tbtt_tasklet = rt2500pci_tbtt_tasklet,
2039 .rxdone_tasklet = rt2500pci_rxdone_tasklet,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002040 .probe_hw = rt2500pci_probe_hw,
Gabor Juhosc5171232013-04-05 08:27:02 +02002041 .initialize = rt2x00mmio_initialize,
2042 .uninitialize = rt2x00mmio_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01002043 .get_entry_state = rt2500pci_get_entry_state,
2044 .clear_entry = rt2500pci_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002045 .set_device_state = rt2500pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002046 .rfkill_poll = rt2500pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002047 .link_stats = rt2500pci_link_stats,
2048 .reset_tuner = rt2500pci_reset_tuner,
2049 .link_tuner = rt2500pci_link_tuner,
Ivo van Doorndbba3062010-12-13 12:34:54 +01002050 .start_queue = rt2500pci_start_queue,
2051 .kick_queue = rt2500pci_kick_queue,
2052 .stop_queue = rt2500pci_stop_queue,
Gabor Juhosc5171232013-04-05 08:27:02 +02002053 .flush_queue = rt2x00mmio_flush_queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002054 .write_tx_desc = rt2500pci_write_tx_desc,
Ivo van Doornbd88a782008-07-09 15:12:44 +02002055 .write_beacon = rt2500pci_write_beacon,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002056 .fill_rxdone = rt2500pci_fill_rxdone,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002057 .config_filter = rt2500pci_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002058 .config_intf = rt2500pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01002059 .config_erp = rt2500pci_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01002060 .config_ant = rt2500pci_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002061 .config = rt2500pci_config,
2062};
2063
Ivo van Doorn181d6902008-02-05 16:42:23 -05002064static const struct data_queue_desc rt2500pci_queue_rx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002065 .entry_num = 32,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002066 .data_size = DATA_FRAME_SIZE,
2067 .desc_size = RXD_DESC_SIZE,
Gabor Juhosc5171232013-04-05 08:27:02 +02002068 .priv_size = sizeof(struct queue_entry_priv_mmio),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002069};
2070
2071static const struct data_queue_desc rt2500pci_queue_tx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002072 .entry_num = 32,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002073 .data_size = DATA_FRAME_SIZE,
2074 .desc_size = TXD_DESC_SIZE,
Gabor Juhosc5171232013-04-05 08:27:02 +02002075 .priv_size = sizeof(struct queue_entry_priv_mmio),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002076};
2077
2078static const struct data_queue_desc rt2500pci_queue_bcn = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002079 .entry_num = 1,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002080 .data_size = MGMT_FRAME_SIZE,
2081 .desc_size = TXD_DESC_SIZE,
Gabor Juhosc5171232013-04-05 08:27:02 +02002082 .priv_size = sizeof(struct queue_entry_priv_mmio),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002083};
2084
2085static const struct data_queue_desc rt2500pci_queue_atim = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002086 .entry_num = 8,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002087 .data_size = DATA_FRAME_SIZE,
2088 .desc_size = TXD_DESC_SIZE,
Gabor Juhosc5171232013-04-05 08:27:02 +02002089 .priv_size = sizeof(struct queue_entry_priv_mmio),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002090};
2091
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002092static const struct rt2x00_ops rt2500pci_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002093 .name = KBUILD_MODNAME,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002094 .max_ap_intf = 1,
2095 .eeprom_size = EEPROM_SIZE,
2096 .rf_size = RF_SIZE,
2097 .tx_queues = NUM_TX_QUEUES,
Gertjan van Wingerdee6218cc2009-11-23 22:44:52 +01002098 .extra_tx_headroom = 0,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002099 .rx = &rt2500pci_queue_rx,
2100 .tx = &rt2500pci_queue_tx,
2101 .bcn = &rt2500pci_queue_bcn,
2102 .atim = &rt2500pci_queue_atim,
2103 .lib = &rt2500pci_rt2x00_ops,
2104 .hw = &rt2500pci_mac80211_ops,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002105#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002106 .debugfs = &rt2500pci_rt2x00debug,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002107#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2108};
2109
2110/*
2111 * RT2500pci module information.
2112 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002113static DEFINE_PCI_DEVICE_TABLE(rt2500pci_device_table) = {
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002114 { PCI_DEVICE(0x1814, 0x0201) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002115 { 0, }
2116};
2117
2118MODULE_AUTHOR(DRV_PROJECT);
2119MODULE_VERSION(DRV_VERSION);
2120MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
2121MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
2122MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
2123MODULE_LICENSE("GPL");
2124
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002125static int rt2500pci_probe(struct pci_dev *pci_dev,
2126 const struct pci_device_id *id)
2127{
2128 return rt2x00pci_probe(pci_dev, &rt2500pci_ops);
2129}
2130
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002131static struct pci_driver rt2500pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002132 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002133 .id_table = rt2500pci_device_table,
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002134 .probe = rt2500pci_probe,
Bill Pemberton69202352012-12-03 09:56:39 -05002135 .remove = rt2x00pci_remove,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002136 .suspend = rt2x00pci_suspend,
2137 .resume = rt2x00pci_resume,
2138};
2139
Axel Lin5b0a3b72012-04-14 10:38:36 +08002140module_pci_driver(rt2500pci_driver);