blob: 6d388cff84553801195c5c54f9388fb84b57d894 [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010026#include <linux/can/led.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027#include <linux/can/platform/flexcan.h>
28#include <linux/clk.h>
29#include <linux/delay.h>
30#include <linux/if_arp.h>
31#include <linux/if_ether.h>
32#include <linux/interrupt.h>
33#include <linux/io.h>
34#include <linux/kernel.h>
35#include <linux/list.h>
36#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000037#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080038#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020039#include <linux/platform_device.h>
Shawn Guoa53157c2012-05-06 20:25:13 +080040#include <linux/pinctrl/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020041
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020042#define DRV_NAME "flexcan"
43
44/* 8 for RX fifo and 2 error handling */
45#define FLEXCAN_NAPI_WEIGHT (8 + 2)
46
47/* FLEXCAN module configuration register (CANMCR) bits */
48#define FLEXCAN_MCR_MDIS BIT(31)
49#define FLEXCAN_MCR_FRZ BIT(30)
50#define FLEXCAN_MCR_FEN BIT(29)
51#define FLEXCAN_MCR_HALT BIT(28)
52#define FLEXCAN_MCR_NOT_RDY BIT(27)
53#define FLEXCAN_MCR_WAK_MSK BIT(26)
54#define FLEXCAN_MCR_SOFTRST BIT(25)
55#define FLEXCAN_MCR_FRZ_ACK BIT(24)
56#define FLEXCAN_MCR_SUPV BIT(23)
57#define FLEXCAN_MCR_SLF_WAK BIT(22)
58#define FLEXCAN_MCR_WRN_EN BIT(21)
59#define FLEXCAN_MCR_LPM_ACK BIT(20)
60#define FLEXCAN_MCR_WAK_SRC BIT(19)
61#define FLEXCAN_MCR_DOZE BIT(18)
62#define FLEXCAN_MCR_SRX_DIS BIT(17)
63#define FLEXCAN_MCR_BCC BIT(16)
64#define FLEXCAN_MCR_LPRIO_EN BIT(13)
65#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Budded60241f2013-10-04 10:52:36 +020066#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020067#define FLEXCAN_MCR_IDAM_A (0 << 8)
68#define FLEXCAN_MCR_IDAM_B (1 << 8)
69#define FLEXCAN_MCR_IDAM_C (2 << 8)
70#define FLEXCAN_MCR_IDAM_D (3 << 8)
71
72/* FLEXCAN control register (CANCTRL) bits */
73#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
74#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
75#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
76#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
77#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
78#define FLEXCAN_CTRL_ERR_MSK BIT(14)
79#define FLEXCAN_CTRL_CLK_SRC BIT(13)
80#define FLEXCAN_CTRL_LPB BIT(12)
81#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
82#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
83#define FLEXCAN_CTRL_SMP BIT(7)
84#define FLEXCAN_CTRL_BOFF_REC BIT(6)
85#define FLEXCAN_CTRL_TSYN BIT(5)
86#define FLEXCAN_CTRL_LBUF BIT(4)
87#define FLEXCAN_CTRL_LOM BIT(3)
88#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
89#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
90#define FLEXCAN_CTRL_ERR_STATE \
91 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
92 FLEXCAN_CTRL_BOFF_MSK)
93#define FLEXCAN_CTRL_ERR_ALL \
94 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
95
96/* FLEXCAN error and status register (ESR) bits */
97#define FLEXCAN_ESR_TWRN_INT BIT(17)
98#define FLEXCAN_ESR_RWRN_INT BIT(16)
99#define FLEXCAN_ESR_BIT1_ERR BIT(15)
100#define FLEXCAN_ESR_BIT0_ERR BIT(14)
101#define FLEXCAN_ESR_ACK_ERR BIT(13)
102#define FLEXCAN_ESR_CRC_ERR BIT(12)
103#define FLEXCAN_ESR_FRM_ERR BIT(11)
104#define FLEXCAN_ESR_STF_ERR BIT(10)
105#define FLEXCAN_ESR_TX_WRN BIT(9)
106#define FLEXCAN_ESR_RX_WRN BIT(8)
107#define FLEXCAN_ESR_IDLE BIT(7)
108#define FLEXCAN_ESR_TXRX BIT(6)
109#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
110#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
111#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
112#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
113#define FLEXCAN_ESR_BOFF_INT BIT(2)
114#define FLEXCAN_ESR_ERR_INT BIT(1)
115#define FLEXCAN_ESR_WAK_INT BIT(0)
116#define FLEXCAN_ESR_ERR_BUS \
117 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
118 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
119 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
120#define FLEXCAN_ESR_ERR_STATE \
121 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
122#define FLEXCAN_ESR_ERR_ALL \
123 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100124#define FLEXCAN_ESR_ALL_INT \
125 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
126 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200127
128/* FLEXCAN interrupt flag register (IFLAG) bits */
129#define FLEXCAN_TX_BUF_ID 8
130#define FLEXCAN_IFLAG_BUF(x) BIT(x)
131#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
132#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
133#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
134#define FLEXCAN_IFLAG_DEFAULT \
135 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
136 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
137
138/* FLEXCAN message buffers */
139#define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
140#define FLEXCAN_MB_CNT_SRR BIT(22)
141#define FLEXCAN_MB_CNT_IDE BIT(21)
142#define FLEXCAN_MB_CNT_RTR BIT(20)
143#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
144#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
145
146#define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
147
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200148/*
149 * FLEXCAN hardware feature flags
150 *
151 * Below is some version info we got:
152 * SOC Version IP-Version Glitch- [TR]WRN_INT
153 * Filter? connected?
154 * MX25 FlexCAN2 03.00.00.00 no no
155 * MX28 FlexCAN2 03.00.04.00 yes yes
156 * MX35 FlexCAN2 03.00.00.00 no no
157 * MX53 FlexCAN2 03.00.00.00 yes no
158 * MX6s FlexCAN3 10.00.12.00 yes yes
159 *
160 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
161 */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000162#define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200163#define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000164
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200165/* Structure of the message buffer */
166struct flexcan_mb {
167 u32 can_ctrl;
168 u32 can_id;
169 u32 data[2];
170};
171
172/* Structure of the hardware registers */
173struct flexcan_regs {
174 u32 mcr; /* 0x00 */
175 u32 ctrl; /* 0x04 */
176 u32 timer; /* 0x08 */
177 u32 _reserved1; /* 0x0c */
178 u32 rxgmask; /* 0x10 */
179 u32 rx14mask; /* 0x14 */
180 u32 rx15mask; /* 0x18 */
181 u32 ecr; /* 0x1c */
182 u32 esr; /* 0x20 */
183 u32 imask2; /* 0x24 */
184 u32 imask1; /* 0x28 */
185 u32 iflag2; /* 0x2c */
186 u32 iflag1; /* 0x30 */
Hui Wang30c1e672012-06-28 16:21:35 +0800187 u32 crl2; /* 0x34 */
188 u32 esr2; /* 0x38 */
189 u32 imeur; /* 0x3c */
190 u32 lrfr; /* 0x40 */
191 u32 crcr; /* 0x44 */
192 u32 rxfgmask; /* 0x48 */
193 u32 rxfir; /* 0x4c */
194 u32 _reserved3[12];
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200195 struct flexcan_mb cantxfg[64];
196};
197
Hui Wang30c1e672012-06-28 16:21:35 +0800198struct flexcan_devtype_data {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000199 u32 features; /* hardware controller features */
Hui Wang30c1e672012-06-28 16:21:35 +0800200};
201
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200202struct flexcan_priv {
203 struct can_priv can;
204 struct net_device *dev;
205 struct napi_struct napi;
206
207 void __iomem *base;
208 u32 reg_esr;
209 u32 reg_ctrl_default;
210
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200211 struct clk *clk_ipg;
212 struct clk *clk_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200213 struct flexcan_platform_data *pdata;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200214 const struct flexcan_devtype_data *devtype_data;
Hui Wang30c1e672012-06-28 16:21:35 +0800215};
216
217static struct flexcan_devtype_data fsl_p1010_devtype_data = {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000218 .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800219};
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000220static struct flexcan_devtype_data fsl_imx28_devtype_data;
Hui Wang30c1e672012-06-28 16:21:35 +0800221static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200222 .features = FLEXCAN_HAS_V10_FEATURES,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200223};
224
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200225static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200226 .name = DRV_NAME,
227 .tseg1_min = 4,
228 .tseg1_max = 16,
229 .tseg2_min = 2,
230 .tseg2_max = 8,
231 .sjw_max = 4,
232 .brp_min = 1,
233 .brp_max = 256,
234 .brp_inc = 1,
235};
236
237/*
holt@sgi.com61e271e2011-08-16 17:32:20 +0000238 * Abstract off the read/write for arm versus ppc.
239 */
240#if defined(__BIG_ENDIAN)
241static inline u32 flexcan_read(void __iomem *addr)
242{
243 return in_be32(addr);
244}
245
246static inline void flexcan_write(u32 val, void __iomem *addr)
247{
248 out_be32(addr, val);
249}
250#else
251static inline u32 flexcan_read(void __iomem *addr)
252{
253 return readl(addr);
254}
255
256static inline void flexcan_write(u32 val, void __iomem *addr)
257{
258 writel(val, addr);
259}
260#endif
261
262/*
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200263 * Swtich transceiver on or off
264 */
265static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
266{
267 if (priv->pdata && priv->pdata->transceiver_switch)
268 priv->pdata->transceiver_switch(on);
269}
270
271static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
272 u32 reg_esr)
273{
274 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
275 (reg_esr & FLEXCAN_ESR_ERR_BUS);
276}
277
278static inline void flexcan_chip_enable(struct flexcan_priv *priv)
279{
280 struct flexcan_regs __iomem *regs = priv->base;
281 u32 reg;
282
holt@sgi.com61e271e2011-08-16 17:32:20 +0000283 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200284 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000285 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200286
287 udelay(10);
288}
289
290static inline void flexcan_chip_disable(struct flexcan_priv *priv)
291{
292 struct flexcan_regs __iomem *regs = priv->base;
293 u32 reg;
294
holt@sgi.com61e271e2011-08-16 17:32:20 +0000295 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200296 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000297 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200298}
299
300static int flexcan_get_berr_counter(const struct net_device *dev,
301 struct can_berr_counter *bec)
302{
303 const struct flexcan_priv *priv = netdev_priv(dev);
304 struct flexcan_regs __iomem *regs = priv->base;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000305 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200306
307 bec->txerr = (reg >> 0) & 0xff;
308 bec->rxerr = (reg >> 8) & 0xff;
309
310 return 0;
311}
312
313static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
314{
315 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200316 struct flexcan_regs __iomem *regs = priv->base;
317 struct can_frame *cf = (struct can_frame *)skb->data;
318 u32 can_id;
319 u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
320
321 if (can_dropped_invalid_skb(dev, skb))
322 return NETDEV_TX_OK;
323
324 netif_stop_queue(dev);
325
326 if (cf->can_id & CAN_EFF_FLAG) {
327 can_id = cf->can_id & CAN_EFF_MASK;
328 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
329 } else {
330 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
331 }
332
333 if (cf->can_id & CAN_RTR_FLAG)
334 ctrl |= FLEXCAN_MB_CNT_RTR;
335
336 if (cf->can_dlc > 0) {
337 u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000338 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200339 }
340 if (cf->can_dlc > 3) {
341 u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000342 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200343 }
344
Reuben Dowle9a123492011-11-01 11:18:03 +1300345 can_put_echo_skb(skb, dev, 0);
346
holt@sgi.com61e271e2011-08-16 17:32:20 +0000347 flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
348 flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200349
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200350 return NETDEV_TX_OK;
351}
352
353static void do_bus_err(struct net_device *dev,
354 struct can_frame *cf, u32 reg_esr)
355{
356 struct flexcan_priv *priv = netdev_priv(dev);
357 int rx_errors = 0, tx_errors = 0;
358
359 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
360
361 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100362 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200363 cf->data[2] |= CAN_ERR_PROT_BIT1;
364 tx_errors = 1;
365 }
366 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100367 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200368 cf->data[2] |= CAN_ERR_PROT_BIT0;
369 tx_errors = 1;
370 }
371 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100372 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200373 cf->can_id |= CAN_ERR_ACK;
374 cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
375 tx_errors = 1;
376 }
377 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100378 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200379 cf->data[2] |= CAN_ERR_PROT_BIT;
380 cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
381 rx_errors = 1;
382 }
383 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100384 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200385 cf->data[2] |= CAN_ERR_PROT_FORM;
386 rx_errors = 1;
387 }
388 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100389 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200390 cf->data[2] |= CAN_ERR_PROT_STUFF;
391 rx_errors = 1;
392 }
393
394 priv->can.can_stats.bus_error++;
395 if (rx_errors)
396 dev->stats.rx_errors++;
397 if (tx_errors)
398 dev->stats.tx_errors++;
399}
400
401static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
402{
403 struct sk_buff *skb;
404 struct can_frame *cf;
405
406 skb = alloc_can_err_skb(dev, &cf);
407 if (unlikely(!skb))
408 return 0;
409
410 do_bus_err(dev, cf, reg_esr);
411 netif_receive_skb(skb);
412
413 dev->stats.rx_packets++;
414 dev->stats.rx_bytes += cf->can_dlc;
415
416 return 1;
417}
418
419static void do_state(struct net_device *dev,
420 struct can_frame *cf, enum can_state new_state)
421{
422 struct flexcan_priv *priv = netdev_priv(dev);
423 struct can_berr_counter bec;
424
425 flexcan_get_berr_counter(dev, &bec);
426
427 switch (priv->can.state) {
428 case CAN_STATE_ERROR_ACTIVE:
429 /*
430 * from: ERROR_ACTIVE
431 * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
432 * => : there was a warning int
433 */
434 if (new_state >= CAN_STATE_ERROR_WARNING &&
435 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100436 netdev_dbg(dev, "Error Warning IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200437 priv->can.can_stats.error_warning++;
438
439 cf->can_id |= CAN_ERR_CRTL;
440 cf->data[1] = (bec.txerr > bec.rxerr) ?
441 CAN_ERR_CRTL_TX_WARNING :
442 CAN_ERR_CRTL_RX_WARNING;
443 }
444 case CAN_STATE_ERROR_WARNING: /* fallthrough */
445 /*
446 * from: ERROR_ACTIVE, ERROR_WARNING
447 * to : ERROR_PASSIVE, BUS_OFF
448 * => : error passive int
449 */
450 if (new_state >= CAN_STATE_ERROR_PASSIVE &&
451 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100452 netdev_dbg(dev, "Error Passive IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200453 priv->can.can_stats.error_passive++;
454
455 cf->can_id |= CAN_ERR_CRTL;
456 cf->data[1] = (bec.txerr > bec.rxerr) ?
457 CAN_ERR_CRTL_TX_PASSIVE :
458 CAN_ERR_CRTL_RX_PASSIVE;
459 }
460 break;
461 case CAN_STATE_BUS_OFF:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100462 netdev_err(dev, "BUG! "
463 "hardware recovered automatically from BUS_OFF\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200464 break;
465 default:
466 break;
467 }
468
469 /* process state changes depending on the new state */
470 switch (new_state) {
471 case CAN_STATE_ERROR_ACTIVE:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100472 netdev_dbg(dev, "Error Active\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200473 cf->can_id |= CAN_ERR_PROT;
474 cf->data[2] = CAN_ERR_PROT_ACTIVE;
475 break;
476 case CAN_STATE_BUS_OFF:
477 cf->can_id |= CAN_ERR_BUSOFF;
478 can_bus_off(dev);
479 break;
480 default:
481 break;
482 }
483}
484
485static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
486{
487 struct flexcan_priv *priv = netdev_priv(dev);
488 struct sk_buff *skb;
489 struct can_frame *cf;
490 enum can_state new_state;
491 int flt;
492
493 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
494 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
495 if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
496 FLEXCAN_ESR_RX_WRN))))
497 new_state = CAN_STATE_ERROR_ACTIVE;
498 else
499 new_state = CAN_STATE_ERROR_WARNING;
500 } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
501 new_state = CAN_STATE_ERROR_PASSIVE;
502 else
503 new_state = CAN_STATE_BUS_OFF;
504
505 /* state hasn't changed */
506 if (likely(new_state == priv->can.state))
507 return 0;
508
509 skb = alloc_can_err_skb(dev, &cf);
510 if (unlikely(!skb))
511 return 0;
512
513 do_state(dev, cf, new_state);
514 priv->can.state = new_state;
515 netif_receive_skb(skb);
516
517 dev->stats.rx_packets++;
518 dev->stats.rx_bytes += cf->can_dlc;
519
520 return 1;
521}
522
523static void flexcan_read_fifo(const struct net_device *dev,
524 struct can_frame *cf)
525{
526 const struct flexcan_priv *priv = netdev_priv(dev);
527 struct flexcan_regs __iomem *regs = priv->base;
528 struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
529 u32 reg_ctrl, reg_id;
530
holt@sgi.com61e271e2011-08-16 17:32:20 +0000531 reg_ctrl = flexcan_read(&mb->can_ctrl);
532 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200533 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
534 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
535 else
536 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
537
538 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
539 cf->can_id |= CAN_RTR_FLAG;
540 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
541
holt@sgi.com61e271e2011-08-16 17:32:20 +0000542 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
543 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200544
545 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000546 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
547 flexcan_read(&regs->timer);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200548}
549
550static int flexcan_read_frame(struct net_device *dev)
551{
552 struct net_device_stats *stats = &dev->stats;
553 struct can_frame *cf;
554 struct sk_buff *skb;
555
556 skb = alloc_can_skb(dev, &cf);
557 if (unlikely(!skb)) {
558 stats->rx_dropped++;
559 return 0;
560 }
561
562 flexcan_read_fifo(dev, cf);
563 netif_receive_skb(skb);
564
565 stats->rx_packets++;
566 stats->rx_bytes += cf->can_dlc;
567
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100568 can_led_event(dev, CAN_LED_EVENT_RX);
569
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200570 return 1;
571}
572
573static int flexcan_poll(struct napi_struct *napi, int quota)
574{
575 struct net_device *dev = napi->dev;
576 const struct flexcan_priv *priv = netdev_priv(dev);
577 struct flexcan_regs __iomem *regs = priv->base;
578 u32 reg_iflag1, reg_esr;
579 int work_done = 0;
580
581 /*
582 * The error bits are cleared on read,
583 * use saved value from irq handler.
584 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000585 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200586
587 /* handle state changes */
588 work_done += flexcan_poll_state(dev, reg_esr);
589
590 /* handle RX-FIFO */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000591 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200592 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
593 work_done < quota) {
594 work_done += flexcan_read_frame(dev);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000595 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200596 }
597
598 /* report bus errors */
599 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
600 work_done += flexcan_poll_bus_err(dev, reg_esr);
601
602 if (work_done < quota) {
603 napi_complete(napi);
604 /* enable IRQs */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000605 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
606 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200607 }
608
609 return work_done;
610}
611
612static irqreturn_t flexcan_irq(int irq, void *dev_id)
613{
614 struct net_device *dev = dev_id;
615 struct net_device_stats *stats = &dev->stats;
616 struct flexcan_priv *priv = netdev_priv(dev);
617 struct flexcan_regs __iomem *regs = priv->base;
618 u32 reg_iflag1, reg_esr;
619
holt@sgi.com61e271e2011-08-16 17:32:20 +0000620 reg_iflag1 = flexcan_read(&regs->iflag1);
621 reg_esr = flexcan_read(&regs->esr);
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100622 /* ACK all bus error and state change IRQ sources */
623 if (reg_esr & FLEXCAN_ESR_ALL_INT)
624 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200625
626 /*
627 * schedule NAPI in case of:
628 * - rx IRQ
629 * - state change IRQ
630 * - bus error IRQ and bus error reporting is activated
631 */
632 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
633 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
634 flexcan_has_and_handle_berr(priv, reg_esr)) {
635 /*
636 * The error bits are cleared on read,
637 * save them for later use.
638 */
639 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000640 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
641 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
642 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200643 &regs->ctrl);
644 napi_schedule(&priv->napi);
645 }
646
647 /* FIFO overflow */
648 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
holt@sgi.com61e271e2011-08-16 17:32:20 +0000649 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200650 dev->stats.rx_over_errors++;
651 dev->stats.rx_errors++;
652 }
653
654 /* transmission complete interrupt */
655 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
Reuben Dowle9a123492011-11-01 11:18:03 +1300656 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200657 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100658 can_led_event(dev, CAN_LED_EVENT_TX);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000659 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200660 netif_wake_queue(dev);
661 }
662
663 return IRQ_HANDLED;
664}
665
666static void flexcan_set_bittiming(struct net_device *dev)
667{
668 const struct flexcan_priv *priv = netdev_priv(dev);
669 const struct can_bittiming *bt = &priv->can.bittiming;
670 struct flexcan_regs __iomem *regs = priv->base;
671 u32 reg;
672
holt@sgi.com61e271e2011-08-16 17:32:20 +0000673 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200674 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
675 FLEXCAN_CTRL_RJW(0x3) |
676 FLEXCAN_CTRL_PSEG1(0x7) |
677 FLEXCAN_CTRL_PSEG2(0x7) |
678 FLEXCAN_CTRL_PROPSEG(0x7) |
679 FLEXCAN_CTRL_LPB |
680 FLEXCAN_CTRL_SMP |
681 FLEXCAN_CTRL_LOM);
682
683 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
684 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
685 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
686 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
687 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
688
689 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
690 reg |= FLEXCAN_CTRL_LPB;
691 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
692 reg |= FLEXCAN_CTRL_LOM;
693 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
694 reg |= FLEXCAN_CTRL_SMP;
695
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100696 netdev_info(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000697 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200698
699 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100700 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
701 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200702}
703
704/*
705 * flexcan_chip_start
706 *
707 * this functions is entered with clocks enabled
708 *
709 */
710static int flexcan_chip_start(struct net_device *dev)
711{
712 struct flexcan_priv *priv = netdev_priv(dev);
713 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200714 int err;
715 u32 reg_mcr, reg_ctrl;
716
717 /* enable module */
718 flexcan_chip_enable(priv);
719
720 /* soft reset */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000721 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200722 udelay(10);
723
holt@sgi.com61e271e2011-08-16 17:32:20 +0000724 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200725 if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100726 netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
727 reg_mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200728 err = -ENODEV;
729 goto out;
730 }
731
732 flexcan_set_bittiming(dev);
733
734 /*
735 * MCR
736 *
737 * enable freeze
738 * enable fifo
739 * halt now
740 * only supervisor access
741 * enable warning int
742 * choose format C
Reuben Dowle9a123492011-11-01 11:18:03 +1300743 * disable local echo
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200744 *
745 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000746 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded60241f2013-10-04 10:52:36 +0200747 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200748 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
749 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
Marc Kleine-Budded60241f2013-10-04 10:52:36 +0200750 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
751 FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100752 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000753 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200754
755 /*
756 * CTRL
757 *
758 * disable timer sync feature
759 *
760 * disable auto busoff recovery
761 * transmit lowest buffer first
762 *
763 * enable tx and rx warning interrupt
764 * enable bus off interrupt
765 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200766 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000767 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200768 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
769 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000770 FLEXCAN_CTRL_ERR_STATE;
771 /*
772 * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
773 * on most Flexcan cores, too. Otherwise we don't get
774 * any error warning or passive interrupts.
775 */
776 if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
777 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
778 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200779
780 /* save for later use */
781 priv->reg_ctrl_default = reg_ctrl;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100782 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000783 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200784
Marc Kleine-Budded60241f2013-10-04 10:52:36 +0200785 /* Abort any pending TX, mark Mailbox as INACTIVE */
786 flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
787 &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
788
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200789 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000790 flexcan_write(0x0, &regs->rxgmask);
791 flexcan_write(0x0, &regs->rx14mask);
792 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200793
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000794 if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
Hui Wang30c1e672012-06-28 16:21:35 +0800795 flexcan_write(0x0, &regs->rxfgmask);
796
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200797 flexcan_transceiver_switch(priv, 1);
798
799 /* synchronize with the can bus */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000800 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200801 reg_mcr &= ~FLEXCAN_MCR_HALT;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000802 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200803
804 priv->can.state = CAN_STATE_ERROR_ACTIVE;
805
806 /* enable FIFO interrupts */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000807 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200808
809 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100810 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
811 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200812
813 return 0;
814
815 out:
816 flexcan_chip_disable(priv);
817 return err;
818}
819
820/*
821 * flexcan_chip_stop
822 *
823 * this functions is entered with clocks enabled
824 *
825 */
826static void flexcan_chip_stop(struct net_device *dev)
827{
828 struct flexcan_priv *priv = netdev_priv(dev);
829 struct flexcan_regs __iomem *regs = priv->base;
830 u32 reg;
831
832 /* Disable all interrupts */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000833 flexcan_write(0, &regs->imask1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200834
835 /* Disable + halt module */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000836 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200837 reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000838 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200839
840 flexcan_transceiver_switch(priv, 0);
841 priv->can.state = CAN_STATE_STOPPED;
842
843 return;
844}
845
846static int flexcan_open(struct net_device *dev)
847{
848 struct flexcan_priv *priv = netdev_priv(dev);
849 int err;
850
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200851 clk_prepare_enable(priv->clk_ipg);
852 clk_prepare_enable(priv->clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200853
854 err = open_candev(dev);
855 if (err)
856 goto out;
857
858 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
859 if (err)
860 goto out_close;
861
862 /* start chip and queuing */
863 err = flexcan_chip_start(dev);
864 if (err)
Marc Kleine-Budde7184df32014-02-28 14:52:01 +0100865 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100866
867 can_led_event(dev, CAN_LED_EVENT_OPEN);
868
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200869 napi_enable(&priv->napi);
870 netif_start_queue(dev);
871
872 return 0;
873
Marc Kleine-Budde7184df32014-02-28 14:52:01 +0100874 out_free_irq:
875 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200876 out_close:
877 close_candev(dev);
878 out:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200879 clk_disable_unprepare(priv->clk_per);
880 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200881
882 return err;
883}
884
885static int flexcan_close(struct net_device *dev)
886{
887 struct flexcan_priv *priv = netdev_priv(dev);
888
889 netif_stop_queue(dev);
890 napi_disable(&priv->napi);
891 flexcan_chip_stop(dev);
892
893 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200894 clk_disable_unprepare(priv->clk_per);
895 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200896
897 close_candev(dev);
898
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100899 can_led_event(dev, CAN_LED_EVENT_STOP);
900
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200901 return 0;
902}
903
904static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
905{
906 int err;
907
908 switch (mode) {
909 case CAN_MODE_START:
910 err = flexcan_chip_start(dev);
911 if (err)
912 return err;
913
914 netif_wake_queue(dev);
915 break;
916
917 default:
918 return -EOPNOTSUPP;
919 }
920
921 return 0;
922}
923
924static const struct net_device_ops flexcan_netdev_ops = {
925 .ndo_open = flexcan_open,
926 .ndo_stop = flexcan_close,
927 .ndo_start_xmit = flexcan_start_xmit,
928};
929
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -0500930static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200931{
932 struct flexcan_priv *priv = netdev_priv(dev);
933 struct flexcan_regs __iomem *regs = priv->base;
934 u32 reg, err;
935
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200936 clk_prepare_enable(priv->clk_ipg);
937 clk_prepare_enable(priv->clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200938
939 /* select "bus clock", chip must be disabled */
940 flexcan_chip_disable(priv);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000941 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200942 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000943 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200944
945 flexcan_chip_enable(priv);
946
947 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000948 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200949 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
950 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000951 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200952
953 /*
954 * Currently we only support newer versions of this core
955 * featuring a RX FIFO. Older cores found on some Coldfire
956 * derivates are not yet supported.
957 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000958 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200959 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100960 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200961 err = -ENODEV;
962 goto out;
963 }
964
965 err = register_candev(dev);
966
967 out:
968 /* disable core and turn off clocks */
969 flexcan_chip_disable(priv);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200970 clk_disable_unprepare(priv->clk_per);
971 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200972
973 return err;
974}
975
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -0500976static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200977{
978 unregister_candev(dev);
979}
980
Hui Wang30c1e672012-06-28 16:21:35 +0800981static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +0800982 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee350ff52013-10-03 23:51:55 +0200983 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
984 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +0800985 { /* sentinel */ },
986};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +0200987MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +0800988
989static const struct platform_device_id flexcan_id_table[] = {
990 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
991 { /* sentinel */ },
992};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +0200993MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +0800994
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -0500995static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200996{
Hui Wang30c1e672012-06-28 16:21:35 +0800997 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200998 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200999 struct net_device *dev;
1000 struct flexcan_priv *priv;
1001 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001002 struct clk *clk_ipg = NULL, *clk_per = NULL;
Shawn Guoa53157c2012-05-06 20:25:13 +08001003 struct pinctrl *pinctrl;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001004 void __iomem *base;
1005 resource_size_t mem_size;
1006 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001007 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001008
Shawn Guoa53157c2012-05-06 20:25:13 +08001009 pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
1010 if (IS_ERR(pinctrl))
1011 return PTR_ERR(pinctrl);
1012
Hui Wangafc016d2012-06-28 16:21:34 +08001013 if (pdev->dev.of_node)
1014 of_property_read_u32(pdev->dev.of_node,
1015 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001016
1017 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001018 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1019 if (IS_ERR(clk_ipg)) {
1020 dev_err(&pdev->dev, "no ipg clock defined\n");
1021 err = PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001022 goto failed_clock;
1023 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001024 clock_freq = clk_get_rate(clk_ipg);
1025
1026 clk_per = devm_clk_get(&pdev->dev, "per");
1027 if (IS_ERR(clk_per)) {
1028 dev_err(&pdev->dev, "no per clock defined\n");
1029 err = PTR_ERR(clk_per);
1030 goto failed_clock;
1031 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001032 }
1033
1034 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1035 irq = platform_get_irq(pdev, 0);
1036 if (!mem || irq <= 0) {
1037 err = -ENODEV;
1038 goto failed_get;
1039 }
1040
1041 mem_size = resource_size(mem);
1042 if (!request_mem_region(mem->start, mem_size, pdev->name)) {
1043 err = -EBUSY;
Julia Lawall2e4ceec2011-06-01 19:48:50 +00001044 goto failed_get;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001045 }
1046
1047 base = ioremap(mem->start, mem_size);
1048 if (!base) {
1049 err = -ENOMEM;
1050 goto failed_map;
1051 }
1052
Reuben Dowle9a123492011-11-01 11:18:03 +13001053 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001054 if (!dev) {
1055 err = -ENOMEM;
1056 goto failed_alloc;
1057 }
1058
Hui Wang30c1e672012-06-28 16:21:35 +08001059 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1060 if (of_id) {
1061 devtype_data = of_id->data;
1062 } else if (pdev->id_entry->driver_data) {
1063 devtype_data = (struct flexcan_devtype_data *)
1064 pdev->id_entry->driver_data;
1065 } else {
1066 err = -ENODEV;
1067 goto failed_devtype;
1068 }
1069
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001070 dev->netdev_ops = &flexcan_netdev_ops;
1071 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001072 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001073
1074 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001075 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001076 priv->can.bittiming_const = &flexcan_bittiming_const;
1077 priv->can.do_set_mode = flexcan_set_mode;
1078 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1079 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1080 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1081 CAN_CTRLMODE_BERR_REPORTING;
1082 priv->base = base;
1083 priv->dev = dev;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001084 priv->clk_ipg = clk_ipg;
1085 priv->clk_per = clk_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001086 priv->pdata = pdev->dev.platform_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001087 priv->devtype_data = devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001088
1089 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1090
1091 dev_set_drvdata(&pdev->dev, dev);
1092 SET_NETDEV_DEV(dev, &pdev->dev);
1093
1094 err = register_flexcandev(dev);
1095 if (err) {
1096 dev_err(&pdev->dev, "registering netdev failed\n");
1097 goto failed_register;
1098 }
1099
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001100 devm_can_led_init(dev);
1101
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001102 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1103 priv->base, dev->irq);
1104
1105 return 0;
1106
1107 failed_register:
Hui Wang30c1e672012-06-28 16:21:35 +08001108 failed_devtype:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001109 free_candev(dev);
1110 failed_alloc:
1111 iounmap(base);
1112 failed_map:
1113 release_mem_region(mem->start, mem_size);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001114 failed_get:
1115 failed_clock:
1116 return err;
1117}
1118
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001119static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001120{
1121 struct net_device *dev = platform_get_drvdata(pdev);
1122 struct flexcan_priv *priv = netdev_priv(dev);
1123 struct resource *mem;
1124
1125 unregister_flexcandev(dev);
1126 platform_set_drvdata(pdev, NULL);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001127 iounmap(priv->base);
1128
1129 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1130 release_mem_region(mem->start, resource_size(mem));
1131
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001132 free_candev(dev);
1133
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001134 return 0;
1135}
1136
Eric Bénard8b5e2182012-05-08 17:12:17 +02001137#ifdef CONFIG_PM
1138static int flexcan_suspend(struct platform_device *pdev, pm_message_t state)
1139{
1140 struct net_device *dev = platform_get_drvdata(pdev);
1141 struct flexcan_priv *priv = netdev_priv(dev);
1142
1143 flexcan_chip_disable(priv);
1144
1145 if (netif_running(dev)) {
1146 netif_stop_queue(dev);
1147 netif_device_detach(dev);
1148 }
1149 priv->can.state = CAN_STATE_SLEEPING;
1150
1151 return 0;
1152}
1153
1154static int flexcan_resume(struct platform_device *pdev)
1155{
1156 struct net_device *dev = platform_get_drvdata(pdev);
1157 struct flexcan_priv *priv = netdev_priv(dev);
1158
1159 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1160 if (netif_running(dev)) {
1161 netif_device_attach(dev);
1162 netif_start_queue(dev);
1163 }
1164 flexcan_chip_enable(priv);
1165
1166 return 0;
1167}
1168#else
1169#define flexcan_suspend NULL
1170#define flexcan_resume NULL
1171#endif
1172
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001173static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001174 .driver = {
1175 .name = DRV_NAME,
1176 .owner = THIS_MODULE,
1177 .of_match_table = flexcan_of_match,
1178 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001179 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001180 .remove = flexcan_remove,
Eric Bénard8b5e2182012-05-08 17:12:17 +02001181 .suspend = flexcan_suspend,
1182 .resume = flexcan_resume,
Hui Wang30c1e672012-06-28 16:21:35 +08001183 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001184};
1185
Axel Lin871d3372011-11-27 15:42:31 +00001186module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001187
1188MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1189 "Marc Kleine-Budde <kernel@pengutronix.de>");
1190MODULE_LICENSE("GPL v2");
1191MODULE_DESCRIPTION("CAN port driver for flexcan based chip");