blob: ea28ecbd5c79cd5a62314f32c22cee706606a9f1 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020029#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000030#include "radeon_asic.h"
Jerome Glissec93bb852009-07-13 21:04:08 +020031#include "atom.h"
Jerome Glisse3bc68532009-10-01 09:39:24 +020032#include "rs690d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033
Alex Deucher89e51812012-02-23 17:53:38 -050034int rs690_mc_wait_for_idle(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035{
36 unsigned i;
37 uint32_t tmp;
38
39 for (i = 0; i < rdev->usec_timeout; i++) {
40 /* read MC_STATUS */
Jerome Glisse3bc68532009-10-01 09:39:24 +020041 tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
42 if (G_000090_MC_SYSTEM_IDLE(tmp))
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043 return 0;
Jerome Glisse3bc68532009-10-01 09:39:24 +020044 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020045 }
46 return -1;
47}
48
Jerome Glisse3bc68532009-10-01 09:39:24 +020049static void rs690_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020050{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051 /* FIXME: is this correct ? */
52 r420_pipes_init(rdev);
53 if (rs690_mc_wait_for_idle(rdev)) {
54 printk(KERN_WARNING "Failed to wait MC idle while "
55 "programming pipes. Bad things might happen.\n");
56 }
57}
58
Alex Deuchera084e6e2010-03-18 01:04:01 -040059union igp_info {
60 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
61 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2;
62};
63
Jerome Glissec93bb852009-07-13 21:04:08 +020064void rs690_pm_info(struct radeon_device *rdev)
65{
66 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
Alex Deuchera084e6e2010-03-18 01:04:01 -040067 union igp_info *info;
Jerome Glissec93bb852009-07-13 21:04:08 +020068 uint16_t data_offset;
69 uint8_t frev, crev;
70 fixed20_12 tmp;
71
Alex Deuchera084e6e2010-03-18 01:04:01 -040072 if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
73 &frev, &crev, &data_offset)) {
74 info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
75
76 /* Get various system informations from bios */
77 switch (crev) {
78 case 1:
Ben Skeggs68adac52010-04-28 11:46:42 +100079 tmp.full = dfixed_const(100);
Alex Deucher265aa6c2011-02-14 16:16:22 -050080 rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock));
Ben Skeggs68adac52010-04-28 11:46:42 +100081 rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -050082 if (le16_to_cpu(info->info.usK8MemoryClock))
Alex Deucherf8920342010-06-30 12:02:03 -040083 rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock));
84 else if (rdev->clock.default_mclk) {
85 rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
86 rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
87 } else
88 rdev->pm.igp_system_mclk.full = dfixed_const(400);
Ben Skeggs68adac52010-04-28 11:46:42 +100089 rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock));
90 rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth);
Alex Deuchera084e6e2010-03-18 01:04:01 -040091 break;
92 case 2:
Ben Skeggs68adac52010-04-28 11:46:42 +100093 tmp.full = dfixed_const(100);
Alex Deucher265aa6c2011-02-14 16:16:22 -050094 rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock));
Ben Skeggs68adac52010-04-28 11:46:42 +100095 rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -050096 if (le32_to_cpu(info->info_v2.ulBootUpUMAClock))
97 rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock));
Alex Deucherf8920342010-06-30 12:02:03 -040098 else if (rdev->clock.default_mclk)
99 rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
100 else
101 rdev->pm.igp_system_mclk.full = dfixed_const(66700);
Ben Skeggs68adac52010-04-28 11:46:42 +1000102 rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -0500103 rdev->pm.igp_ht_link_clk.full = dfixed_const(le32_to_cpu(info->info_v2.ulHTLinkFreq));
Ben Skeggs68adac52010-04-28 11:46:42 +1000104 rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp);
105 rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth));
Alex Deuchera084e6e2010-03-18 01:04:01 -0400106 break;
107 default:
Alex Deuchera084e6e2010-03-18 01:04:01 -0400108 /* We assume the slower possible clock ie worst case */
Alex Deucherf8920342010-06-30 12:02:03 -0400109 rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
110 rdev->pm.igp_system_mclk.full = dfixed_const(200);
111 rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
Ben Skeggs68adac52010-04-28 11:46:42 +1000112 rdev->pm.igp_ht_link_width.full = dfixed_const(8);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400113 DRM_ERROR("No integrated system info for your GPU, using safe default\n");
114 break;
115 }
116 } else {
Jerome Glissec93bb852009-07-13 21:04:08 +0200117 /* We assume the slower possible clock ie worst case */
Alex Deucherf8920342010-06-30 12:02:03 -0400118 rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
119 rdev->pm.igp_system_mclk.full = dfixed_const(200);
120 rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
Ben Skeggs68adac52010-04-28 11:46:42 +1000121 rdev->pm.igp_ht_link_width.full = dfixed_const(8);
Jerome Glissec93bb852009-07-13 21:04:08 +0200122 DRM_ERROR("No integrated system info for your GPU, using safe default\n");
Jerome Glissec93bb852009-07-13 21:04:08 +0200123 }
124 /* Compute various bandwidth */
125 /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000126 tmp.full = dfixed_const(4);
127 rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200128 /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
129 * = ht_clk * ht_width / 5
130 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000131 tmp.full = dfixed_const(5);
132 rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk,
Jerome Glissec93bb852009-07-13 21:04:08 +0200133 rdev->pm.igp_ht_link_width);
Ben Skeggs68adac52010-04-28 11:46:42 +1000134 rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200135 if (tmp.full < rdev->pm.max_bandwidth.full) {
136 /* HT link is a limiting factor */
137 rdev->pm.max_bandwidth.full = tmp.full;
138 }
139 /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
140 * = (sideport_clk * 14) / 10
141 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000142 tmp.full = dfixed_const(14);
143 rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
144 tmp.full = dfixed_const(10);
145 rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200146}
147
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400148static void rs690_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149{
Jerome Glissed594e462010-02-17 21:54:29 +0000150 u64 base;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400151 uint32_t h_addr, l_addr;
152 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153
154 rs400_gart_adjust_size(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155 rdev->mc.vram_is_ddr = true;
Alex Deucher722f2942009-12-03 16:18:19 -0500156 rdev->mc.vram_width = 128;
Dave Airlie7a50f012009-07-21 20:39:30 +1000157 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
158 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jordan Crouse01d73a62010-05-27 13:40:24 -0600159 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
160 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000161 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000162 base = RREG32_MC(R_000100_MCCFG_FB_LOCATION);
163 base = G_000100_MC_FB_START(base) << 16;
Alex Deucher06b64762010-01-05 11:27:29 -0500164 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucher0ecae1f2013-12-02 18:15:51 -0500165 /* Some boards seem to be configured for 128MB of sideport memory,
166 * but really only have 64MB. Just skip the sideport and use
167 * UMA memory.
168 */
169 if (rdev->mc.igp_sideport_enabled &&
170 (rdev->mc.real_vram_size == (384 * 1024 * 1024))) {
171 base += 128 * 1024 * 1024;
172 rdev->mc.real_vram_size -= 128 * 1024 * 1024;
173 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
174 }
Samuel Lia0a53aa2013-04-08 17:25:47 -0400175
176 /* Use K8 direct mapping for fast fb access. */
177 rdev->fastfb_working = false;
178 h_addr = G_00005F_K8_ADDR_EXT(RREG32_MC(R_00005F_MC_MISC_UMA_CNTL));
179 l_addr = RREG32_MC(R_00001E_K8_FB_LOCATION);
180 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
181#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
182 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
183#endif
184 {
185 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
186 * memory is present.
187 */
188 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
189 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
190 (unsigned long long)rdev->mc.aper_base, k8_addr);
191 rdev->mc.aper_base = (resource_size_t)k8_addr;
192 rdev->fastfb_working = true;
193 }
194 }
195
Alex Deucher4c70b2e2010-08-02 19:39:15 -0400196 rs690_pm_info(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +0000197 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400198 rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
Jerome Glissed594e462010-02-17 21:54:29 +0000199 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400200 radeon_update_bandwidth_info(rdev);
Alex Deucher22dd5012009-12-06 19:45:17 -0500201}
202
Jerome Glissec93bb852009-07-13 21:04:08 +0200203void rs690_line_buffer_adjust(struct radeon_device *rdev,
204 struct drm_display_mode *mode1,
205 struct drm_display_mode *mode2)
206{
207 u32 tmp;
208
209 /*
210 * Line Buffer Setup
211 * There is a single line buffer shared by both display controllers.
Jerome Glisse3bc68532009-10-01 09:39:24 +0200212 * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
Jerome Glissec93bb852009-07-13 21:04:08 +0200213 * the display controllers. The paritioning can either be done
214 * manually or via one of four preset allocations specified in bits 1:0:
215 * 0 - line buffer is divided in half and shared between crtc
216 * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
217 * 2 - D1 gets the whole buffer
218 * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
Jerome Glisse3bc68532009-10-01 09:39:24 +0200219 * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
Jerome Glissec93bb852009-07-13 21:04:08 +0200220 * allocation mode. In manual allocation mode, D1 always starts at 0,
221 * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
222 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200223 tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
224 tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
Jerome Glissec93bb852009-07-13 21:04:08 +0200225 /* auto */
226 if (mode1 && mode2) {
227 if (mode1->hdisplay > mode2->hdisplay) {
228 if (mode1->hdisplay > 2560)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200229 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200230 else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200231 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200232 } else if (mode2->hdisplay > mode1->hdisplay) {
233 if (mode2->hdisplay > 2560)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200234 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200235 else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200236 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200237 } else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200238 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200239 } else if (mode1) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200240 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
Jerome Glissec93bb852009-07-13 21:04:08 +0200241 } else if (mode2) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200242 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200243 }
Jerome Glisse3bc68532009-10-01 09:39:24 +0200244 WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200245}
246
247struct rs690_watermark {
248 u32 lb_request_fifo_depth;
249 fixed20_12 num_line_pair;
250 fixed20_12 estimated_width;
251 fixed20_12 worst_case_latency;
252 fixed20_12 consumption_rate;
253 fixed20_12 active_time;
254 fixed20_12 dbpp;
255 fixed20_12 priority_mark_max;
256 fixed20_12 priority_mark;
257 fixed20_12 sclk;
258};
259
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400260static void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
Jerome Glissec93bb852009-07-13 21:04:08 +0200261 struct radeon_crtc *crtc,
262 struct rs690_watermark *wm)
263{
264 struct drm_display_mode *mode = &crtc->base.mode;
265 fixed20_12 a, b, c;
266 fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
267 fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
Jerome Glissec93bb852009-07-13 21:04:08 +0200268
269 if (!crtc->base.enabled) {
270 /* FIXME: wouldn't it better to set priority mark to maximum */
271 wm->lb_request_fifo_depth = 4;
272 return;
273 }
274
Ben Skeggs68adac52010-04-28 11:46:42 +1000275 if (crtc->vsc.full > dfixed_const(2))
276 wm->num_line_pair.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200277 else
Ben Skeggs68adac52010-04-28 11:46:42 +1000278 wm->num_line_pair.full = dfixed_const(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200279
Ben Skeggs68adac52010-04-28 11:46:42 +1000280 b.full = dfixed_const(mode->crtc_hdisplay);
281 c.full = dfixed_const(256);
282 a.full = dfixed_div(b, c);
283 request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
284 request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
285 if (a.full < dfixed_const(4)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200286 wm->lb_request_fifo_depth = 4;
287 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000288 wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
Jerome Glissec93bb852009-07-13 21:04:08 +0200289 }
290
291 /* Determine consumption rate
292 * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
293 * vtaps = number of vertical taps,
294 * vsc = vertical scaling ratio, defined as source/destination
295 * hsc = horizontal scaling ration, defined as source/destination
296 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000297 a.full = dfixed_const(mode->clock);
298 b.full = dfixed_const(1000);
299 a.full = dfixed_div(a, b);
300 pclk.full = dfixed_div(b, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200301 if (crtc->rmx_type != RMX_OFF) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000302 b.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200303 if (crtc->vsc.full > b.full)
304 b.full = crtc->vsc.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000305 b.full = dfixed_mul(b, crtc->hsc);
306 c.full = dfixed_const(2);
307 b.full = dfixed_div(b, c);
308 consumption_time.full = dfixed_div(pclk, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200309 } else {
310 consumption_time.full = pclk.full;
311 }
Ben Skeggs68adac52010-04-28 11:46:42 +1000312 a.full = dfixed_const(1);
313 wm->consumption_rate.full = dfixed_div(a, consumption_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200314
315
316 /* Determine line time
317 * LineTime = total time for one line of displayhtotal
318 * LineTime = total number of horizontal pixels
319 * pclk = pixel clock period(ns)
320 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000321 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
322 line_time.full = dfixed_mul(a, pclk);
Jerome Glissec93bb852009-07-13 21:04:08 +0200323
324 /* Determine active time
325 * ActiveTime = time of active region of display within one line,
326 * hactive = total number of horizontal active pixels
327 * htotal = total number of horizontal pixels
328 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000329 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
330 b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
331 wm->active_time.full = dfixed_mul(line_time, b);
332 wm->active_time.full = dfixed_div(wm->active_time, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200333
334 /* Maximun bandwidth is the minimun bandwidth of all component */
335 rdev->pm.max_bandwidth = rdev->pm.core_bandwidth;
Alex Deucher0888e882010-06-12 11:50:13 -0400336 if (rdev->mc.igp_sideport_enabled) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200337 if (rdev->pm.max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
338 rdev->pm.sideport_bandwidth.full)
339 rdev->pm.max_bandwidth = rdev->pm.sideport_bandwidth;
Ben Skeggs68adac52010-04-28 11:46:42 +1000340 read_delay_latency.full = dfixed_const(370 * 800 * 1000);
341 read_delay_latency.full = dfixed_div(read_delay_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200342 rdev->pm.igp_sideport_mclk);
343 } else {
344 if (rdev->pm.max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
345 rdev->pm.k8_bandwidth.full)
346 rdev->pm.max_bandwidth = rdev->pm.k8_bandwidth;
347 if (rdev->pm.max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
348 rdev->pm.ht_bandwidth.full)
349 rdev->pm.max_bandwidth = rdev->pm.ht_bandwidth;
Ben Skeggs68adac52010-04-28 11:46:42 +1000350 read_delay_latency.full = dfixed_const(5000);
Jerome Glissec93bb852009-07-13 21:04:08 +0200351 }
352
353 /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000354 a.full = dfixed_const(16);
355 rdev->pm.sclk.full = dfixed_mul(rdev->pm.max_bandwidth, a);
356 a.full = dfixed_const(1000);
357 rdev->pm.sclk.full = dfixed_div(a, rdev->pm.sclk);
Jerome Glissec93bb852009-07-13 21:04:08 +0200358 /* Determine chunk time
359 * ChunkTime = the time it takes the DCP to send one chunk of data
360 * to the LB which consists of pipeline delay and inter chunk gap
361 * sclk = system clock(ns)
362 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000363 a.full = dfixed_const(256 * 13);
364 chunk_time.full = dfixed_mul(rdev->pm.sclk, a);
365 a.full = dfixed_const(10);
366 chunk_time.full = dfixed_div(chunk_time, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200367
368 /* Determine the worst case latency
369 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
370 * WorstCaseLatency = worst case time from urgent to when the MC starts
371 * to return data
372 * READ_DELAY_IDLE_MAX = constant of 1us
373 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
374 * which consists of pipeline delay and inter chunk gap
375 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000376 if (dfixed_trunc(wm->num_line_pair) > 1) {
377 a.full = dfixed_const(3);
378 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200379 wm->worst_case_latency.full += read_delay_latency.full;
380 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000381 a.full = dfixed_const(2);
382 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200383 wm->worst_case_latency.full += read_delay_latency.full;
384 }
385
386 /* Determine the tolerable latency
387 * TolerableLatency = Any given request has only 1 line time
388 * for the data to be returned
389 * LBRequestFifoDepth = Number of chunk requests the LB can
390 * put into the request FIFO for a display
391 * LineTime = total time for one line of display
392 * ChunkTime = the time it takes the DCP to send one chunk
393 * of data to the LB which consists of
394 * pipeline delay and inter chunk gap
395 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000396 if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200397 tolerable_latency.full = line_time.full;
398 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000399 tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200400 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000401 tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200402 tolerable_latency.full = line_time.full - tolerable_latency.full;
403 }
404 /* We assume worst case 32bits (4 bytes) */
Ben Skeggs68adac52010-04-28 11:46:42 +1000405 wm->dbpp.full = dfixed_const(4 * 8);
Jerome Glissec93bb852009-07-13 21:04:08 +0200406
407 /* Determine the maximum priority mark
408 * width = viewport width in pixels
409 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000410 a.full = dfixed_const(16);
411 wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
412 wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
413 wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
Jerome Glissec93bb852009-07-13 21:04:08 +0200414
415 /* Determine estimated width */
416 estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000417 estimated_width.full = dfixed_div(estimated_width, consumption_time);
418 if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
419 wm->priority_mark.full = dfixed_const(10);
Jerome Glissec93bb852009-07-13 21:04:08 +0200420 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000421 a.full = dfixed_const(16);
422 wm->priority_mark.full = dfixed_div(estimated_width, a);
423 wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
Jerome Glissec93bb852009-07-13 21:04:08 +0200424 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
425 }
426}
427
428void rs690_bandwidth_update(struct radeon_device *rdev)
429{
430 struct drm_display_mode *mode0 = NULL;
431 struct drm_display_mode *mode1 = NULL;
432 struct rs690_watermark wm0;
433 struct rs690_watermark wm1;
Alex Deuchere06b14e2010-08-02 12:13:46 -0400434 u32 tmp;
435 u32 d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
436 u32 d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200437 fixed20_12 priority_mark02, priority_mark12, fill_rate;
438 fixed20_12 a, b;
439
Alex Deucherf46c0122010-03-31 00:33:27 -0400440 radeon_update_display_priority(rdev);
441
Jerome Glissec93bb852009-07-13 21:04:08 +0200442 if (rdev->mode_info.crtcs[0]->base.enabled)
443 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
444 if (rdev->mode_info.crtcs[1]->base.enabled)
445 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
446 /*
447 * Set display0/1 priority up in the memory controller for
448 * modes if the user specifies HIGH for displaypriority
449 * option.
450 */
Alex Deucherf46c0122010-03-31 00:33:27 -0400451 if ((rdev->disp_priority == 2) &&
452 ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200453 tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
454 tmp &= C_000104_MC_DISP0R_INIT_LAT;
455 tmp &= C_000104_MC_DISP1R_INIT_LAT;
Jerome Glissec93bb852009-07-13 21:04:08 +0200456 if (mode0)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200457 tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
458 if (mode1)
459 tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
460 WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200461 }
462 rs690_line_buffer_adjust(rdev, mode0, mode1);
463
464 if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
Jerome Glisse3bc68532009-10-01 09:39:24 +0200465 WREG32(R_006C9C_DCP_CONTROL, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +0200466 if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
Jerome Glisse3bc68532009-10-01 09:39:24 +0200467 WREG32(R_006C9C_DCP_CONTROL, 2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200468
469 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
470 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
471
472 tmp = (wm0.lb_request_fifo_depth - 1);
473 tmp |= (wm1.lb_request_fifo_depth - 1) << 16;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200474 WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200475
476 if (mode0 && mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000477 if (dfixed_trunc(wm0.dbpp) > 64)
478 a.full = dfixed_mul(wm0.dbpp, wm0.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200479 else
480 a.full = wm0.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000481 if (dfixed_trunc(wm1.dbpp) > 64)
482 b.full = dfixed_mul(wm1.dbpp, wm1.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200483 else
484 b.full = wm1.num_line_pair.full;
485 a.full += b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000486 fill_rate.full = dfixed_div(wm0.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200487 if (wm0.consumption_rate.full > fill_rate.full) {
488 b.full = wm0.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000489 b.full = dfixed_mul(b, wm0.active_time);
490 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200491 wm0.consumption_rate);
492 a.full = a.full + b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000493 b.full = dfixed_const(16 * 1000);
494 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200495 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000496 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200497 wm0.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000498 b.full = dfixed_const(16 * 1000);
499 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200500 }
501 if (wm1.consumption_rate.full > fill_rate.full) {
502 b.full = wm1.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000503 b.full = dfixed_mul(b, wm1.active_time);
504 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200505 wm1.consumption_rate);
506 a.full = a.full + b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000507 b.full = dfixed_const(16 * 1000);
508 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200509 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000510 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200511 wm1.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000512 b.full = dfixed_const(16 * 1000);
513 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200514 }
515 if (wm0.priority_mark.full > priority_mark02.full)
516 priority_mark02.full = wm0.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000517 if (dfixed_trunc(priority_mark02) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +0200518 priority_mark02.full = 0;
519 if (wm0.priority_mark_max.full > priority_mark02.full)
520 priority_mark02.full = wm0.priority_mark_max.full;
521 if (wm1.priority_mark.full > priority_mark12.full)
522 priority_mark12.full = wm1.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000523 if (dfixed_trunc(priority_mark12) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +0200524 priority_mark12.full = 0;
525 if (wm1.priority_mark_max.full > priority_mark12.full)
526 priority_mark12.full = wm1.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000527 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
528 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
Alex Deucherf46c0122010-03-31 00:33:27 -0400529 if (rdev->disp_priority == 2) {
530 d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
531 d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
532 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200533 } else if (mode0) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000534 if (dfixed_trunc(wm0.dbpp) > 64)
535 a.full = dfixed_mul(wm0.dbpp, wm0.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200536 else
537 a.full = wm0.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000538 fill_rate.full = dfixed_div(wm0.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200539 if (wm0.consumption_rate.full > fill_rate.full) {
540 b.full = wm0.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000541 b.full = dfixed_mul(b, wm0.active_time);
542 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200543 wm0.consumption_rate);
544 a.full = a.full + b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000545 b.full = dfixed_const(16 * 1000);
546 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200547 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000548 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200549 wm0.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000550 b.full = dfixed_const(16 * 1000);
551 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200552 }
553 if (wm0.priority_mark.full > priority_mark02.full)
554 priority_mark02.full = wm0.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000555 if (dfixed_trunc(priority_mark02) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +0200556 priority_mark02.full = 0;
557 if (wm0.priority_mark_max.full > priority_mark02.full)
558 priority_mark02.full = wm0.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000559 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
Alex Deucherf46c0122010-03-31 00:33:27 -0400560 if (rdev->disp_priority == 2)
561 d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
Alex Deuchere06b14e2010-08-02 12:13:46 -0400562 } else if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000563 if (dfixed_trunc(wm1.dbpp) > 64)
564 a.full = dfixed_mul(wm1.dbpp, wm1.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200565 else
566 a.full = wm1.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000567 fill_rate.full = dfixed_div(wm1.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200568 if (wm1.consumption_rate.full > fill_rate.full) {
569 b.full = wm1.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000570 b.full = dfixed_mul(b, wm1.active_time);
571 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200572 wm1.consumption_rate);
573 a.full = a.full + b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000574 b.full = dfixed_const(16 * 1000);
575 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200576 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000577 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200578 wm1.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000579 b.full = dfixed_const(16 * 1000);
580 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200581 }
582 if (wm1.priority_mark.full > priority_mark12.full)
583 priority_mark12.full = wm1.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000584 if (dfixed_trunc(priority_mark12) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +0200585 priority_mark12.full = 0;
586 if (wm1.priority_mark_max.full > priority_mark12.full)
587 priority_mark12.full = wm1.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000588 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
Alex Deucherf46c0122010-03-31 00:33:27 -0400589 if (rdev->disp_priority == 2)
590 d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200591 }
Alex Deuchere06b14e2010-08-02 12:13:46 -0400592
593 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
594 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
595 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
596 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
Jerome Glissec93bb852009-07-13 21:04:08 +0200597}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
600{
601 uint32_t r;
602
Jerome Glisse3bc68532009-10-01 09:39:24 +0200603 WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
604 r = RREG32(R_00007C_MC_DATA);
605 WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606 return r;
607}
608
609void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
610{
Jerome Glisse3bc68532009-10-01 09:39:24 +0200611 WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
612 S_000078_MC_IND_WR_EN(1));
613 WREG32(R_00007C_MC_DATA, v);
614 WREG32(R_000078_MC_INDEX, 0x7F);
615}
616
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400617static void rs690_mc_program(struct radeon_device *rdev)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200618{
619 struct rv515_mc_save save;
620
621 /* Stops all mc clients */
622 rv515_mc_stop(rdev, &save);
623
624 /* Wait for mc idle */
625 if (rs690_mc_wait_for_idle(rdev))
626 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
627 /* Program MC, should be a 32bits limited address space */
628 WREG32_MC(R_000100_MCCFG_FB_LOCATION,
629 S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
630 S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
631 WREG32(R_000134_HDP_FB_LOCATION,
632 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
633
634 rv515_mc_resume(rdev, &save);
635}
636
637static int rs690_startup(struct radeon_device *rdev)
638{
639 int r;
640
641 rs690_mc_program(rdev);
642 /* Resume clock */
643 rv515_clock_startup(rdev);
644 /* Initialize GPU configuration (# pipes, ...) */
645 rs690_gpu_init(rdev);
646 /* Initialize GART (initialize after TTM so we can allocate
647 * memory through TTM but finalize after TTM) */
648 r = rs400_gart_enable(rdev);
649 if (r)
650 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -0400651
652 /* allocate wb buffer */
653 r = radeon_wb_init(rdev);
654 if (r)
655 return r;
656
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000657 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
658 if (r) {
659 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
660 return r;
661 }
662
Jerome Glisse3bc68532009-10-01 09:39:24 +0200663 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +0200664 if (!rdev->irq.installed) {
665 r = radeon_irq_kms_init(rdev);
666 if (r)
667 return r;
668 }
669
Jerome Glisseac447df2009-09-30 22:18:43 +0200670 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +0100671 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200672 /* 1M ring buffer */
673 r = r100_cp_init(rdev, 1024 * 1024);
674 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100675 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200676 return r;
677 }
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200678
Christian König2898c342012-07-05 11:55:34 +0200679 r = radeon_ib_pool_init(rdev);
680 if (r) {
681 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500682 return r;
Christian König2898c342012-07-05 11:55:34 +0200683 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500684
Alex Deucherd4e30ef2012-06-04 17:18:51 -0400685 r = r600_audio_init(rdev);
686 if (r) {
687 dev_err(rdev->dev, "failed initializing audio\n");
688 return r;
689 }
690
Jerome Glisse3bc68532009-10-01 09:39:24 +0200691 return 0;
692}
693
694int rs690_resume(struct radeon_device *rdev)
695{
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500696 int r;
697
Jerome Glisse3bc68532009-10-01 09:39:24 +0200698 /* Make sur GART are not working */
699 rs400_gart_disable(rdev);
700 /* Resume clock before doing reset */
701 rv515_clock_startup(rdev);
702 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000703 if (radeon_asic_reset(rdev)) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200704 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
705 RREG32(R_000E40_RBBM_STATUS),
706 RREG32(R_0007C0_CP_STAT));
707 }
708 /* post */
709 atom_asic_init(rdev->mode_info.atom_context);
710 /* Resume clock after posting */
711 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +1000712 /* Initialize surface registers */
713 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500714
715 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500716 r = rs690_startup(rdev);
717 if (r) {
718 rdev->accel_working = false;
719 }
720 return r;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200721}
722
723int rs690_suspend(struct radeon_device *rdev)
724{
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200725 r600_audio_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200726 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400727 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200728 rs600_irq_disable(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200729 rs400_gart_disable(rdev);
730 return 0;
731}
732
733void rs690_fini(struct radeon_device *rdev)
734{
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200735 r600_audio_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200736 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400737 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +0200738 radeon_ib_pool_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200739 radeon_gem_fini(rdev);
740 rs400_gart_fini(rdev);
741 radeon_irq_kms_fini(rdev);
742 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100743 radeon_bo_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200744 radeon_atombios_fini(rdev);
745 kfree(rdev->bios);
746 rdev->bios = NULL;
747}
748
749int rs690_init(struct radeon_device *rdev)
750{
751 int r;
752
Jerome Glisse3bc68532009-10-01 09:39:24 +0200753 /* Disable VGA */
754 rv515_vga_render_disable(rdev);
755 /* Initialize scratch registers */
756 radeon_scratch_init(rdev);
757 /* Initialize surface registers */
758 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +1000759 /* restore some register to sane defaults */
760 r100_restore_sanity(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200761 /* TODO: disable VGA need to use VGA request */
762 /* BIOS*/
763 if (!radeon_get_bios(rdev)) {
764 if (ASIC_IS_AVIVO(rdev))
765 return -EINVAL;
766 }
767 if (rdev->is_atom_bios) {
768 r = radeon_atombios_init(rdev);
769 if (r)
770 return r;
771 } else {
772 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
773 return -EINVAL;
774 }
775 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000776 if (radeon_asic_reset(rdev)) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200777 dev_warn(rdev->dev,
778 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
779 RREG32(R_000E40_RBBM_STATUS),
780 RREG32(R_0007C0_CP_STAT));
781 }
782 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000783 if (radeon_boot_test_post_card(rdev) == false)
784 return -EINVAL;
785
Jerome Glisse3bc68532009-10-01 09:39:24 +0200786 /* Initialize clocks */
787 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +0000788 /* initialize memory controller */
789 rs690_mc_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200790 rv515_debugfs(rdev);
791 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000792 r = radeon_fence_driver_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200793 if (r)
794 return r;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200795 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100796 r = radeon_bo_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200797 if (r)
798 return r;
799 r = rs400_gart_init(rdev);
800 if (r)
801 return r;
802 rs600_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500803
Jerome Glisse3bc68532009-10-01 09:39:24 +0200804 rdev->accel_working = true;
805 r = rs690_startup(rdev);
806 if (r) {
807 /* Somethings want wront with the accel init stop accel */
808 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glisse3bc68532009-10-01 09:39:24 +0200809 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400810 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +0200811 radeon_ib_pool_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200812 rs400_gart_fini(rdev);
813 radeon_irq_kms_fini(rdev);
814 rdev->accel_working = false;
815 }
816 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200817}