blob: a1d78847e5a57b78dce57c76bffdead6b095662b [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
Maciej Sosnowski211a22c2009-02-26 11:05:43 +01002 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
Chris Leech0bbd5f42006-05-23 17:35:34 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef IOATDMA_H
22#define IOATDMA_H
23
24#include <linux/dmaengine.h>
Dan Williams584ec222009-07-28 14:32:12 -070025#include "hw.h"
Dan Williams09c8a5b2009-09-08 12:01:49 -070026#include "registers.h"
Chris Leech0bbd5f42006-05-23 17:35:34 -070027#include <linux/init.h>
28#include <linux/dmapool.h>
29#include <linux/cache.h>
David S. Miller57c651f2006-05-23 17:39:49 -070030#include <linux/pci_ids.h>
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -070031#include <net/tcp.h>
Chris Leech0bbd5f42006-05-23 17:35:34 -070032
Dan Williams3208ca52009-09-10 11:27:36 -070033#define IOAT_DMA_VERSION "4.00"
Shannon Nelson5149fd02007-10-18 03:07:13 -070034
Chris Leech0bbd5f42006-05-23 17:35:34 -070035#define IOAT_LOW_COMPLETION_MASK 0xffffffc0
Shannon Nelson7bb67c12007-11-14 16:59:51 -080036#define IOAT_DMA_DCA_ANY_CPU ~0
37
Dan Williams1f27adc22009-09-08 17:29:02 -070038#define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
39#define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
Dan Williamsbc3c7022009-07-28 14:33:42 -070040#define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, txd)
41#define to_dev(ioat_chan) (&(ioat_chan)->device->pdev->dev)
Dave Jiang3f09ede2013-03-26 15:43:09 -070042#define to_pdev(ioat_chan) ((ioat_chan)->device->pdev)
Dan Williams1f27adc22009-09-08 17:29:02 -070043
44#define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
45
Dan Williams1f27adc22009-09-08 17:29:02 -070046/*
47 * workaround for IOAT ver.3.0 null descriptor issue
48 * (channel returns error when size is 0)
49 */
50#define NULL_DESC_BUFFER_SIZE 1
51
Dave Jiang8a52b9f2013-03-26 15:42:47 -070052enum ioat_irq_mode {
53 IOAT_NOIRQ = 0,
54 IOAT_MSIX,
55 IOAT_MSIX_SINGLE,
56 IOAT_MSI,
57 IOAT_INTX
58};
59
Chris Leech0bbd5f42006-05-23 17:35:34 -070060/**
Shannon Nelson8ab89562007-10-16 01:27:39 -070061 * struct ioatdma_device - internal representation of a IOAT device
Chris Leech0bbd5f42006-05-23 17:35:34 -070062 * @pdev: PCI-Express device
63 * @reg_base: MMIO register space base address
64 * @dma_pool: for allocating DMA descriptors
65 * @common: embedded struct dma_device
Shannon Nelson8ab89562007-10-16 01:27:39 -070066 * @version: version of ioatdma device
Shannon Nelson7bb67c12007-11-14 16:59:51 -080067 * @msix_entries: irq handlers
68 * @idx: per channel data
Dan Williamsf2427e22009-07-28 14:42:38 -070069 * @dca: direct cache access context
70 * @intr_quirk: interrupt setup quirk (for ioat_v1 devices)
Dan Williams5cbafa62009-08-26 13:01:44 -070071 * @enumerate_channels: hw version specific channel enumeration
Dan Williamsa6d52d72009-12-19 15:36:02 -070072 * @reset_hw: hw version specific channel (re)initialization
Dan Williamsaa4d72a2010-03-03 21:21:13 -070073 * @cleanup_fn: select between the v2 and v3 cleanup routines
Dan Williamsbf40a682009-09-08 17:42:55 -070074 * @timer_fn: select between the v2 and v3 timer watchdog routines
Dan Williams9de6fc72009-09-08 17:42:58 -070075 * @self_test: hardware version specific self test for each supported op type
Dan Williamsbf40a682009-09-08 17:42:55 -070076 *
77 * Note: the v3 cleanup routine supports raid operations
Chris Leech0bbd5f42006-05-23 17:35:34 -070078 */
Shannon Nelson8ab89562007-10-16 01:27:39 -070079struct ioatdma_device {
Chris Leech0bbd5f42006-05-23 17:35:34 -070080 struct pci_dev *pdev;
Al Viro47b16532006-10-10 22:45:47 +010081 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070082 struct pci_pool *dma_pool;
83 struct pci_pool *completion_pool;
Dave Jiang7727eaa2013-04-15 10:25:56 -070084#define MAX_SED_POOLS 5
85 struct dma_pool *sed_hw_pool[MAX_SED_POOLS];
86 struct kmem_cache *sed_pool;
Chris Leech0bbd5f42006-05-23 17:35:34 -070087 struct dma_device common;
Shannon Nelson8ab89562007-10-16 01:27:39 -070088 u8 version;
Shannon Nelson3e037452007-10-16 01:27:40 -070089 struct msix_entry msix_entries[4];
Dan Williamsdcbc8532009-07-28 14:44:50 -070090 struct ioat_chan_common *idx[4];
Dan Williamsf2427e22009-07-28 14:42:38 -070091 struct dca_provider *dca;
Dave Jiang8a52b9f2013-03-26 15:42:47 -070092 enum ioat_irq_mode irq_mode;
Dave Jiang75c6f0a2013-04-10 16:44:39 -070093 u32 cap;
Dan Williamsf2427e22009-07-28 14:42:38 -070094 void (*intr_quirk)(struct ioatdma_device *device);
Dan Williams5cbafa62009-08-26 13:01:44 -070095 int (*enumerate_channels)(struct ioatdma_device *device);
Dan Williamsa6d52d72009-12-19 15:36:02 -070096 int (*reset_hw)(struct ioat_chan_common *chan);
Dan Williamsaa4d72a2010-03-03 21:21:13 -070097 void (*cleanup_fn)(unsigned long data);
Dan Williamsbf40a682009-09-08 17:42:55 -070098 void (*timer_fn)(unsigned long data);
Dan Williams9de6fc72009-09-08 17:42:58 -070099 int (*self_test)(struct ioatdma_device *device);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700100};
101
Dan Williamsdcbc8532009-07-28 14:44:50 -0700102struct ioat_chan_common {
Dan Williams09c8a5b2009-09-08 12:01:49 -0700103 struct dma_chan common;
Al Viro47b16532006-10-10 22:45:47 +0100104 void __iomem *reg_base;
Dan Williams27502932012-03-23 13:36:42 -0700105 dma_addr_t last_completion;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700106 spinlock_t cleanup_lock;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700107 unsigned long state;
108 #define IOAT_COMPLETION_PENDING 0
109 #define IOAT_COMPLETION_ACK 1
110 #define IOAT_RESET_PENDING 2
Dan Williams5669e312009-09-08 17:42:56 -0700111 #define IOAT_KOBJ_INIT_FAIL 3
Dan Williams074cc472010-05-01 15:22:55 -0700112 #define IOAT_RESHAPE_PENDING 4
Dan Williams556ab452010-07-23 15:47:56 -0700113 #define IOAT_RUN 5
Dave Jiang4dec23d2013-02-07 14:38:32 -0700114 #define IOAT_CHAN_ACTIVE 6
Dan Williams09c8a5b2009-09-08 12:01:49 -0700115 struct timer_list timer;
116 #define COMPLETION_TIMEOUT msecs_to_jiffies(100)
Dan Williamsa3092182009-09-08 12:02:01 -0700117 #define IDLE_TIMEOUT msecs_to_jiffies(2000)
Dan Williams09c8a5b2009-09-08 12:01:49 -0700118 #define RESET_DELAY msecs_to_jiffies(100)
Shannon Nelson8ab89562007-10-16 01:27:39 -0700119 struct ioatdma_device *device;
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700120 dma_addr_t completion_dma;
121 u64 *completion;
Shannon Nelson3e037452007-10-16 01:27:40 -0700122 struct tasklet_struct cleanup_task;
Dan Williams5669e312009-09-08 17:42:56 -0700123 struct kobject kobj;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700124};
125
Dan Williams5669e312009-09-08 17:42:56 -0700126struct ioat_sysfs_entry {
127 struct attribute attr;
128 ssize_t (*show)(struct dma_chan *, char *);
129};
Dan Williams5cbafa62009-08-26 13:01:44 -0700130
Dan Williamsdcbc8532009-07-28 14:44:50 -0700131/**
132 * struct ioat_dma_chan - internal representation of a DMA channel
133 */
134struct ioat_dma_chan {
135 struct ioat_chan_common base;
136
137 size_t xfercap; /* XFERCAP register value expanded out */
138
139 spinlock_t desc_lock;
140 struct list_head free_desc;
141 struct list_head used_desc;
142
143 int pending;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700144 u16 desccount;
Dan Williams5669e312009-09-08 17:42:56 -0700145 u16 active;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700146};
147
Dave Jiang7727eaa2013-04-15 10:25:56 -0700148/**
149 * struct ioat_sed_ent - wrapper around super extended hardware descriptor
150 * @hw: hardware SED
151 * @sed_dma: dma address for the SED
152 * @list: list member
153 * @parent: point to the dma descriptor that's the parent
154 */
155struct ioat_sed_ent {
156 struct ioat_sed_raw_descriptor *hw;
157 dma_addr_t dma;
158 struct ioat_ring_ent *parent;
159 unsigned int hw_pool;
160};
161
Dan Williamsdcbc8532009-07-28 14:44:50 -0700162static inline struct ioat_chan_common *to_chan_common(struct dma_chan *c)
163{
164 return container_of(c, struct ioat_chan_common, common);
165}
166
167static inline struct ioat_dma_chan *to_ioat_chan(struct dma_chan *c)
168{
169 struct ioat_chan_common *chan = to_chan_common(c);
170
171 return container_of(chan, struct ioat_dma_chan, base);
172}
173
Chris Leech0bbd5f42006-05-23 17:35:34 -0700174/* wrapper around hardware descriptor format + additional software fields */
175
176/**
177 * struct ioat_desc_sw - wrapper around hardware descriptor
Dan Williams2aec0482009-09-08 17:42:54 -0700178 * @hw: hardware DMA descriptor (for memcpy)
Dan Williams7405f742007-01-02 11:10:43 -0700179 * @node: this descriptor will either be on the free list,
Dan Williamsea25968a2009-09-08 17:53:02 -0700180 * or attached to a transaction list (tx_list)
Dan Williamsbc3c7022009-07-28 14:33:42 -0700181 * @txd: the generic software descriptor for all engines
Dan Williams6df91832009-09-08 12:00:55 -0700182 * @id: identifier for debug
Chris Leech0bbd5f42006-05-23 17:35:34 -0700183 */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700184struct ioat_desc_sw {
185 struct ioat_dma_descriptor *hw;
186 struct list_head node;
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700187 size_t len;
Dan Williamsea25968a2009-09-08 17:53:02 -0700188 struct list_head tx_list;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700189 struct dma_async_tx_descriptor txd;
Dan Williams6df91832009-09-08 12:00:55 -0700190 #ifdef DEBUG
191 int id;
192 #endif
Chris Leech0bbd5f42006-05-23 17:35:34 -0700193};
194
Dan Williams6df91832009-09-08 12:00:55 -0700195#ifdef DEBUG
196#define set_desc_id(desc, i) ((desc)->id = (i))
197#define desc_id(desc) ((desc)->id)
198#else
199#define set_desc_id(desc, i)
200#define desc_id(desc) (0)
201#endif
202
203static inline void
204__dump_desc_dbg(struct ioat_chan_common *chan, struct ioat_dma_descriptor *hw,
205 struct dma_async_tx_descriptor *tx, int id)
206{
207 struct device *dev = to_dev(chan);
208
209 dev_dbg(dev, "desc[%d]: (%#llx->%#llx) cookie: %d flags: %#x"
Dave Jiang50f9f972013-03-04 10:59:54 -0700210 " ctl: %#10.8x (op: %#x int_en: %d compl: %d)\n", id,
Dan Williams6df91832009-09-08 12:00:55 -0700211 (unsigned long long) tx->phys,
212 (unsigned long long) hw->next, tx->cookie, tx->flags,
213 hw->ctl, hw->ctl_f.op, hw->ctl_f.int_en, hw->ctl_f.compl_write);
214}
215
216#define dump_desc_dbg(c, d) \
217 ({ if (d) __dump_desc_dbg(&c->base, d->hw, &d->txd, desc_id(d)); 0; })
218
Dan Williamsf2427e22009-07-28 14:42:38 -0700219static inline void ioat_set_tcp_copy_break(unsigned long copybreak)
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -0700220{
221 #ifdef CONFIG_NET_DMA
Dan Williamsf2427e22009-07-28 14:42:38 -0700222 sysctl_tcp_dma_copybreak = copybreak;
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -0700223 #endif
224}
225
Dan Williams5cbafa62009-08-26 13:01:44 -0700226static inline struct ioat_chan_common *
227ioat_chan_by_index(struct ioatdma_device *device, int index)
228{
229 return device->idx[index];
230}
231
Dave Jiangd92a8d72013-03-26 15:42:41 -0700232static inline u64 ioat_chansts_32(struct ioat_chan_common *chan)
Dan Williams09c8a5b2009-09-08 12:01:49 -0700233{
234 u8 ver = chan->device->version;
235 u64 status;
236 u32 status_lo;
237
238 /* We need to read the low address first as this causes the
239 * chipset to latch the upper bits for the subsequent read
240 */
241 status_lo = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_LOW(ver));
242 status = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_HIGH(ver));
243 status <<= 32;
244 status |= status_lo;
245
246 return status;
247}
248
Dave Jiangd92a8d72013-03-26 15:42:41 -0700249#if BITS_PER_LONG == 64
250
251static inline u64 ioat_chansts(struct ioat_chan_common *chan)
252{
253 u8 ver = chan->device->version;
254 u64 status;
255
256 /* With IOAT v3.3 the status register is 64bit. */
257 if (ver >= IOAT_VER_3_3)
258 status = readq(chan->reg_base + IOAT_CHANSTS_OFFSET(ver));
259 else
260 status = ioat_chansts_32(chan);
261
262 return status;
263}
264
265#else
266#define ioat_chansts ioat_chansts_32
267#endif
268
Dan Williams09c8a5b2009-09-08 12:01:49 -0700269static inline void ioat_start(struct ioat_chan_common *chan)
270{
271 u8 ver = chan->device->version;
272
273 writeb(IOAT_CHANCMD_START, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
274}
275
276static inline u64 ioat_chansts_to_addr(u64 status)
277{
278 return status & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
279}
280
281static inline u32 ioat_chanerr(struct ioat_chan_common *chan)
282{
283 return readl(chan->reg_base + IOAT_CHANERR_OFFSET);
284}
285
286static inline void ioat_suspend(struct ioat_chan_common *chan)
287{
288 u8 ver = chan->device->version;
289
290 writeb(IOAT_CHANCMD_SUSPEND, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
291}
292
Dan Williamsa6d52d72009-12-19 15:36:02 -0700293static inline void ioat_reset(struct ioat_chan_common *chan)
294{
295 u8 ver = chan->device->version;
296
297 writeb(IOAT_CHANCMD_RESET, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
298}
299
300static inline bool ioat_reset_pending(struct ioat_chan_common *chan)
301{
302 u8 ver = chan->device->version;
303 u8 cmd;
304
305 cmd = readb(chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
306 return (cmd & IOAT_CHANCMD_RESET) == IOAT_CHANCMD_RESET;
307}
308
Dan Williams09c8a5b2009-09-08 12:01:49 -0700309static inline void ioat_set_chainaddr(struct ioat_dma_chan *ioat, u64 addr)
310{
311 struct ioat_chan_common *chan = &ioat->base;
312
313 writel(addr & 0x00000000FFFFFFFF,
314 chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
315 writel(addr >> 32,
316 chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
317}
318
319static inline bool is_ioat_active(unsigned long status)
320{
321 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_ACTIVE);
322}
323
324static inline bool is_ioat_idle(unsigned long status)
325{
326 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_DONE);
327}
328
329static inline bool is_ioat_halted(unsigned long status)
330{
331 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_HALTED);
332}
333
334static inline bool is_ioat_suspended(unsigned long status)
335{
336 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_SUSPENDED);
337}
338
339/* channel was fatally programmed */
340static inline bool is_ioat_bug(unsigned long err)
341{
Dan Williamsb57014d2009-11-19 17:10:07 -0700342 return !!err;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700343}
344
Dan Williamsbf40a682009-09-08 17:42:55 -0700345static inline void ioat_unmap(struct pci_dev *pdev, dma_addr_t addr, size_t len,
346 int direction, enum dma_ctrl_flags flags, bool dst)
347{
348 if ((dst && (flags & DMA_COMPL_DEST_UNMAP_SINGLE)) ||
349 (!dst && (flags & DMA_COMPL_SRC_UNMAP_SINGLE)))
350 pci_unmap_single(pdev, addr, len, direction);
351 else
352 pci_unmap_page(pdev, addr, len, direction);
353}
354
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -0800355int ioat_probe(struct ioatdma_device *device);
356int ioat_register(struct ioatdma_device *device);
357int ioat1_dma_probe(struct ioatdma_device *dev, int dca);
358int ioat_dma_self_test(struct ioatdma_device *device);
359void ioat_dma_remove(struct ioatdma_device *device);
360struct dca_provider *ioat_dca_init(struct pci_dev *pdev, void __iomem *iobase);
Dan Williams27502932012-03-23 13:36:42 -0700361dma_addr_t ioat_get_current_completion(struct ioat_chan_common *chan);
Dan Williams5cbafa62009-08-26 13:01:44 -0700362void ioat_init_channel(struct ioatdma_device *device,
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700363 struct ioat_chan_common *chan, int idx);
Linus Walleij07934482010-03-26 16:50:49 -0700364enum dma_status ioat_dma_tx_status(struct dma_chan *c, dma_cookie_t cookie,
365 struct dma_tx_state *txstate);
Dan Williams5cbafa62009-08-26 13:01:44 -0700366void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
367 size_t len, struct ioat_dma_descriptor *hw);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700368bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
Dan Williams27502932012-03-23 13:36:42 -0700369 dma_addr_t *phys_complete);
Dan Williams5669e312009-09-08 17:42:56 -0700370void ioat_kobject_add(struct ioatdma_device *device, struct kobj_type *type);
371void ioat_kobject_del(struct ioatdma_device *device);
Dave Jiang8a52b9f2013-03-26 15:42:47 -0700372int ioat_dma_setup_interrupts(struct ioatdma_device *device);
Dan Williamse9ba61f2014-02-19 16:19:35 -0800373void ioat_stop(struct ioat_chan_common *chan);
Emese Revfy52cf25d2010-01-19 02:58:23 +0100374extern const struct sysfs_ops ioat_sysfs_ops;
Dan Williams5669e312009-09-08 17:42:56 -0700375extern struct ioat_sysfs_entry ioat_version_attr;
376extern struct ioat_sysfs_entry ioat_cap_attr;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700377#endif /* IOATDMA_H */