blob: ae68bc965ab54376e9fce84d59ffc231a607b421 [file] [log] [blame]
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
7 * Author: Wolfram Sang <w.sang@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Wolfram Sang0c6d49c2011-02-26 14:44:39 +010018#include <linux/gpio.h>
Shawn Guo66506f72011-08-15 10:28:18 +080019#include <linux/module.h>
Richard Zhue1498602011-03-25 09:18:27 -040020#include <linux/slab.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020021#include <linux/mmc/host.h>
Richard Zhu58ac8172011-03-21 13:22:16 +080022#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
Shawn Guofbe5fdd2012-12-11 22:32:20 +080024#include <linux/mmc/slot-gpio.h>
Shawn Guoabfafc22011-06-30 15:44:44 +080025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
Dong Aishenge62d8b82012-05-11 14:56:01 +080028#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020029#include <linux/platform_data/mmc-esdhc-imx.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020030#include "sdhci-pltfm.h"
31#include "sdhci-esdhc.h"
32
Tony Lin0d588642011-08-11 16:45:59 -040033#define SDHCI_CTRL_D3CD 0x08
Richard Zhu58ac8172011-03-21 13:22:16 +080034/* VENDOR SPEC register */
35#define SDHCI_VENDOR_SPEC 0xC0
36#define SDHCI_VENDOR_SPEC_SDIO_QUIRK 0x00000002
Shawn Guof750ba92011-11-10 16:39:32 +080037#define SDHCI_WTMK_LVL 0x44
Shawn Guo95a24822011-09-19 17:32:21 +080038#define SDHCI_MIX_CTRL 0x48
Richard Zhu58ac8172011-03-21 13:22:16 +080039
Richard Zhu58ac8172011-03-21 13:22:16 +080040/*
Richard Zhu97e4ba62011-08-11 16:51:46 -040041 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
42 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
43 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
44 * Define this macro DMA error INT for fsl eSDHC
45 */
46#define SDHCI_INT_VENDOR_SPEC_DMA_ERR 0x10000000
47
48/*
Richard Zhu58ac8172011-03-21 13:22:16 +080049 * The CMDTYPE of the CMD register (offset 0xE) should be set to
50 * "11" when the STOP CMD12 is issued on imx53 to abort one
51 * open ended multi-blk IO. Otherwise the TC INT wouldn't
52 * be generated.
53 * In exact block transfer, the controller doesn't complete the
54 * operations automatically as required at the end of the
55 * transfer and remains on hold if the abort command is not sent.
56 * As a result, the TC flag is not asserted and SW received timeout
57 * exeception. Bit1 of Vendor Spec registor is used to fix it.
58 */
59#define ESDHC_FLAG_MULTIBLK_NO_INT (1 << 1)
Richard Zhue1498602011-03-25 09:18:27 -040060
Shawn Guo57ed3312011-06-30 09:24:26 +080061enum imx_esdhc_type {
62 IMX25_ESDHC,
63 IMX35_ESDHC,
64 IMX51_ESDHC,
65 IMX53_ESDHC,
Shawn Guo95a24822011-09-19 17:32:21 +080066 IMX6Q_USDHC,
Shawn Guo57ed3312011-06-30 09:24:26 +080067};
68
Richard Zhue1498602011-03-25 09:18:27 -040069struct pltfm_imx_data {
70 int flags;
71 u32 scratchpad;
Shawn Guo57ed3312011-06-30 09:24:26 +080072 enum imx_esdhc_type devtype;
Dong Aishenge62d8b82012-05-11 14:56:01 +080073 struct pinctrl *pinctrl;
Shawn Guo842afc02011-07-06 22:57:48 +080074 struct esdhc_platform_data boarddata;
Sascha Hauer52dac612012-03-07 09:31:34 +010075 struct clk *clk_ipg;
76 struct clk *clk_ahb;
77 struct clk *clk_per;
Richard Zhue1498602011-03-25 09:18:27 -040078};
79
Shawn Guo57ed3312011-06-30 09:24:26 +080080static struct platform_device_id imx_esdhc_devtype[] = {
81 {
82 .name = "sdhci-esdhc-imx25",
83 .driver_data = IMX25_ESDHC,
84 }, {
85 .name = "sdhci-esdhc-imx35",
86 .driver_data = IMX35_ESDHC,
87 }, {
88 .name = "sdhci-esdhc-imx51",
89 .driver_data = IMX51_ESDHC,
90 }, {
91 .name = "sdhci-esdhc-imx53",
92 .driver_data = IMX53_ESDHC,
93 }, {
Shawn Guo95a24822011-09-19 17:32:21 +080094 .name = "sdhci-usdhc-imx6q",
95 .driver_data = IMX6Q_USDHC,
96 }, {
Shawn Guo57ed3312011-06-30 09:24:26 +080097 /* sentinel */
98 }
99};
100MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
101
Shawn Guoabfafc22011-06-30 15:44:44 +0800102static const struct of_device_id imx_esdhc_dt_ids[] = {
103 { .compatible = "fsl,imx25-esdhc", .data = &imx_esdhc_devtype[IMX25_ESDHC], },
104 { .compatible = "fsl,imx35-esdhc", .data = &imx_esdhc_devtype[IMX35_ESDHC], },
105 { .compatible = "fsl,imx51-esdhc", .data = &imx_esdhc_devtype[IMX51_ESDHC], },
106 { .compatible = "fsl,imx53-esdhc", .data = &imx_esdhc_devtype[IMX53_ESDHC], },
Shawn Guo95a24822011-09-19 17:32:21 +0800107 { .compatible = "fsl,imx6q-usdhc", .data = &imx_esdhc_devtype[IMX6Q_USDHC], },
Shawn Guoabfafc22011-06-30 15:44:44 +0800108 { /* sentinel */ }
109};
110MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
111
Shawn Guo57ed3312011-06-30 09:24:26 +0800112static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
113{
114 return data->devtype == IMX25_ESDHC;
115}
116
117static inline int is_imx35_esdhc(struct pltfm_imx_data *data)
118{
119 return data->devtype == IMX35_ESDHC;
120}
121
122static inline int is_imx51_esdhc(struct pltfm_imx_data *data)
123{
124 return data->devtype == IMX51_ESDHC;
125}
126
127static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
128{
129 return data->devtype == IMX53_ESDHC;
130}
131
Shawn Guo95a24822011-09-19 17:32:21 +0800132static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
133{
134 return data->devtype == IMX6Q_USDHC;
135}
136
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200137static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
138{
139 void __iomem *base = host->ioaddr + (reg & ~0x3);
140 u32 shift = (reg & 0x3) * 8;
141
142 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
143}
144
Wolfram Sang7e29c302011-02-26 14:44:41 +0100145static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
146{
Shawn Guo842afc02011-07-06 22:57:48 +0800147 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
148 struct pltfm_imx_data *imx_data = pltfm_host->priv;
149 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Richard Zhue1498602011-03-25 09:18:27 -0400150
Wolfram Sang7e29c302011-02-26 14:44:41 +0100151 u32 val = readl(host->ioaddr + reg);
152
Richard Zhu97e4ba62011-08-11 16:51:46 -0400153 if (unlikely(reg == SDHCI_CAPABILITIES)) {
154 /* In FSL esdhc IC module, only bit20 is used to indicate the
155 * ADMA2 capability of esdhc, but this bit is messed up on
156 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
157 * don't actually support ADMA2). So set the BROKEN_ADMA
158 * uirk on MX25/35 platforms.
159 */
160
161 if (val & SDHCI_CAN_DO_ADMA1) {
162 val &= ~SDHCI_CAN_DO_ADMA1;
163 val |= SDHCI_CAN_DO_ADMA2;
164 }
165 }
166
167 if (unlikely(reg == SDHCI_INT_STATUS)) {
168 if (val & SDHCI_INT_VENDOR_SPEC_DMA_ERR) {
169 val &= ~SDHCI_INT_VENDOR_SPEC_DMA_ERR;
170 val |= SDHCI_INT_ADMA_ERROR;
171 }
172 }
173
Wolfram Sang7e29c302011-02-26 14:44:41 +0100174 return val;
175}
176
177static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
178{
Richard Zhue1498602011-03-25 09:18:27 -0400179 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
180 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Shawn Guo842afc02011-07-06 22:57:48 +0800181 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Tony Lin0d588642011-08-11 16:45:59 -0400182 u32 data;
Richard Zhue1498602011-03-25 09:18:27 -0400183
Tony Lin0d588642011-08-11 16:45:59 -0400184 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
Tony Lin0d588642011-08-11 16:45:59 -0400185 if (val & SDHCI_INT_CARD_INT) {
186 /*
187 * Clear and then set D3CD bit to avoid missing the
188 * card interrupt. This is a eSDHC controller problem
189 * so we need to apply the following workaround: clear
190 * and set D3CD bit will make eSDHC re-sample the card
191 * interrupt. In case a card interrupt was lost,
192 * re-sample it by the following steps.
193 */
194 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
195 data &= ~SDHCI_CTRL_D3CD;
196 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
197 data |= SDHCI_CTRL_D3CD;
198 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
199 }
200 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100201
Richard Zhu58ac8172011-03-21 13:22:16 +0800202 if (unlikely((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
203 && (reg == SDHCI_INT_STATUS)
204 && (val & SDHCI_INT_DATA_END))) {
205 u32 v;
206 v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
207 v &= ~SDHCI_VENDOR_SPEC_SDIO_QUIRK;
208 writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
209 }
210
Richard Zhu97e4ba62011-08-11 16:51:46 -0400211 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
212 if (val & SDHCI_INT_ADMA_ERROR) {
213 val &= ~SDHCI_INT_ADMA_ERROR;
214 val |= SDHCI_INT_VENDOR_SPEC_DMA_ERR;
215 }
216 }
217
Wolfram Sang7e29c302011-02-26 14:44:41 +0100218 writel(val, host->ioaddr + reg);
219}
220
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200221static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
222{
Shawn Guo95a24822011-09-19 17:32:21 +0800223 if (unlikely(reg == SDHCI_HOST_VERSION)) {
224 u16 val = readw(host->ioaddr + (reg ^ 2));
225 /*
226 * uSDHC supports SDHCI v3.0, but it's encoded as value
227 * 0x3 in host controller version register, which violates
228 * SDHCI_SPEC_300 definition. Work it around here.
229 */
230 if ((val & SDHCI_SPEC_VER_MASK) == 3)
231 return --val;
232 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200233
234 return readw(host->ioaddr + reg);
235}
236
237static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
238{
239 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400240 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200241
242 switch (reg) {
243 case SDHCI_TRANSFER_MODE:
244 /*
245 * Postpone this write, we must do it together with a
246 * command write that is down below.
247 */
Richard Zhu58ac8172011-03-21 13:22:16 +0800248 if ((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
249 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
250 && (host->cmd->data->blocks > 1)
251 && (host->cmd->data->flags & MMC_DATA_READ)) {
252 u32 v;
253 v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
254 v |= SDHCI_VENDOR_SPEC_SDIO_QUIRK;
255 writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
256 }
Richard Zhue1498602011-03-25 09:18:27 -0400257 imx_data->scratchpad = val;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200258 return;
259 case SDHCI_COMMAND:
Sascha Hauer5b6b0ad2012-02-17 11:51:49 +0100260 if ((host->cmd->opcode == MMC_STOP_TRANSMISSION ||
261 host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
262 (imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
Richard Zhu58ac8172011-03-21 13:22:16 +0800263 val |= SDHCI_CMD_ABORTCMD;
Shawn Guo95a24822011-09-19 17:32:21 +0800264
265 if (is_imx6q_usdhc(imx_data)) {
266 u32 m = readl(host->ioaddr + SDHCI_MIX_CTRL);
267 m = imx_data->scratchpad | (m & 0xffff0000);
268 writel(m, host->ioaddr + SDHCI_MIX_CTRL);
269 writel(val << 16,
270 host->ioaddr + SDHCI_TRANSFER_MODE);
271 } else {
272 writel(val << 16 | imx_data->scratchpad,
273 host->ioaddr + SDHCI_TRANSFER_MODE);
274 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200275 return;
276 case SDHCI_BLOCK_SIZE:
277 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
278 break;
279 }
280 esdhc_clrset_le(host, 0xffff, val, reg);
281}
282
283static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
284{
Wilson Callan9a0985b2012-07-19 02:49:16 -0400285 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
286 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200287 u32 new_val;
288
289 switch (reg) {
290 case SDHCI_POWER_CONTROL:
291 /*
292 * FSL put some DMA bits here
293 * If your board has a regulator, code should be here
294 */
295 return;
296 case SDHCI_HOST_CONTROL:
Tony Lin0d588642011-08-11 16:45:59 -0400297 /* FSL messed up here, so we can just keep those three */
298 new_val = val & (SDHCI_CTRL_LED | \
299 SDHCI_CTRL_4BITBUS | \
300 SDHCI_CTRL_D3CD);
Masanari Iida7122bbb2012-08-05 23:25:40 +0900301 /* ensure the endianness */
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200302 new_val |= ESDHC_HOST_CONTROL_LE;
Wilson Callan9a0985b2012-07-19 02:49:16 -0400303 /* bits 8&9 are reserved on mx25 */
304 if (!is_imx25_esdhc(imx_data)) {
305 /* DMA mode bits are shifted */
306 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
307 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200308
309 esdhc_clrset_le(host, 0xffff, new_val, reg);
310 return;
311 }
312 esdhc_clrset_le(host, 0xff, val, reg);
Shawn Guo913413c2011-06-21 22:41:51 +0800313
314 /*
315 * The esdhc has a design violation to SDHC spec which tells
316 * that software reset should not affect card detection circuit.
317 * But esdhc clears its SYSCTL register bits [0..2] during the
318 * software reset. This will stop those clocks that card detection
319 * circuit relies on. To work around it, we turn the clocks on back
320 * to keep card detection circuit functional.
321 */
322 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1))
323 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200324}
325
326static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
327{
328 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
329
330 return clk_get_rate(pltfm_host->clk);
331}
332
333static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
334{
335 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
336
337 return clk_get_rate(pltfm_host->clk) / 256 / 16;
338}
339
Shawn Guo913413c2011-06-21 22:41:51 +0800340static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
341{
Shawn Guo842afc02011-07-06 22:57:48 +0800342 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
343 struct pltfm_imx_data *imx_data = pltfm_host->priv;
344 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Shawn Guo913413c2011-06-21 22:41:51 +0800345
346 switch (boarddata->wp_type) {
347 case ESDHC_WP_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800348 return mmc_gpio_get_ro(host->mmc);
Shawn Guo913413c2011-06-21 22:41:51 +0800349 case ESDHC_WP_CONTROLLER:
350 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
351 SDHCI_WRITE_PROTECT);
352 case ESDHC_WP_NONE:
353 break;
354 }
355
356 return -ENOSYS;
357}
358
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100359static struct sdhci_ops sdhci_esdhc_ops = {
Richard Zhue1498602011-03-25 09:18:27 -0400360 .read_l = esdhc_readl_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100361 .read_w = esdhc_readw_le,
Richard Zhue1498602011-03-25 09:18:27 -0400362 .write_l = esdhc_writel_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100363 .write_w = esdhc_writew_le,
364 .write_b = esdhc_writeb_le,
365 .set_clock = esdhc_set_clock,
366 .get_max_clock = esdhc_pltfm_get_max_clock,
367 .get_min_clock = esdhc_pltfm_get_min_clock,
Shawn Guo913413c2011-06-21 22:41:51 +0800368 .get_ro = esdhc_pltfm_get_ro,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100369};
370
Shawn Guo85d65092011-05-27 23:48:12 +0800371static struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
Richard Zhu97e4ba62011-08-11 16:51:46 -0400372 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
373 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
374 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
Shawn Guo85d65092011-05-27 23:48:12 +0800375 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
Shawn Guo85d65092011-05-27 23:48:12 +0800376 .ops = &sdhci_esdhc_ops,
377};
378
Shawn Guoabfafc22011-06-30 15:44:44 +0800379#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500380static int
Shawn Guoabfafc22011-06-30 15:44:44 +0800381sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
382 struct esdhc_platform_data *boarddata)
383{
384 struct device_node *np = pdev->dev.of_node;
385
386 if (!np)
387 return -ENODEV;
388
Arnd Bergmann7f217792012-05-13 00:14:24 -0400389 if (of_get_property(np, "non-removable", NULL))
Shawn Guoabfafc22011-06-30 15:44:44 +0800390 boarddata->cd_type = ESDHC_CD_PERMANENT;
391
392 if (of_get_property(np, "fsl,cd-controller", NULL))
393 boarddata->cd_type = ESDHC_CD_CONTROLLER;
394
395 if (of_get_property(np, "fsl,wp-controller", NULL))
396 boarddata->wp_type = ESDHC_WP_CONTROLLER;
397
398 boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
399 if (gpio_is_valid(boarddata->cd_gpio))
400 boarddata->cd_type = ESDHC_CD_GPIO;
401
402 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
403 if (gpio_is_valid(boarddata->wp_gpio))
404 boarddata->wp_type = ESDHC_WP_GPIO;
405
406 return 0;
407}
408#else
409static inline int
410sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
411 struct esdhc_platform_data *boarddata)
412{
413 return -ENODEV;
414}
415#endif
416
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500417static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200418{
Shawn Guoabfafc22011-06-30 15:44:44 +0800419 const struct of_device_id *of_id =
420 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
Shawn Guo85d65092011-05-27 23:48:12 +0800421 struct sdhci_pltfm_host *pltfm_host;
422 struct sdhci_host *host;
423 struct esdhc_platform_data *boarddata;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100424 int err;
Richard Zhue1498602011-03-25 09:18:27 -0400425 struct pltfm_imx_data *imx_data;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200426
Shawn Guo85d65092011-05-27 23:48:12 +0800427 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata);
428 if (IS_ERR(host))
429 return PTR_ERR(host);
430
431 pltfm_host = sdhci_priv(host);
432
Shawn Guoe3af31c2012-11-26 14:39:43 +0800433 imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
Shawn Guoabfafc22011-06-30 15:44:44 +0800434 if (!imx_data) {
435 err = -ENOMEM;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800436 goto free_sdhci;
Shawn Guoabfafc22011-06-30 15:44:44 +0800437 }
Shawn Guo57ed3312011-06-30 09:24:26 +0800438
Shawn Guoabfafc22011-06-30 15:44:44 +0800439 if (of_id)
440 pdev->id_entry = of_id->data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800441 imx_data->devtype = pdev->id_entry->driver_data;
Shawn Guo85d65092011-05-27 23:48:12 +0800442 pltfm_host->priv = imx_data;
443
Sascha Hauer52dac612012-03-07 09:31:34 +0100444 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
445 if (IS_ERR(imx_data->clk_ipg)) {
446 err = PTR_ERR(imx_data->clk_ipg);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800447 goto free_sdhci;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200448 }
Sascha Hauer52dac612012-03-07 09:31:34 +0100449
450 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
451 if (IS_ERR(imx_data->clk_ahb)) {
452 err = PTR_ERR(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800453 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100454 }
455
456 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
457 if (IS_ERR(imx_data->clk_per)) {
458 err = PTR_ERR(imx_data->clk_per);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800459 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100460 }
461
462 pltfm_host->clk = imx_data->clk_per;
463
464 clk_prepare_enable(imx_data->clk_per);
465 clk_prepare_enable(imx_data->clk_ipg);
466 clk_prepare_enable(imx_data->clk_ahb);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200467
Dong Aishenge62d8b82012-05-11 14:56:01 +0800468 imx_data->pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
469 if (IS_ERR(imx_data->pinctrl)) {
470 err = PTR_ERR(imx_data->pinctrl);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800471 goto disable_clk;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800472 }
473
Eric Bénardb89152822012-04-18 02:30:20 +0200474 host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
Eric Bénard37865fe2010-10-23 01:57:21 +0200475
Shawn Guo57ed3312011-06-30 09:24:26 +0800476 if (is_imx25_esdhc(imx_data) || is_imx35_esdhc(imx_data))
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100477 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
Richard Zhu97e4ba62011-08-11 16:51:46 -0400478 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
479 | SDHCI_QUIRK_BROKEN_ADMA;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100480
Shawn Guo57ed3312011-06-30 09:24:26 +0800481 if (is_imx53_esdhc(imx_data))
Richard Zhu58ac8172011-03-21 13:22:16 +0800482 imx_data->flags |= ESDHC_FLAG_MULTIBLK_NO_INT;
483
Shawn Guof750ba92011-11-10 16:39:32 +0800484 /*
485 * The imx6q ROM code will change the default watermark level setting
486 * to something insane. Change it back here.
487 */
488 if (is_imx6q_usdhc(imx_data))
489 writel(0x08100810, host->ioaddr + SDHCI_WTMK_LVL);
490
Shawn Guo842afc02011-07-06 22:57:48 +0800491 boarddata = &imx_data->boarddata;
Shawn Guoabfafc22011-06-30 15:44:44 +0800492 if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
493 if (!host->mmc->parent->platform_data) {
494 dev_err(mmc_dev(host->mmc), "no board data!\n");
495 err = -EINVAL;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800496 goto disable_clk;
Shawn Guoabfafc22011-06-30 15:44:44 +0800497 }
498 imx_data->boarddata = *((struct esdhc_platform_data *)
499 host->mmc->parent->platform_data);
500 }
Shawn Guo913413c2011-06-21 22:41:51 +0800501
502 /* write_protect */
503 if (boarddata->wp_type == ESDHC_WP_GPIO) {
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800504 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100505 if (err) {
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800506 dev_err(mmc_dev(host->mmc),
507 "failed to request write-protect gpio!\n");
508 goto disable_clk;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100509 }
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800510 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
Shawn Guo913413c2011-06-21 22:41:51 +0800511 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100512
Shawn Guo913413c2011-06-21 22:41:51 +0800513 /* card_detect */
Shawn Guo913413c2011-06-21 22:41:51 +0800514 switch (boarddata->cd_type) {
515 case ESDHC_CD_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800516 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio);
Wolfram Sang7e29c302011-02-26 14:44:41 +0100517 if (err) {
Shawn Guo913413c2011-06-21 22:41:51 +0800518 dev_err(mmc_dev(host->mmc),
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800519 "failed to request card-detect gpio!\n");
Shawn Guoe3af31c2012-11-26 14:39:43 +0800520 goto disable_clk;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100521 }
Shawn Guo913413c2011-06-21 22:41:51 +0800522 /* fall through */
Wolfram Sang7e29c302011-02-26 14:44:41 +0100523
Shawn Guo913413c2011-06-21 22:41:51 +0800524 case ESDHC_CD_CONTROLLER:
525 /* we have a working card_detect back */
Wolfram Sang7e29c302011-02-26 14:44:41 +0100526 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Shawn Guo913413c2011-06-21 22:41:51 +0800527 break;
528
529 case ESDHC_CD_PERMANENT:
530 host->mmc->caps = MMC_CAP_NONREMOVABLE;
531 break;
532
533 case ESDHC_CD_NONE:
534 break;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100535 }
Eric Bénard16a790b2010-10-23 01:57:22 +0200536
Shawn Guo85d65092011-05-27 23:48:12 +0800537 err = sdhci_add_host(host);
538 if (err)
Shawn Guoe3af31c2012-11-26 14:39:43 +0800539 goto disable_clk;
Shawn Guo85d65092011-05-27 23:48:12 +0800540
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200541 return 0;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100542
Shawn Guoe3af31c2012-11-26 14:39:43 +0800543disable_clk:
Sascha Hauer52dac612012-03-07 09:31:34 +0100544 clk_disable_unprepare(imx_data->clk_per);
545 clk_disable_unprepare(imx_data->clk_ipg);
546 clk_disable_unprepare(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800547free_sdhci:
Shawn Guo85d65092011-05-27 23:48:12 +0800548 sdhci_pltfm_free(pdev);
549 return err;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200550}
551
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500552static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200553{
Shawn Guo85d65092011-05-27 23:48:12 +0800554 struct sdhci_host *host = platform_get_drvdata(pdev);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200555 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400556 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Shawn Guo85d65092011-05-27 23:48:12 +0800557 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
558
559 sdhci_remove_host(host, dead);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100560
Sascha Hauer52dac612012-03-07 09:31:34 +0100561 clk_disable_unprepare(imx_data->clk_per);
562 clk_disable_unprepare(imx_data->clk_ipg);
563 clk_disable_unprepare(imx_data->clk_ahb);
564
Shawn Guo85d65092011-05-27 23:48:12 +0800565 sdhci_pltfm_free(pdev);
566
567 return 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200568}
569
Shawn Guo85d65092011-05-27 23:48:12 +0800570static struct platform_driver sdhci_esdhc_imx_driver = {
571 .driver = {
572 .name = "sdhci-esdhc-imx",
573 .owner = THIS_MODULE,
Shawn Guoabfafc22011-06-30 15:44:44 +0800574 .of_match_table = imx_esdhc_dt_ids,
Manuel Lauss29495aa2011-11-03 11:09:45 +0100575 .pm = SDHCI_PLTFM_PMOPS,
Shawn Guo85d65092011-05-27 23:48:12 +0800576 },
Shawn Guo57ed3312011-06-30 09:24:26 +0800577 .id_table = imx_esdhc_devtype,
Shawn Guo85d65092011-05-27 23:48:12 +0800578 .probe = sdhci_esdhc_imx_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500579 .remove = sdhci_esdhc_imx_remove,
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200580};
Shawn Guo85d65092011-05-27 23:48:12 +0800581
Axel Lind1f81a62011-11-26 12:55:43 +0800582module_platform_driver(sdhci_esdhc_imx_driver);
Shawn Guo85d65092011-05-27 23:48:12 +0800583
584MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
585MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
586MODULE_LICENSE("GPL v2");