blob: 319002797578c1a4367839de2d1ce14fdd640e75 [file] [log] [blame]
Oren Weil3ce72722011-05-15 13:43:43 +03001/*
2 *
3 * Intel Management Engine Interface (Intel MEI) Linux driver
Tomas Winkler733ba912012-02-09 19:25:53 +02004 * Copyright (c) 2003-2012, Intel Corporation.
Oren Weil3ce72722011-05-15 13:43:43 +03005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 */
16
17#include <linux/pci.h>
Tomas Winkler4f3afe12012-05-09 16:38:59 +030018#include <linux/mei.h>
Tomas Winkler47a73802012-12-25 19:06:03 +020019
20#include "mei_dev.h"
Tomas Winkler9dc64d62013-01-08 23:07:17 +020021#include "hw-me.h"
Oren Weil3ce72722011-05-15 13:43:43 +030022
Tomas Winkler3a65dd42012-12-25 19:06:06 +020023/**
24 * mei_reg_read - Reads 32bit data from the mei device
25 *
26 * @dev: the device structure
27 * @offset: offset from which to read the data
28 *
29 * returns register value (u32)
30 */
31static inline u32 mei_reg_read(const struct mei_device *dev,
32 unsigned long offset)
33{
34 return ioread32(dev->mem_addr + offset);
35}
Oren Weil3ce72722011-05-15 13:43:43 +030036
37
38/**
Tomas Winkler3a65dd42012-12-25 19:06:06 +020039 * mei_reg_write - Writes 32bit data to the mei device
40 *
41 * @dev: the device structure
42 * @offset: offset from which to write the data
43 * @value: register value to write (u32)
44 */
45static inline void mei_reg_write(const struct mei_device *dev,
46 unsigned long offset, u32 value)
47{
48 iowrite32(value, dev->mem_addr + offset);
49}
50
51/**
Tomas Winklerd0252842013-01-08 23:07:24 +020052 * mei_mecbrw_read - Reads 32bit data from ME circular buffer
53 * read window register
Tomas Winkler3a65dd42012-12-25 19:06:06 +020054 *
55 * @dev: the device structure
56 *
Tomas Winklerd0252842013-01-08 23:07:24 +020057 * returns ME_CB_RW register value (u32)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020058 */
Tomas Winkler3a65dd42012-12-25 19:06:06 +020059u32 mei_mecbrw_read(const struct mei_device *dev)
60{
61 return mei_reg_read(dev, ME_CB_RW);
62}
63/**
64 * mei_mecsr_read - Reads 32bit data from the ME CSR
65 *
66 * @dev: the device structure
67 *
68 * returns ME_CSR_HA register value (u32)
69 */
70u32 mei_mecsr_read(const struct mei_device *dev)
71{
72 return mei_reg_read(dev, ME_CSR_HA);
73}
74
75/**
Tomas Winklerd0252842013-01-08 23:07:24 +020076 * mei_hcsr_read - Reads 32bit data from the host CSR
77 *
78 * @dev: the device structure
79 *
80 * returns H_CSR register value (u32)
81 */
82u32 mei_hcsr_read(const struct mei_device *dev)
83{
84 return mei_reg_read(dev, H_CSR);
85}
86
87/**
88 * mei_hcsr_set - writes H_CSR register to the mei device,
Oren Weil3ce72722011-05-15 13:43:43 +030089 * and ignores the H_IS bit for it is write-one-to-zero.
90 *
91 * @dev: the device structure
92 */
Tomas Winkler88eb99f2013-01-08 23:07:30 +020093static inline void mei_hcsr_set(struct mei_device *dev, u32 hcsr)
Oren Weil3ce72722011-05-15 13:43:43 +030094{
Tomas Winkler88eb99f2013-01-08 23:07:30 +020095 hcsr &= ~H_IS;
96 mei_reg_write(dev, H_CSR, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +030097}
98
99/**
Tomas Winklerd0252842013-01-08 23:07:24 +0200100 * mei_clear_interrupts - clear and stop interrupts
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200101 *
102 * @dev: the device structure
103 */
104void mei_clear_interrupts(struct mei_device *dev)
105{
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200106 u32 hcsr = mei_hcsr_read(dev);
107 if ((hcsr & H_IS) == H_IS)
108 mei_reg_write(dev, H_CSR, hcsr);
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200109}
110
111/**
112 * mei_enable_interrupts - enables mei device interrupts
Oren Weil3ce72722011-05-15 13:43:43 +0300113 *
114 * @dev: the device structure
115 */
116void mei_enable_interrupts(struct mei_device *dev)
117{
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200118 u32 hcsr = mei_hcsr_read(dev);
119 hcsr |= H_IE;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200120 mei_hcsr_set(dev, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300121}
122
123/**
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200124 * mei_disable_interrupts - disables mei device interrupts
Oren Weil3ce72722011-05-15 13:43:43 +0300125 *
126 * @dev: the device structure
127 */
128void mei_disable_interrupts(struct mei_device *dev)
129{
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200130 u32 hcsr = mei_hcsr_read(dev);
131 hcsr &= ~H_IE;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200132 mei_hcsr_set(dev, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300133}
134
Tomas Winkleradfba322013-01-08 23:07:27 +0200135/**
136 * mei_hw_reset - resets fw via mei csr register.
137 *
138 * @dev: the device structure
139 * @interrupts_enabled: if interrupt should be enabled after reset.
140 */
141void mei_hw_reset(struct mei_device *dev, bool intr_enable)
142{
143 u32 hcsr = mei_hcsr_read(dev);
144
145 dev_dbg(&dev->pdev->dev, "before reset HCSR = 0x%08x.\n", hcsr);
146
147 hcsr |= (H_RST | H_IG);
148
149 if (intr_enable)
150 hcsr |= H_IE;
151 else
152 hcsr &= ~H_IE;
153
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200154 mei_hcsr_set(dev, hcsr);
Tomas Winkleradfba322013-01-08 23:07:27 +0200155
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200156 hcsr = mei_hcsr_read(dev) | H_IG;
Tomas Winkleradfba322013-01-08 23:07:27 +0200157 hcsr &= ~H_RST;
Tomas Winkleradfba322013-01-08 23:07:27 +0200158
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200159 mei_hcsr_set(dev, hcsr);
Tomas Winkleradfba322013-01-08 23:07:27 +0200160
161 hcsr = mei_hcsr_read(dev);
162
163 dev_dbg(&dev->pdev->dev, "current HCSR = 0x%08x.\n", hcsr);
164}
165
Tomas Winkler115ba282013-01-08 23:07:29 +0200166/**
167 * mei_host_set_ready - enable device
168 *
169 * @dev - mei device
170 * returns bool
171 */
172
173void mei_host_set_ready(struct mei_device *dev)
174{
175 dev->host_hw_state |= H_IE | H_IG | H_RDY;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200176 mei_hcsr_set(dev, dev->host_hw_state);
Tomas Winkler115ba282013-01-08 23:07:29 +0200177}
178/**
179 * mei_host_is_ready - check whether the host has turned ready
180 *
181 * @dev - mei device
182 * returns bool
183 */
184bool mei_host_is_ready(struct mei_device *dev)
185{
186 return (dev->host_hw_state & H_RDY) == H_RDY;
187}
188
189/**
190 * mei_me_is_ready - check whether the me has turned ready
191 *
192 * @dev - mei device
193 * returns bool
194 */
195bool mei_me_is_ready(struct mei_device *dev)
196{
197 return (dev->me_hw_state & ME_RDY_HRA) == ME_RDY_HRA;
198}
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200199
200/**
201 * mei_interrupt_quick_handler - The ISR of the MEI device
202 *
203 * @irq: The irq number
204 * @dev_id: pointer to the device structure
205 *
206 * returns irqreturn_t
207 */
208irqreturn_t mei_interrupt_quick_handler(int irq, void *dev_id)
209{
210 struct mei_device *dev = (struct mei_device *) dev_id;
211 u32 csr_reg = mei_hcsr_read(dev);
212
213 if ((csr_reg & H_IS) != H_IS)
214 return IRQ_NONE;
215
216 /* clear H_IS bit in H_CSR */
217 mei_reg_write(dev, H_CSR, csr_reg);
218
219 return IRQ_WAKE_THREAD;
220}
221
Oren Weil3ce72722011-05-15 13:43:43 +0300222/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300223 * mei_hbuf_filled_slots - gets number of device filled buffer slots
Oren Weil3ce72722011-05-15 13:43:43 +0300224 *
225 * @device: the device structure
226 *
227 * returns number of filled slots
228 */
Tomas Winkler726917f2012-06-25 23:46:28 +0300229static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300230{
231 char read_ptr, write_ptr;
232
Tomas Winkler726917f2012-06-25 23:46:28 +0300233 dev->host_hw_state = mei_hcsr_read(dev);
234
Oren Weil3ce72722011-05-15 13:43:43 +0300235 read_ptr = (char) ((dev->host_hw_state & H_CBRP) >> 8);
236 write_ptr = (char) ((dev->host_hw_state & H_CBWP) >> 16);
237
238 return (unsigned char) (write_ptr - read_ptr);
239}
240
241/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300242 * mei_hbuf_is_empty - checks if host buffer is empty.
Oren Weil3ce72722011-05-15 13:43:43 +0300243 *
244 * @dev: the device structure
245 *
Tomas Winkler726917f2012-06-25 23:46:28 +0300246 * returns true if empty, false - otherwise.
Oren Weil3ce72722011-05-15 13:43:43 +0300247 */
Tomas Winkler726917f2012-06-25 23:46:28 +0300248bool mei_hbuf_is_empty(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300249{
Tomas Winkler726917f2012-06-25 23:46:28 +0300250 return mei_hbuf_filled_slots(dev) == 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300251}
252
253/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300254 * mei_hbuf_empty_slots - counts write empty slots.
Oren Weil3ce72722011-05-15 13:43:43 +0300255 *
256 * @dev: the device structure
257 *
258 * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise empty slots count
259 */
Tomas Winkler726917f2012-06-25 23:46:28 +0300260int mei_hbuf_empty_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300261{
Tomas Winkler24aadc82012-06-25 23:46:27 +0300262 unsigned char filled_slots, empty_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300263
Tomas Winkler726917f2012-06-25 23:46:28 +0300264 filled_slots = mei_hbuf_filled_slots(dev);
Tomas Winkler24aadc82012-06-25 23:46:27 +0300265 empty_slots = dev->hbuf_depth - filled_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300266
267 /* check for overflow */
Tomas Winkler24aadc82012-06-25 23:46:27 +0300268 if (filled_slots > dev->hbuf_depth)
Oren Weil3ce72722011-05-15 13:43:43 +0300269 return -EOVERFLOW;
270
271 return empty_slots;
272}
273
274/**
275 * mei_write_message - writes a message to mei device.
276 *
277 * @dev: the device structure
Tomas Winkler438763f2012-12-25 19:05:59 +0200278 * @hader: mei HECI header of message
279 * @buf: message payload will be written
Oren Weil3ce72722011-05-15 13:43:43 +0300280 *
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200281 * This function returns -EIO if write has failed
Oren Weil3ce72722011-05-15 13:43:43 +0300282 */
Tomas Winkler169d1332012-06-19 09:13:35 +0300283int mei_write_message(struct mei_device *dev, struct mei_msg_hdr *header,
Tomas Winkler438763f2012-12-25 19:05:59 +0200284 unsigned char *buf)
Oren Weil3ce72722011-05-15 13:43:43 +0300285{
Tomas Winkler169d1332012-06-19 09:13:35 +0300286 unsigned long rem, dw_cnt;
Tomas Winkler438763f2012-12-25 19:05:59 +0200287 unsigned long length = header->length;
Tomas Winkler169d1332012-06-19 09:13:35 +0300288 u32 *reg_buf = (u32 *)buf;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200289 u32 hcsr;
Tomas Winkler169d1332012-06-19 09:13:35 +0300290 int i;
291 int empty_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300292
Tomas Winkler15d4acc2012-12-25 19:06:00 +0200293 dev_dbg(&dev->pdev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header));
Oren Weil3ce72722011-05-15 13:43:43 +0300294
Tomas Winkler726917f2012-06-25 23:46:28 +0300295 empty_slots = mei_hbuf_empty_slots(dev);
Tomas Winkler169d1332012-06-19 09:13:35 +0300296 dev_dbg(&dev->pdev->dev, "empty slots = %hu.\n", empty_slots);
Oren Weil3ce72722011-05-15 13:43:43 +0300297
Tomas Winkler7bdf72d2012-07-04 19:24:52 +0300298 dw_cnt = mei_data2slots(length);
Tomas Winkler169d1332012-06-19 09:13:35 +0300299 if (empty_slots < 0 || dw_cnt > empty_slots)
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200300 return -EIO;
Oren Weil3ce72722011-05-15 13:43:43 +0300301
302 mei_reg_write(dev, H_CB_WW, *((u32 *) header));
303
Tomas Winkler169d1332012-06-19 09:13:35 +0300304 for (i = 0; i < length / 4; i++)
305 mei_reg_write(dev, H_CB_WW, reg_buf[i]);
306
307 rem = length & 0x3;
308 if (rem > 0) {
309 u32 reg = 0;
310 memcpy(&reg, &buf[length - rem], rem);
311 mei_reg_write(dev, H_CB_WW, reg);
Oren Weil3ce72722011-05-15 13:43:43 +0300312 }
313
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200314 hcsr = mei_hcsr_read(dev) | H_IG;
315 mei_hcsr_set(dev, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300316 dev->me_hw_state = mei_mecsr_read(dev);
Tomas Winkler115ba282013-01-08 23:07:29 +0200317 if (!mei_me_is_ready(dev))
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200318 return -EIO;
Oren Weil3ce72722011-05-15 13:43:43 +0300319
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200320 return 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300321}
322
323/**
324 * mei_count_full_read_slots - counts read full slots.
325 *
326 * @dev: the device structure
327 *
328 * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise filled slots count
329 */
330int mei_count_full_read_slots(struct mei_device *dev)
331{
332 char read_ptr, write_ptr;
333 unsigned char buffer_depth, filled_slots;
334
335 dev->me_hw_state = mei_mecsr_read(dev);
336 buffer_depth = (unsigned char)((dev->me_hw_state & ME_CBD_HRA) >> 24);
337 read_ptr = (char) ((dev->me_hw_state & ME_CBRP_HRA) >> 8);
338 write_ptr = (char) ((dev->me_hw_state & ME_CBWP_HRA) >> 16);
339 filled_slots = (unsigned char) (write_ptr - read_ptr);
340
341 /* check for overflow */
342 if (filled_slots > buffer_depth)
343 return -EOVERFLOW;
344
345 dev_dbg(&dev->pdev->dev, "filled_slots =%08x\n", filled_slots);
346 return (int)filled_slots;
347}
348
349/**
350 * mei_read_slots - reads a message from mei device.
351 *
352 * @dev: the device structure
353 * @buffer: message buffer will be written
354 * @buffer_length: message size will be read
355 */
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200356void mei_read_slots(struct mei_device *dev, unsigned char *buffer,
357 unsigned long buffer_length)
Oren Weil3ce72722011-05-15 13:43:43 +0300358{
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200359 u32 *reg_buf = (u32 *)buffer;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200360 u32 hcsr;
Oren Weil3ce72722011-05-15 13:43:43 +0300361
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200362 for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32))
363 *reg_buf++ = mei_mecbrw_read(dev);
Oren Weil3ce72722011-05-15 13:43:43 +0300364
365 if (buffer_length > 0) {
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200366 u32 reg = mei_mecbrw_read(dev);
367 memcpy(reg_buf, &reg, buffer_length);
Oren Weil3ce72722011-05-15 13:43:43 +0300368 }
369
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200370 hcsr = mei_hcsr_read(dev) | H_IG;
371 mei_hcsr_set(dev, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300372}
373