blob: 370c052f42939ee992dd972a417b37a855449c76 [file] [log] [blame]
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
7 * Author: Wolfram Sang <w.sang@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Wolfram Sang0c6d49c2011-02-26 14:44:39 +010018#include <linux/gpio.h>
Shawn Guo66506f72011-08-15 10:28:18 +080019#include <linux/module.h>
Richard Zhue1498602011-03-25 09:18:27 -040020#include <linux/slab.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020021#include <linux/mmc/host.h>
Richard Zhu58ac8172011-03-21 13:22:16 +080022#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
Shawn Guofbe5fdd2012-12-11 22:32:20 +080024#include <linux/mmc/slot-gpio.h>
Shawn Guoabfafc22011-06-30 15:44:44 +080025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
Dong Aishenge62d8b82012-05-11 14:56:01 +080028#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020029#include <linux/platform_data/mmc-esdhc-imx.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020030#include "sdhci-pltfm.h"
31#include "sdhci-esdhc.h"
32
Shawn Guo60bf6392013-01-15 23:36:53 +080033#define ESDHC_CTRL_D3CD 0x08
Richard Zhu58ac8172011-03-21 13:22:16 +080034/* VENDOR SPEC register */
Shawn Guo60bf6392013-01-15 23:36:53 +080035#define ESDHC_VENDOR_SPEC 0xc0
36#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
37#define ESDHC_WTMK_LVL 0x44
38#define ESDHC_MIX_CTRL 0x48
Richard Zhu58ac8172011-03-21 13:22:16 +080039
Richard Zhu58ac8172011-03-21 13:22:16 +080040/*
Richard Zhu97e4ba62011-08-11 16:51:46 -040041 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
42 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
43 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
44 * Define this macro DMA error INT for fsl eSDHC
45 */
Shawn Guo60bf6392013-01-15 23:36:53 +080046#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
Richard Zhu97e4ba62011-08-11 16:51:46 -040047
48/*
Richard Zhu58ac8172011-03-21 13:22:16 +080049 * The CMDTYPE of the CMD register (offset 0xE) should be set to
50 * "11" when the STOP CMD12 is issued on imx53 to abort one
51 * open ended multi-blk IO. Otherwise the TC INT wouldn't
52 * be generated.
53 * In exact block transfer, the controller doesn't complete the
54 * operations automatically as required at the end of the
55 * transfer and remains on hold if the abort command is not sent.
56 * As a result, the TC flag is not asserted and SW received timeout
57 * exeception. Bit1 of Vendor Spec registor is used to fix it.
58 */
59#define ESDHC_FLAG_MULTIBLK_NO_INT (1 << 1)
Richard Zhue1498602011-03-25 09:18:27 -040060
Shawn Guo57ed3312011-06-30 09:24:26 +080061enum imx_esdhc_type {
62 IMX25_ESDHC,
63 IMX35_ESDHC,
64 IMX51_ESDHC,
65 IMX53_ESDHC,
Shawn Guo95a24822011-09-19 17:32:21 +080066 IMX6Q_USDHC,
Shawn Guo57ed3312011-06-30 09:24:26 +080067};
68
Richard Zhue1498602011-03-25 09:18:27 -040069struct pltfm_imx_data {
70 int flags;
71 u32 scratchpad;
Shawn Guo57ed3312011-06-30 09:24:26 +080072 enum imx_esdhc_type devtype;
Dong Aishenge62d8b82012-05-11 14:56:01 +080073 struct pinctrl *pinctrl;
Shawn Guo842afc02011-07-06 22:57:48 +080074 struct esdhc_platform_data boarddata;
Sascha Hauer52dac612012-03-07 09:31:34 +010075 struct clk *clk_ipg;
76 struct clk *clk_ahb;
77 struct clk *clk_per;
Richard Zhue1498602011-03-25 09:18:27 -040078};
79
Shawn Guo57ed3312011-06-30 09:24:26 +080080static struct platform_device_id imx_esdhc_devtype[] = {
81 {
82 .name = "sdhci-esdhc-imx25",
83 .driver_data = IMX25_ESDHC,
84 }, {
85 .name = "sdhci-esdhc-imx35",
86 .driver_data = IMX35_ESDHC,
87 }, {
88 .name = "sdhci-esdhc-imx51",
89 .driver_data = IMX51_ESDHC,
90 }, {
91 .name = "sdhci-esdhc-imx53",
92 .driver_data = IMX53_ESDHC,
93 }, {
Shawn Guo95a24822011-09-19 17:32:21 +080094 .name = "sdhci-usdhc-imx6q",
95 .driver_data = IMX6Q_USDHC,
96 }, {
Shawn Guo57ed3312011-06-30 09:24:26 +080097 /* sentinel */
98 }
99};
100MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
101
Shawn Guoabfafc22011-06-30 15:44:44 +0800102static const struct of_device_id imx_esdhc_dt_ids[] = {
103 { .compatible = "fsl,imx25-esdhc", .data = &imx_esdhc_devtype[IMX25_ESDHC], },
104 { .compatible = "fsl,imx35-esdhc", .data = &imx_esdhc_devtype[IMX35_ESDHC], },
105 { .compatible = "fsl,imx51-esdhc", .data = &imx_esdhc_devtype[IMX51_ESDHC], },
106 { .compatible = "fsl,imx53-esdhc", .data = &imx_esdhc_devtype[IMX53_ESDHC], },
Shawn Guo95a24822011-09-19 17:32:21 +0800107 { .compatible = "fsl,imx6q-usdhc", .data = &imx_esdhc_devtype[IMX6Q_USDHC], },
Shawn Guoabfafc22011-06-30 15:44:44 +0800108 { /* sentinel */ }
109};
110MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
111
Shawn Guo57ed3312011-06-30 09:24:26 +0800112static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
113{
114 return data->devtype == IMX25_ESDHC;
115}
116
117static inline int is_imx35_esdhc(struct pltfm_imx_data *data)
118{
119 return data->devtype == IMX35_ESDHC;
120}
121
122static inline int is_imx51_esdhc(struct pltfm_imx_data *data)
123{
124 return data->devtype == IMX51_ESDHC;
125}
126
127static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
128{
129 return data->devtype == IMX53_ESDHC;
130}
131
Shawn Guo95a24822011-09-19 17:32:21 +0800132static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
133{
134 return data->devtype == IMX6Q_USDHC;
135}
136
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200137static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
138{
139 void __iomem *base = host->ioaddr + (reg & ~0x3);
140 u32 shift = (reg & 0x3) * 8;
141
142 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
143}
144
Wolfram Sang7e29c302011-02-26 14:44:41 +0100145static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
146{
Wolfram Sang7e29c302011-02-26 14:44:41 +0100147 u32 val = readl(host->ioaddr + reg);
148
Richard Zhu97e4ba62011-08-11 16:51:46 -0400149 if (unlikely(reg == SDHCI_CAPABILITIES)) {
150 /* In FSL esdhc IC module, only bit20 is used to indicate the
151 * ADMA2 capability of esdhc, but this bit is messed up on
152 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
153 * don't actually support ADMA2). So set the BROKEN_ADMA
154 * uirk on MX25/35 platforms.
155 */
156
157 if (val & SDHCI_CAN_DO_ADMA1) {
158 val &= ~SDHCI_CAN_DO_ADMA1;
159 val |= SDHCI_CAN_DO_ADMA2;
160 }
161 }
162
163 if (unlikely(reg == SDHCI_INT_STATUS)) {
Shawn Guo60bf6392013-01-15 23:36:53 +0800164 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
165 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400166 val |= SDHCI_INT_ADMA_ERROR;
167 }
168 }
169
Wolfram Sang7e29c302011-02-26 14:44:41 +0100170 return val;
171}
172
173static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
174{
Richard Zhue1498602011-03-25 09:18:27 -0400175 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
176 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Tony Lin0d588642011-08-11 16:45:59 -0400177 u32 data;
Richard Zhue1498602011-03-25 09:18:27 -0400178
Tony Lin0d588642011-08-11 16:45:59 -0400179 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
Tony Lin0d588642011-08-11 16:45:59 -0400180 if (val & SDHCI_INT_CARD_INT) {
181 /*
182 * Clear and then set D3CD bit to avoid missing the
183 * card interrupt. This is a eSDHC controller problem
184 * so we need to apply the following workaround: clear
185 * and set D3CD bit will make eSDHC re-sample the card
186 * interrupt. In case a card interrupt was lost,
187 * re-sample it by the following steps.
188 */
189 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800190 data &= ~ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400191 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800192 data |= ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400193 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
194 }
195 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100196
Richard Zhu58ac8172011-03-21 13:22:16 +0800197 if (unlikely((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
198 && (reg == SDHCI_INT_STATUS)
199 && (val & SDHCI_INT_DATA_END))) {
200 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800201 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
202 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
203 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Richard Zhu58ac8172011-03-21 13:22:16 +0800204 }
205
Richard Zhu97e4ba62011-08-11 16:51:46 -0400206 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
207 if (val & SDHCI_INT_ADMA_ERROR) {
208 val &= ~SDHCI_INT_ADMA_ERROR;
Shawn Guo60bf6392013-01-15 23:36:53 +0800209 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400210 }
211 }
212
Wolfram Sang7e29c302011-02-26 14:44:41 +0100213 writel(val, host->ioaddr + reg);
214}
215
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200216static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
217{
Shawn Guoef4d0882013-01-15 23:30:27 +0800218 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
219 struct pltfm_imx_data *imx_data = pltfm_host->priv;
220
Shawn Guo95a24822011-09-19 17:32:21 +0800221 if (unlikely(reg == SDHCI_HOST_VERSION)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800222 reg ^= 2;
223 if (is_imx6q_usdhc(imx_data)) {
224 /*
225 * The usdhc register returns a wrong host version.
226 * Correct it here.
227 */
228 return SDHCI_SPEC_300;
229 }
Shawn Guo95a24822011-09-19 17:32:21 +0800230 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200231
232 return readw(host->ioaddr + reg);
233}
234
235static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
236{
237 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400238 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200239
240 switch (reg) {
241 case SDHCI_TRANSFER_MODE:
242 /*
243 * Postpone this write, we must do it together with a
244 * command write that is down below.
245 */
Richard Zhu58ac8172011-03-21 13:22:16 +0800246 if ((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
247 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
248 && (host->cmd->data->blocks > 1)
249 && (host->cmd->data->flags & MMC_DATA_READ)) {
250 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800251 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
252 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
253 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Richard Zhu58ac8172011-03-21 13:22:16 +0800254 }
Richard Zhue1498602011-03-25 09:18:27 -0400255 imx_data->scratchpad = val;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200256 return;
257 case SDHCI_COMMAND:
Sascha Hauer5b6b0ad2012-02-17 11:51:49 +0100258 if ((host->cmd->opcode == MMC_STOP_TRANSMISSION ||
259 host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
260 (imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
Richard Zhu58ac8172011-03-21 13:22:16 +0800261 val |= SDHCI_CMD_ABORTCMD;
Shawn Guo95a24822011-09-19 17:32:21 +0800262
263 if (is_imx6q_usdhc(imx_data)) {
Shawn Guo60bf6392013-01-15 23:36:53 +0800264 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Shawn Guo95a24822011-09-19 17:32:21 +0800265 m = imx_data->scratchpad | (m & 0xffff0000);
Shawn Guo60bf6392013-01-15 23:36:53 +0800266 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
Shawn Guo95a24822011-09-19 17:32:21 +0800267 writel(val << 16,
268 host->ioaddr + SDHCI_TRANSFER_MODE);
269 } else {
270 writel(val << 16 | imx_data->scratchpad,
271 host->ioaddr + SDHCI_TRANSFER_MODE);
272 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200273 return;
274 case SDHCI_BLOCK_SIZE:
275 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
276 break;
277 }
278 esdhc_clrset_le(host, 0xffff, val, reg);
279}
280
281static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
282{
Wilson Callan9a0985b2012-07-19 02:49:16 -0400283 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
284 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200285 u32 new_val;
286
287 switch (reg) {
288 case SDHCI_POWER_CONTROL:
289 /*
290 * FSL put some DMA bits here
291 * If your board has a regulator, code should be here
292 */
293 return;
294 case SDHCI_HOST_CONTROL:
Shawn Guo6b40d182013-01-15 23:36:52 +0800295 /* FSL messed up here, so we need to manually compose it. */
296 new_val = val & (SDHCI_CTRL_LED | SDHCI_CTRL_4BITBUS);
Masanari Iida7122bbb2012-08-05 23:25:40 +0900297 /* ensure the endianness */
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200298 new_val |= ESDHC_HOST_CONTROL_LE;
Wilson Callan9a0985b2012-07-19 02:49:16 -0400299 /* bits 8&9 are reserved on mx25 */
300 if (!is_imx25_esdhc(imx_data)) {
301 /* DMA mode bits are shifted */
302 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
303 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200304
305 esdhc_clrset_le(host, 0xffff, new_val, reg);
306 return;
307 }
308 esdhc_clrset_le(host, 0xff, val, reg);
Shawn Guo913413c2011-06-21 22:41:51 +0800309
310 /*
311 * The esdhc has a design violation to SDHC spec which tells
312 * that software reset should not affect card detection circuit.
313 * But esdhc clears its SYSCTL register bits [0..2] during the
314 * software reset. This will stop those clocks that card detection
315 * circuit relies on. To work around it, we turn the clocks on back
316 * to keep card detection circuit functional.
317 */
318 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1))
319 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200320}
321
322static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
323{
324 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
325
326 return clk_get_rate(pltfm_host->clk);
327}
328
329static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
330{
331 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
332
333 return clk_get_rate(pltfm_host->clk) / 256 / 16;
334}
335
Shawn Guo913413c2011-06-21 22:41:51 +0800336static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
337{
Shawn Guo842afc02011-07-06 22:57:48 +0800338 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
339 struct pltfm_imx_data *imx_data = pltfm_host->priv;
340 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Shawn Guo913413c2011-06-21 22:41:51 +0800341
342 switch (boarddata->wp_type) {
343 case ESDHC_WP_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800344 return mmc_gpio_get_ro(host->mmc);
Shawn Guo913413c2011-06-21 22:41:51 +0800345 case ESDHC_WP_CONTROLLER:
346 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
347 SDHCI_WRITE_PROTECT);
348 case ESDHC_WP_NONE:
349 break;
350 }
351
352 return -ENOSYS;
353}
354
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100355static struct sdhci_ops sdhci_esdhc_ops = {
Richard Zhue1498602011-03-25 09:18:27 -0400356 .read_l = esdhc_readl_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100357 .read_w = esdhc_readw_le,
Richard Zhue1498602011-03-25 09:18:27 -0400358 .write_l = esdhc_writel_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100359 .write_w = esdhc_writew_le,
360 .write_b = esdhc_writeb_le,
361 .set_clock = esdhc_set_clock,
362 .get_max_clock = esdhc_pltfm_get_max_clock,
363 .get_min_clock = esdhc_pltfm_get_min_clock,
Shawn Guo913413c2011-06-21 22:41:51 +0800364 .get_ro = esdhc_pltfm_get_ro,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100365};
366
Shawn Guo85d65092011-05-27 23:48:12 +0800367static struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
Richard Zhu97e4ba62011-08-11 16:51:46 -0400368 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
369 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
370 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
Shawn Guo85d65092011-05-27 23:48:12 +0800371 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
Shawn Guo85d65092011-05-27 23:48:12 +0800372 .ops = &sdhci_esdhc_ops,
373};
374
Shawn Guoabfafc22011-06-30 15:44:44 +0800375#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500376static int
Shawn Guoabfafc22011-06-30 15:44:44 +0800377sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
378 struct esdhc_platform_data *boarddata)
379{
380 struct device_node *np = pdev->dev.of_node;
381
382 if (!np)
383 return -ENODEV;
384
Arnd Bergmann7f217792012-05-13 00:14:24 -0400385 if (of_get_property(np, "non-removable", NULL))
Shawn Guoabfafc22011-06-30 15:44:44 +0800386 boarddata->cd_type = ESDHC_CD_PERMANENT;
387
388 if (of_get_property(np, "fsl,cd-controller", NULL))
389 boarddata->cd_type = ESDHC_CD_CONTROLLER;
390
391 if (of_get_property(np, "fsl,wp-controller", NULL))
392 boarddata->wp_type = ESDHC_WP_CONTROLLER;
393
394 boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
395 if (gpio_is_valid(boarddata->cd_gpio))
396 boarddata->cd_type = ESDHC_CD_GPIO;
397
398 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
399 if (gpio_is_valid(boarddata->wp_gpio))
400 boarddata->wp_type = ESDHC_WP_GPIO;
401
402 return 0;
403}
404#else
405static inline int
406sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
407 struct esdhc_platform_data *boarddata)
408{
409 return -ENODEV;
410}
411#endif
412
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500413static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200414{
Shawn Guoabfafc22011-06-30 15:44:44 +0800415 const struct of_device_id *of_id =
416 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
Shawn Guo85d65092011-05-27 23:48:12 +0800417 struct sdhci_pltfm_host *pltfm_host;
418 struct sdhci_host *host;
419 struct esdhc_platform_data *boarddata;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100420 int err;
Richard Zhue1498602011-03-25 09:18:27 -0400421 struct pltfm_imx_data *imx_data;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200422
Shawn Guo85d65092011-05-27 23:48:12 +0800423 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata);
424 if (IS_ERR(host))
425 return PTR_ERR(host);
426
427 pltfm_host = sdhci_priv(host);
428
Shawn Guoe3af31c2012-11-26 14:39:43 +0800429 imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
Shawn Guoabfafc22011-06-30 15:44:44 +0800430 if (!imx_data) {
431 err = -ENOMEM;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800432 goto free_sdhci;
Shawn Guoabfafc22011-06-30 15:44:44 +0800433 }
Shawn Guo57ed3312011-06-30 09:24:26 +0800434
Shawn Guoabfafc22011-06-30 15:44:44 +0800435 if (of_id)
436 pdev->id_entry = of_id->data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800437 imx_data->devtype = pdev->id_entry->driver_data;
Shawn Guo85d65092011-05-27 23:48:12 +0800438 pltfm_host->priv = imx_data;
439
Sascha Hauer52dac612012-03-07 09:31:34 +0100440 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
441 if (IS_ERR(imx_data->clk_ipg)) {
442 err = PTR_ERR(imx_data->clk_ipg);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800443 goto free_sdhci;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200444 }
Sascha Hauer52dac612012-03-07 09:31:34 +0100445
446 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
447 if (IS_ERR(imx_data->clk_ahb)) {
448 err = PTR_ERR(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800449 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100450 }
451
452 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
453 if (IS_ERR(imx_data->clk_per)) {
454 err = PTR_ERR(imx_data->clk_per);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800455 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100456 }
457
458 pltfm_host->clk = imx_data->clk_per;
459
460 clk_prepare_enable(imx_data->clk_per);
461 clk_prepare_enable(imx_data->clk_ipg);
462 clk_prepare_enable(imx_data->clk_ahb);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200463
Dong Aishenge62d8b82012-05-11 14:56:01 +0800464 imx_data->pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
465 if (IS_ERR(imx_data->pinctrl)) {
466 err = PTR_ERR(imx_data->pinctrl);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800467 goto disable_clk;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800468 }
469
Eric Bénardb89152822012-04-18 02:30:20 +0200470 host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
Eric Bénard37865fe2010-10-23 01:57:21 +0200471
Shawn Guo57ed3312011-06-30 09:24:26 +0800472 if (is_imx25_esdhc(imx_data) || is_imx35_esdhc(imx_data))
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100473 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
Richard Zhu97e4ba62011-08-11 16:51:46 -0400474 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
475 | SDHCI_QUIRK_BROKEN_ADMA;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100476
Shawn Guo57ed3312011-06-30 09:24:26 +0800477 if (is_imx53_esdhc(imx_data))
Richard Zhu58ac8172011-03-21 13:22:16 +0800478 imx_data->flags |= ESDHC_FLAG_MULTIBLK_NO_INT;
479
Shawn Guof750ba92011-11-10 16:39:32 +0800480 /*
481 * The imx6q ROM code will change the default watermark level setting
482 * to something insane. Change it back here.
483 */
484 if (is_imx6q_usdhc(imx_data))
Shawn Guo60bf6392013-01-15 23:36:53 +0800485 writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
Shawn Guof750ba92011-11-10 16:39:32 +0800486
Shawn Guo842afc02011-07-06 22:57:48 +0800487 boarddata = &imx_data->boarddata;
Shawn Guoabfafc22011-06-30 15:44:44 +0800488 if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
489 if (!host->mmc->parent->platform_data) {
490 dev_err(mmc_dev(host->mmc), "no board data!\n");
491 err = -EINVAL;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800492 goto disable_clk;
Shawn Guoabfafc22011-06-30 15:44:44 +0800493 }
494 imx_data->boarddata = *((struct esdhc_platform_data *)
495 host->mmc->parent->platform_data);
496 }
Shawn Guo913413c2011-06-21 22:41:51 +0800497
498 /* write_protect */
499 if (boarddata->wp_type == ESDHC_WP_GPIO) {
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800500 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100501 if (err) {
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800502 dev_err(mmc_dev(host->mmc),
503 "failed to request write-protect gpio!\n");
504 goto disable_clk;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100505 }
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800506 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
Shawn Guo913413c2011-06-21 22:41:51 +0800507 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100508
Shawn Guo913413c2011-06-21 22:41:51 +0800509 /* card_detect */
Shawn Guo913413c2011-06-21 22:41:51 +0800510 switch (boarddata->cd_type) {
511 case ESDHC_CD_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800512 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio);
Wolfram Sang7e29c302011-02-26 14:44:41 +0100513 if (err) {
Shawn Guo913413c2011-06-21 22:41:51 +0800514 dev_err(mmc_dev(host->mmc),
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800515 "failed to request card-detect gpio!\n");
Shawn Guoe3af31c2012-11-26 14:39:43 +0800516 goto disable_clk;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100517 }
Shawn Guo913413c2011-06-21 22:41:51 +0800518 /* fall through */
Wolfram Sang7e29c302011-02-26 14:44:41 +0100519
Shawn Guo913413c2011-06-21 22:41:51 +0800520 case ESDHC_CD_CONTROLLER:
521 /* we have a working card_detect back */
Wolfram Sang7e29c302011-02-26 14:44:41 +0100522 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Shawn Guo913413c2011-06-21 22:41:51 +0800523 break;
524
525 case ESDHC_CD_PERMANENT:
526 host->mmc->caps = MMC_CAP_NONREMOVABLE;
527 break;
528
529 case ESDHC_CD_NONE:
530 break;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100531 }
Eric Bénard16a790b2010-10-23 01:57:22 +0200532
Shawn Guo85d65092011-05-27 23:48:12 +0800533 err = sdhci_add_host(host);
534 if (err)
Shawn Guoe3af31c2012-11-26 14:39:43 +0800535 goto disable_clk;
Shawn Guo85d65092011-05-27 23:48:12 +0800536
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200537 return 0;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100538
Shawn Guoe3af31c2012-11-26 14:39:43 +0800539disable_clk:
Sascha Hauer52dac612012-03-07 09:31:34 +0100540 clk_disable_unprepare(imx_data->clk_per);
541 clk_disable_unprepare(imx_data->clk_ipg);
542 clk_disable_unprepare(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800543free_sdhci:
Shawn Guo85d65092011-05-27 23:48:12 +0800544 sdhci_pltfm_free(pdev);
545 return err;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200546}
547
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500548static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200549{
Shawn Guo85d65092011-05-27 23:48:12 +0800550 struct sdhci_host *host = platform_get_drvdata(pdev);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200551 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400552 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Shawn Guo85d65092011-05-27 23:48:12 +0800553 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
554
555 sdhci_remove_host(host, dead);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100556
Sascha Hauer52dac612012-03-07 09:31:34 +0100557 clk_disable_unprepare(imx_data->clk_per);
558 clk_disable_unprepare(imx_data->clk_ipg);
559 clk_disable_unprepare(imx_data->clk_ahb);
560
Shawn Guo85d65092011-05-27 23:48:12 +0800561 sdhci_pltfm_free(pdev);
562
563 return 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200564}
565
Shawn Guo85d65092011-05-27 23:48:12 +0800566static struct platform_driver sdhci_esdhc_imx_driver = {
567 .driver = {
568 .name = "sdhci-esdhc-imx",
569 .owner = THIS_MODULE,
Shawn Guoabfafc22011-06-30 15:44:44 +0800570 .of_match_table = imx_esdhc_dt_ids,
Manuel Lauss29495aa2011-11-03 11:09:45 +0100571 .pm = SDHCI_PLTFM_PMOPS,
Shawn Guo85d65092011-05-27 23:48:12 +0800572 },
Shawn Guo57ed3312011-06-30 09:24:26 +0800573 .id_table = imx_esdhc_devtype,
Shawn Guo85d65092011-05-27 23:48:12 +0800574 .probe = sdhci_esdhc_imx_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500575 .remove = sdhci_esdhc_imx_remove,
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200576};
Shawn Guo85d65092011-05-27 23:48:12 +0800577
Axel Lind1f81a62011-11-26 12:55:43 +0800578module_platform_driver(sdhci_esdhc_imx_driver);
Shawn Guo85d65092011-05-27 23:48:12 +0800579
580MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
581MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
582MODULE_LICENSE("GPL v2");