blob: 04ea682ab2aa43fc7ebe1584637c9ce9909c39f0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040016#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040020#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070021#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080022#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050023#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090024#include <linux/ioport.h>
Arjan van de Ven32098742012-01-30 20:52:07 -080025#include <linux/sched.h>
26#include <linux/ktime.h>
Douglas Lehr9fe373f2014-08-21 09:26:52 +100027#include <linux/mm.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010028#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090029#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031/*
Jacob Pan253d2e52010-07-16 10:19:22 -070032 * Decoding should be disabled for a PCI device during BAR sizing to avoid
33 * conflict. But doing so may cause problems on host bridge and perhaps other
34 * key system devices. For devices that need to have mmio decoding always-on,
35 * we need to set the dev->mmio_always_on bit.
36 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050037static void quirk_mmio_always_on(struct pci_dev *dev)
Jacob Pan253d2e52010-07-16 10:19:22 -070038{
Yinghai Lu52d21b52012-02-23 23:46:53 -080039 dev->mmio_always_on = 1;
Jacob Pan253d2e52010-07-16 10:19:22 -070040}
Yinghai Lu52d21b52012-02-23 23:46:53 -080041DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
42 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
Jacob Pan253d2e52010-07-16 10:19:22 -070043
Doug Thompsonbd8481e2006-05-08 17:06:09 -070044/* The Mellanox Tavor device gives false positive parity errors
45 * Mark this device with a broken_parity_status, to allow
46 * PCI scanning code to "skip" this now blacklisted device.
47 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050048static void quirk_mellanox_tavor(struct pci_dev *dev)
Doug Thompsonbd8481e2006-05-08 17:06:09 -070049{
50 dev->broken_parity_status = 1; /* This device gives false positives */
51}
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
53DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
Doug Thompsonbd8481e2006-05-08 17:06:09 -070054
Bjorn Helgaasf7625982013-11-14 11:28:18 -070055/* Deal with broken BIOSes that neglect to enable passive release,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -080057static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058{
59 struct pci_dev *d = NULL;
60 unsigned char dlc;
61
62 /* We have to make sure a particular bit is set in the PIIX3
63 ISA bridge, so we have to go out and find it. */
64 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
65 pci_read_config_byte(d, 0x82, &dlc);
66 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -080067 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 dlc |= 1<<1;
69 pci_write_config_byte(d, 0x82, dlc);
70 }
71 }
72}
Andrew Morton652c5382007-11-21 15:07:13 -080073DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
74DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
77 but VIA don't answer queries. If you happen to have good contacts at VIA
Bjorn Helgaasf7625982013-11-14 11:28:18 -070078 ask them for me please -- Alan
79
80 This appears to be BIOS not version dependent. So presumably there is a
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 chipset level fix */
Bjorn Helgaasf7625982013-11-14 11:28:18 -070082
Bill Pemberton15856ad2012-11-21 15:35:00 -050083static void quirk_isa_dma_hangs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 if (!isa_dma_bridge_buggy) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040086 isa_dma_bridge_buggy = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070087 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 }
89}
90 /*
91 * Its not totally clear which chipsets are the problematic ones
92 * We know 82C586 and 82C596 variants are affected.
93 */
Andrew Morton652c5382007-11-21 15:07:13 -080094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
95DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
96DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
Bjorn Helgaasf7625982013-11-14 11:28:18 -070097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
Andrew Morton652c5382007-11-21 15:07:13 -080098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/*
Len Brown4731fdc2010-09-24 21:02:27 -0400103 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
104 * for some HT machines to use C4 w/o hanging.
105 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500106static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
Len Brown4731fdc2010-09-24 21:02:27 -0400107{
108 u32 pmbase;
109 u16 pm1a;
110
111 pci_read_config_dword(dev, 0x40, &pmbase);
112 pmbase = pmbase & 0xff80;
113 pm1a = inw(pmbase);
114
115 if (pm1a & 0x10) {
116 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
117 outw(0x10, pmbase);
118 }
119}
120DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * Chipsets where PCI->PCI transfers vanish or hang
124 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500125static void quirk_nopcipci(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400127 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700128 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 pci_pci_problems |= PCIPCI_FAIL;
130 }
131}
Andrew Morton652c5382007-11-21 15:07:13 -0800132DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
133DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700134
Bill Pemberton15856ad2012-11-21 15:35:00 -0500135static void quirk_nopciamd(struct pci_dev *dev)
Alan Cox236561e2006-09-30 23:27:03 -0700136{
137 u8 rev;
138 pci_read_config_byte(dev, 0x08, &rev);
139 if (rev == 0x13) {
140 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700141 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700142 pci_pci_problems |= PCIAGP_FAIL;
143 }
144}
Andrew Morton652c5382007-11-21 15:07:13 -0800145DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147/*
148 * Triton requires workarounds to be used by the drivers
149 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500150static void quirk_triton(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400152 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700153 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 pci_pci_problems |= PCIPCI_TRITON;
155 }
156}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162/*
163 * VIA Apollo KT133 needs PCI latency patch
164 * Made according to a windows driver based patch by George E. Breese
165 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200166 * and http://www.georgebreese.com/net/software/#PCI
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400167 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
168 * the info on which Mr Breese based his work.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 *
170 * Updated based on further information from the site and also on
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700171 * information provided by VIA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 */
Alan Cox1597cac2006-12-04 15:14:45 -0800173static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
175 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 u8 busarb;
177 /* Ok we have a potential problem chipset here. Now see if we have
178 a buggy southbridge */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400181 if (p != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
183 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700184 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 goto exit;
186 } else {
187 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400188 if (p == NULL) /* No problem parts */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700191 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 goto exit;
193 }
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700196 * Ok we have the problem. Now set the PCI master grant to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * occur every master grant. The apparent bug is that under high
198 * PCI load (quite common in Linux of course) you can get data
199 * loss when the CPU is held off the bus for 3 bus master requests
200 * This happens to include the IDE controllers....
201 *
202 * VIA only apply this fix when an SB Live! is present but under
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300203 * both Linux and Windows this isn't enough, and we have seen
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 * corruption without SB Live! but with things like 3 UDMA IDE
205 * controllers. So we ignore that bit of the VIA recommendation..
206 */
207
208 pci_read_config_byte(dev, 0x76, &busarb);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700209 /* Set bit 4 and bi 5 of byte 76 to 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 "Master priority rotation on every PCI master grant */
211 busarb &= ~(1<<5);
212 busarb |= (1<<4);
213 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700214 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215exit:
216 pci_dev_put(p);
217}
Andrew Morton652c5382007-11-21 15:07:13 -0800218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800221/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800222DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
223DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
224DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226/*
227 * VIA Apollo VP3 needs ETBF on BT848/878
228 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500229static void quirk_viaetbf(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400231 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700232 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 pci_pci_problems |= PCIPCI_VIAETBF;
234 }
235}
Andrew Morton652c5382007-11-21 15:07:13 -0800236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Bill Pemberton15856ad2012-11-21 15:35:00 -0500238static void quirk_vsfx(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400240 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700241 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 pci_pci_problems |= PCIPCI_VSFX;
243 }
244}
Andrew Morton652c5382007-11-21 15:07:13 -0800245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/*
248 * Ali Magik requires workarounds to be used by the drivers
249 * that DMA to AGP space. Latency must be set to 0xA and triton
250 * workaround applied too
251 * [Info kindly provided by ALi]
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700252 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500253static void quirk_alimagik(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400255 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700256 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
258 }
259}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263/*
264 * Natoma has some interesting boundary conditions with Zoran stuff
265 * at least
266 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500267static void quirk_natoma(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400269 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700270 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 pci_pci_problems |= PCIPCI_NATOMA;
272 }
273}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
279DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281/*
282 * This chip can cause PCI parity errors if config register 0xA0 is read
283 * while DMAs are occurring.
284 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500285static void quirk_citrine(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286{
287 dev->cfg_size = 0xA0;
288}
Andrew Morton652c5382007-11-21 15:07:13 -0800289DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Douglas Lehr9fe373f2014-08-21 09:26:52 +1000291/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
292static void quirk_extend_bar_to_page(struct pci_dev *dev)
293{
294 int i;
295
296 for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
297 struct resource *r = &dev->resource[i];
298
299 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
300 r->end = PAGE_SIZE - 1;
301 r->start = 0;
302 r->flags |= IORESOURCE_UNSET;
303 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
304 i, r);
305 }
306 }
307}
308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
309
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310/*
311 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
312 * If it's needed, re-allocate the region.
313 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500314static void quirk_s3_64M(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315{
316 struct resource *r = &dev->resource[0];
317
318 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700319 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 r->start = 0;
321 r->end = 0x3ffffff;
322 }
323}
Andrew Morton652c5382007-11-21 15:07:13 -0800324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Myron Stowe96c55842015-02-03 16:01:24 -0700327static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
328 const char *name)
329{
330 u32 region;
331 struct pci_bus_region bus_region;
332 struct resource *res = dev->resource + pos;
333
334 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
335
336 if (!region)
337 return;
338
339 res->name = pci_name(dev);
340 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
341 res->flags |=
342 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
343 region &= ~(size - 1);
344
345 /* Convert from PCI bus to resource space */
346 bus_region.start = region;
347 bus_region.end = region + size - 1;
348 pcibios_bus_to_resource(dev->bus, res, &bus_region);
349
350 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
351 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
352}
353
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500354/*
355 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
356 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
357 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
358 * (which conflicts w/ BAR1's memory range).
Myron Stowe96c55842015-02-03 16:01:24 -0700359 *
360 * CS553x's ISA PCI BARs may also be read-only (ref:
361 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500362 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500363static void quirk_cs5536_vsa(struct pci_dev *dev)
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500364{
Myron Stowe96c55842015-02-03 16:01:24 -0700365 static char *name = "CS5536 ISA bridge";
366
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500367 if (pci_resource_len(dev, 0) != 8) {
Myron Stowe96c55842015-02-03 16:01:24 -0700368 quirk_io(dev, 0, 8, name); /* SMB */
369 quirk_io(dev, 1, 256, name); /* GPIO */
370 quirk_io(dev, 2, 64, name); /* MFGPT */
371 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
372 name);
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500373 }
374}
375DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
376
Yinghai Lu65195c72013-04-12 12:44:15 +0000377static void quirk_io_region(struct pci_dev *dev, int port,
378 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
Yinghai Lu65195c72013-04-12 12:44:15 +0000380 u16 region;
381 struct pci_bus_region bus_region;
382 struct resource *res = dev->resource + nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Yinghai Lu65195c72013-04-12 12:44:15 +0000384 pci_read_config_word(dev, port, &region);
385 region &= ~(size - 1);
David S. Miller085ae412005-08-08 13:19:08 -0700386
Yinghai Lu65195c72013-04-12 12:44:15 +0000387 if (!region)
388 return;
David S. Miller085ae412005-08-08 13:19:08 -0700389
Yinghai Lu65195c72013-04-12 12:44:15 +0000390 res->name = pci_name(dev);
391 res->flags = IORESOURCE_IO;
392
393 /* Convert from PCI bus to resource space */
394 bus_region.start = region;
395 bus_region.end = region + size - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800396 pcibios_bus_to_resource(dev->bus, res, &bus_region);
Yinghai Lu65195c72013-04-12 12:44:15 +0000397
398 if (!pci_claim_resource(dev, nr))
399 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
400}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402/*
403 * ATI Northbridge setups MCE the processor if you even
404 * read somewhere between 0x3b0->0x3bb or read 0x3d3
405 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500406static void quirk_ati_exploding_mce(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700408 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
410 request_region(0x3b0, 0x0C, "RadeonIGP");
411 request_region(0x3d3, 0x01, "RadeonIGP");
412}
Andrew Morton652c5382007-11-21 15:07:13 -0800413DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415/*
416 * Let's make the southbridge information explicit instead
417 * of having to worry about people probing the ACPI areas,
418 * for example.. (Yes, it happens, and if you read the wrong
419 * ACPI register it will put the machine to sleep with no
420 * way of waking it up again. Bummer).
421 *
422 * ALI M7101: Two IO regions pointed to by words at
423 * 0xE0 (64 bytes of ACPI registers)
424 * 0xE2 (32 bytes of SMB registers)
425 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500426static void quirk_ali7101_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
Yinghai Lu65195c72013-04-12 12:44:15 +0000428 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
429 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430}
Andrew Morton652c5382007-11-21 15:07:13 -0800431DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Linus Torvalds6693e742005-10-25 20:40:09 -0700433static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
434{
435 u32 devres;
436 u32 mask, size, base;
437
438 pci_read_config_dword(dev, port, &devres);
439 if ((devres & enable) != enable)
440 return;
441 mask = (devres >> 16) & 15;
442 base = devres & 0xffff;
443 size = 16;
444 for (;;) {
445 unsigned bit = size >> 1;
446 if ((bit & mask) == bit)
447 break;
448 size = bit;
449 }
450 /*
451 * For now we only print it out. Eventually we'll want to
452 * reserve it (at least if it's in the 0x1000+ range), but
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700453 * let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700454 */
455 base &= -size;
Ryan Desfosses227f0642014-04-18 20:13:50 -0400456 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
457 base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700458}
459
460static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
461{
462 u32 devres;
463 u32 mask, size, base;
464
465 pci_read_config_dword(dev, port, &devres);
466 if ((devres & enable) != enable)
467 return;
468 base = devres & 0xffff0000;
469 mask = (devres & 0x3f) << 16;
470 size = 128 << 16;
471 for (;;) {
472 unsigned bit = size >> 1;
473 if ((bit & mask) == bit)
474 break;
475 size = bit;
476 }
477 /*
478 * For now we only print it out. Eventually we'll want to
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700479 * reserve it, but let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700480 */
481 base &= -size;
Ryan Desfosses227f0642014-04-18 20:13:50 -0400482 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
483 base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700484}
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486/*
487 * PIIX4 ACPI: Two IO regions pointed to by longwords at
488 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800489 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700490 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500492static void quirk_piix4_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493{
Yinghai Lu65195c72013-04-12 12:44:15 +0000494 u32 res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Yinghai Lu65195c72013-04-12 12:44:15 +0000496 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
497 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700498
499 /* Device resource A has enables for some of the other ones */
500 pci_read_config_dword(dev, 0x5c, &res_a);
501
502 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
503 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
504
505 /* Device resource D is just bitfields for static resources */
506
507 /* Device 12 enabled? */
508 if (res_a & (1 << 29)) {
509 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
510 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
511 }
512 /* Device 13 enabled? */
513 if (res_a & (1 << 30)) {
514 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
515 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
516 }
517 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
518 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519}
Andrew Morton652c5382007-11-21 15:07:13 -0800520DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
521DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Jiri Slabycdb97552011-02-28 10:45:09 +0100523#define ICH_PMBASE 0x40
524#define ICH_ACPI_CNTL 0x44
525#define ICH4_ACPI_EN 0x10
526#define ICH6_ACPI_EN 0x80
527#define ICH4_GPIOBASE 0x58
528#define ICH4_GPIO_CNTL 0x5c
529#define ICH4_GPIO_EN 0x10
530#define ICH6_GPIOBASE 0x48
531#define ICH6_GPIO_CNTL 0x4c
532#define ICH6_GPIO_EN 0x10
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534/*
535 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
536 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
537 * 0x58 (64 bytes of GPIO I/O space)
538 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500539static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540{
Jiri Slabycdb97552011-02-28 10:45:09 +0100541 u8 enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Jiri Slaby87e3dc32011-02-28 10:45:10 +0100543 /*
544 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
545 * with low legacy (and fixed) ports. We don't know the decoding
546 * priority and can't tell whether the legacy device or the one created
547 * here is really at that address. This happens on boards with broken
548 * BIOSes.
549 */
550
Jiri Slabycdb97552011-02-28 10:45:09 +0100551 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000552 if (enable & ICH4_ACPI_EN)
553 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
554 "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
Jiri Slabycdb97552011-02-28 10:45:09 +0100556 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000557 if (enable & ICH4_GPIO_EN)
558 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
559 "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560}
Andrew Morton652c5382007-11-21 15:07:13 -0800561DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
562DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
563DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
564DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
565DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
566DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
567DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
568DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
569DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
570DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
Bill Pemberton15856ad2012-11-21 15:35:00 -0500572static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000573{
Jiri Slabycdb97552011-02-28 10:45:09 +0100574 u8 enable;
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000575
Jiri Slabycdb97552011-02-28 10:45:09 +0100576 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000577 if (enable & ICH6_ACPI_EN)
578 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
579 "ICH6 ACPI/GPIO/TCO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000580
Jiri Slabycdb97552011-02-28 10:45:09 +0100581 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000582 if (enable & ICH6_GPIO_EN)
583 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
584 "ICH6 GPIO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000585}
Linus Torvalds894886e2008-12-06 10:10:10 -0800586
Bill Pemberton15856ad2012-11-21 15:35:00 -0500587static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
Linus Torvalds894886e2008-12-06 10:10:10 -0800588{
589 u32 val;
590 u32 size, base;
591
592 pci_read_config_dword(dev, reg, &val);
593
594 /* Enabled? */
595 if (!(val & 1))
596 return;
597 base = val & 0xfffc;
598 if (dynsize) {
599 /*
600 * This is not correct. It is 16, 32 or 64 bytes depending on
601 * register D31:F0:ADh bits 5:4.
602 *
603 * But this gets us at least _part_ of it.
604 */
605 size = 16;
606 } else {
607 size = 128;
608 }
609 base &= ~(size-1);
610
611 /* Just print it out for now. We should reserve it after more debugging */
612 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
613}
614
Bill Pemberton15856ad2012-11-21 15:35:00 -0500615static void quirk_ich6_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800616{
617 /* Shared ACPI/GPIO decode with all ICH6+ */
618 ich6_lpc_acpi_gpio(dev);
619
620 /* ICH6-specific generic IO decode */
621 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
622 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
623}
624DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
625DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
626
Bill Pemberton15856ad2012-11-21 15:35:00 -0500627static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
Linus Torvalds894886e2008-12-06 10:10:10 -0800628{
629 u32 val;
630 u32 mask, base;
631
632 pci_read_config_dword(dev, reg, &val);
633
634 /* Enabled? */
635 if (!(val & 1))
636 return;
637
638 /*
639 * IO base in bits 15:2, mask in bits 23:18, both
640 * are dword-based
641 */
642 base = val & 0xfffc;
643 mask = (val >> 16) & 0xfc;
644 mask |= 3;
645
646 /* Just print it out for now. We should reserve it after more debugging */
647 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
648}
649
650/* ICH7-10 has the same common LPC generic IO decode registers */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500651static void quirk_ich7_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800652{
Jean Delvare5d9c0a72011-04-15 10:03:53 +0200653 /* We share the common ACPI/GPIO decode with ICH6 */
Linus Torvalds894886e2008-12-06 10:10:10 -0800654 ich6_lpc_acpi_gpio(dev);
655
656 /* And have 4 ICH7+ generic decodes */
657 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
658 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
659 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
660 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
661}
662DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
663DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
664DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
665DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
666DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
667DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
668DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
669DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
670DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
671DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
672DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
673DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
674DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000675
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676/*
677 * VIA ACPI: One IO region pointed to by longword at
678 * 0x48 or 0x20 (256 bytes of ACPI registers)
679 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500680static void quirk_vt82c586_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681{
Yinghai Lu65195c72013-04-12 12:44:15 +0000682 if (dev->revision & 0x10)
683 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
684 "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685}
Andrew Morton652c5382007-11-21 15:07:13 -0800686DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
688/*
689 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
690 * 0x48 (256 bytes of ACPI registers)
691 * 0x70 (128 bytes of hardware monitoring register)
692 * 0x90 (16 bytes of SMB registers)
693 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500694static void quirk_vt82c686_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 quirk_vt82c586_acpi(dev);
697
Yinghai Lu65195c72013-04-12 12:44:15 +0000698 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
699 "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Yinghai Lu65195c72013-04-12 12:44:15 +0000701 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702}
Andrew Morton652c5382007-11-21 15:07:13 -0800703DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400705/*
706 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
707 * 0x88 (128 bytes of power management registers)
708 * 0xd0 (16 bytes of SMB registers)
709 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500710static void quirk_vt8235_acpi(struct pci_dev *dev)
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400711{
Yinghai Lu65195c72013-04-12 12:44:15 +0000712 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
713 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400714}
715DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
716
Gabe Black1f56f4a2009-10-06 09:19:45 -0500717/*
718 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
719 * Disable fast back-to-back on the secondary bus segment
720 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500721static void quirk_xio2000a(struct pci_dev *dev)
Gabe Black1f56f4a2009-10-06 09:19:45 -0500722{
723 struct pci_dev *pdev;
724 u16 command;
725
Ryan Desfosses227f0642014-04-18 20:13:50 -0400726 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
Gabe Black1f56f4a2009-10-06 09:19:45 -0500727 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
728 pci_read_config_word(pdev, PCI_COMMAND, &command);
729 if (command & PCI_COMMAND_FAST_BACK)
730 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
731 }
732}
733DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
734 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700736#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
738#include <asm/io_apic.h>
739
740/*
741 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
742 * devices to the external APIC.
743 *
744 * TODO: When we have device-specific interrupt routers,
745 * this code will go away from quirks.
746 */
Alan Cox1597cac2006-12-04 15:14:45 -0800747static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
749 u8 tmp;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 if (nr_ioapics < 1)
752 tmp = 0; /* nothing routed to external APIC */
753 else
754 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700755
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700756 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 tmp == 0 ? "Disa" : "Ena");
758
759 /* Offset 0x58: External APIC IRQ output control */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400760 pci_write_config_byte(dev, 0x58, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761}
Andrew Morton652c5382007-11-21 15:07:13 -0800762DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200763DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700766 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
Karsten Wiesea1740912005-09-03 15:56:33 -0700767 * This leads to doubled level interrupt rates.
768 * Set this bit to get rid of cycle wastage.
769 * Otherwise uncritical.
770 */
Alan Cox1597cac2006-12-04 15:14:45 -0800771static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700772{
773 u8 misc_control2;
774#define BYPASS_APIC_DEASSERT 8
775
776 pci_read_config_byte(dev, 0x5B, &misc_control2);
777 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700778 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700779 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
780 }
781}
782DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200783DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700784
785/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 * The AMD io apic can hang the box when an apic irq is masked.
787 * We check all revs >= B0 (yet not in the pre production!) as the bug
788 * is currently marked NoFix
789 *
790 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700791 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 * of course. However the advice is demonstrably good even if so..
793 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500794static void quirk_amd_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795{
Auke Kok44c10132007-06-08 15:46:36 -0700796 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700797 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
798 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 }
800}
Andrew Morton652c5382007-11-21 15:07:13 -0800801DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Bill Pemberton15856ad2012-11-21 15:35:00 -0500803static void quirk_ioapic_rmw(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804{
805 if (dev->devfn == 0 && dev->bus->number == 0)
806 sis_apic_bug = 1;
807}
Andrew Morton652c5382007-11-21 15:07:13 -0800808DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809#endif /* CONFIG_X86_IO_APIC */
810
Peter Orubad556ad42007-05-15 13:59:13 +0200811/*
812 * Some settings of MMRBC can lead to data corruption so block changes.
813 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
814 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500815static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
Peter Orubad556ad42007-05-15 13:59:13 +0200816{
Auke Kokaa288d42007-08-27 16:17:47 -0700817 if (dev->subordinate && dev->revision <= 0x12) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400818 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
819 dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200820 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
821 }
822}
823DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
825/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 * FIXME: it is questionable that quirk_via_acpi
827 * is needed. It shows up as an ISA bridge, and does not
828 * support the PCI_INTERRUPT_LINE register at all. Therefore
829 * it seems like setting the pci_dev's 'irq' to the
830 * value of the ACPI SCI interrupt is only done for convenience.
831 * -jgarzik
832 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500833static void quirk_via_acpi(struct pci_dev *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
835 /*
836 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
837 */
838 u8 irq;
839 pci_read_config_byte(d, 0x42, &irq);
840 irq &= 0xf;
841 if (irq && (irq != 2))
842 d->irq = irq;
843}
Andrew Morton652c5382007-11-21 15:07:13 -0800844DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
845DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Daniel Drake09d60292006-09-25 16:52:19 -0700847
848/*
Alan Cox1597cac2006-12-04 15:14:45 -0800849 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700850 */
Alan Cox1597cac2006-12-04 15:14:45 -0800851
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800852static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
853
854static void quirk_via_bridge(struct pci_dev *dev)
855{
856 /* See what bridge we have and find the device ranges */
857 switch (dev->device) {
858 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800859 /* The VT82C686 is special, it attaches to PCI and can have
860 any device number. All its subdevices are functions of
861 that single device. */
862 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
863 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800864 break;
865 case PCI_DEVICE_ID_VIA_8237:
866 case PCI_DEVICE_ID_VIA_8237A:
867 via_vlink_dev_lo = 15;
868 break;
869 case PCI_DEVICE_ID_VIA_8235:
870 via_vlink_dev_lo = 16;
871 break;
872 case PCI_DEVICE_ID_VIA_8231:
873 case PCI_DEVICE_ID_VIA_8233_0:
874 case PCI_DEVICE_ID_VIA_8233A:
875 case PCI_DEVICE_ID_VIA_8233C_0:
876 via_vlink_dev_lo = 17;
877 break;
878 }
879}
880DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
881DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
882DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
883DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
884DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
885DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
886DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
887DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700888
Alan Cox1597cac2006-12-04 15:14:45 -0800889/**
890 * quirk_via_vlink - VIA VLink IRQ number update
891 * @dev: PCI device
892 *
893 * If the device we are dealing with is on a PIC IRQ we need to
894 * ensure that the IRQ line register which usually is not relevant
895 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800896 * to the right place.
897 * We only do this on systems where a VIA south bridge was detected,
898 * and only for VIA devices on the motherboard (see quirk_via_bridge
899 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800900 */
901
902static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400903{
904 u8 irq, new_irq;
905
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800906 /* Check if we have VLink at all */
907 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700908 return;
909
910 new_irq = dev->irq;
911
912 /* Don't quirk interrupts outside the legacy IRQ range */
913 if (!new_irq || new_irq > 15)
914 return;
915
Alan Cox1597cac2006-12-04 15:14:45 -0800916 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800917 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
918 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800919 return;
920
921 /* This is an internal VLink device on a PIC interrupt. The BIOS
922 ought to have set this but may not have, so we redo it */
923
Len Brown25be5e62005-05-27 04:21:50 -0400924 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
925 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700926 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
927 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400928 udelay(15); /* unknown if delay really needed */
929 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
930 }
931}
Alan Cox1597cac2006-12-04 15:14:45 -0800932DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400933
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 * VIA VT82C598 has its device ID settable and many BIOSes
936 * set it to the ID of VT82C597 for backward compatibility.
937 * We need to switch it off to be able to recognize the real
938 * type of the chip.
939 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500940static void quirk_vt82c598_id(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941{
942 pci_write_config_byte(dev, 0xfc, 0);
943 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
944}
Andrew Morton652c5382007-11-21 15:07:13 -0800945DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946
947/*
948 * CardBus controllers have a legacy base address that enables them
949 * to respond as i82365 pcmcia controllers. We don't want them to
950 * do this even if the Linux CardBus driver is not loaded, because
951 * the Linux i82365 driver does not (and should not) handle CardBus.
952 */
Alan Cox1597cac2006-12-04 15:14:45 -0800953static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
956}
Yinghai Luae9de562012-02-23 23:46:54 -0800957DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
958 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
959DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
960 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962/*
963 * Following the PCI ordering rules is optional on the AMD762. I'm not
964 * sure what the designers were smoking but let's not inhale...
965 *
966 * To be fair to AMD, it follows the spec by default, its BIOS people
967 * who turn it off!
968 */
Alan Cox1597cac2006-12-04 15:14:45 -0800969static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
971 u32 pcic;
972 pci_read_config_dword(dev, 0x4C, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400973 if ((pcic & 6) != 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700975 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 pci_write_config_dword(dev, 0x4C, pcic);
977 pci_read_config_dword(dev, 0x84, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400978 pcic |= (1 << 23); /* Required in this mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 pci_write_config_dword(dev, 0x84, pcic);
980 }
981}
Andrew Morton652c5382007-11-21 15:07:13 -0800982DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200983DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984
985/*
986 * DreamWorks provided workaround for Dunord I-3000 problem
987 *
988 * This card decodes and responds to addresses not apparently
989 * assigned to it. We force a larger allocation to ensure that
990 * nothing gets put too close to it.
991 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500992static void quirk_dunord(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400994 struct resource *r = &dev->resource[1];
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700995
996 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 r->start = 0;
998 r->end = 0xffffff;
999}
Andrew Morton652c5382007-11-21 15:07:13 -08001000DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
1002/*
1003 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1004 * is subtractive decoding (transparent), and does indicate this
1005 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1006 * instead of 0x01.
1007 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001008static void quirk_transparent_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009{
1010 dev->transparent = 1;
1011}
Andrew Morton652c5382007-11-21 15:07:13 -08001012DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1013DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015/*
1016 * Common misconfiguration of the MediaGX/Geode PCI master that will
1017 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +02001018 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 * these bits do. <christer@weinigel.se>
1020 */
Alan Cox1597cac2006-12-04 15:14:45 -08001021static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022{
1023 u8 reg;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 pci_read_config_byte(dev, 0x41, &reg);
1026 if (reg & 2) {
1027 reg &= ~2;
Ryan Desfosses227f0642014-04-18 20:13:50 -04001028 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1029 reg);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001030 pci_write_config_byte(dev, 0x41, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 }
1032}
Andrew Morton652c5382007-11-21 15:07:13 -08001033DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1034DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 * Ensure C0 rev restreaming is off. This is normally done by
1038 * the BIOS but in the odd case it is not the results are corruption
1039 * hence the presence of a Linux check
1040 */
Alan Cox1597cac2006-12-04 15:14:45 -08001041static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
1043 u16 config;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001044
Auke Kok44c10132007-06-08 15:46:36 -07001045 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 return;
1047 pci_read_config_word(pdev, 0x40, &config);
1048 if (config & (1<<6)) {
1049 config &= ~(1<<6);
1050 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001051 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 }
1053}
Andrew Morton652c5382007-11-21 15:07:13 -08001054DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001055DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Myron Stowe25e742b2012-07-09 15:36:14 -06001057static void quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001058{
Shane Huang5deab532009-10-13 11:14:00 +08001059 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001060 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001061
Crane Cai05a7d222008-02-02 13:56:56 +08001062 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1063 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001064 pci_read_config_byte(pdev, 0x40, &tmp);
1065 pci_write_config_byte(pdev, 0x40, tmp|1);
1066 pci_write_config_byte(pdev, 0x9, 1);
1067 pci_write_config_byte(pdev, 0xa, 6);
1068 pci_write_config_byte(pdev, 0x40, tmp);
1069
Conke Huc9f89472007-01-09 05:32:51 -05001070 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001071 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001072 }
1073}
Crane Cai05a7d222008-02-02 13:56:56 +08001074DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001075DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001076DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001077DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001078DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1079DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Shane Huangfafe5c3d82013-06-03 18:24:10 +08001080DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1081DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001082
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083/*
1084 * Serverworks CSB5 IDE does not fully support native mode
1085 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001086static void quirk_svwks_csb5ide(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087{
1088 u8 prog;
1089 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1090 if (prog & 5) {
1091 prog &= ~5;
1092 pdev->class &= ~5;
1093 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001094 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 }
1096}
Andrew Morton652c5382007-11-21 15:07:13 -08001097DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
1099/*
1100 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1101 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001102static void quirk_ide_samemode(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103{
1104 u8 prog;
1105
1106 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1107
1108 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001109 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 prog &= ~5;
1111 pdev->class &= ~5;
1112 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 }
1114}
Alan Cox368c73d2006-10-04 00:41:26 +01001115DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Alan Cox979b1792008-07-24 17:18:38 +01001117/*
1118 * Some ATA devices break if put into D3
1119 */
1120
Bill Pemberton15856ad2012-11-21 15:35:00 -05001121static void quirk_no_ata_d3(struct pci_dev *pdev)
Alan Cox979b1792008-07-24 17:18:38 +01001122{
Yinghai Lufaa738b2012-02-23 23:46:55 -08001123 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
Alan Cox979b1792008-07-24 17:18:38 +01001124}
Yinghai Lufaa738b2012-02-23 23:46:55 -08001125/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1126DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1127 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1128DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1129 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001130/* ALi loses some register settings that we cannot then restore */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001131DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1132 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001133/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1134 occur when mode detecting */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001135DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1136 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001137
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138/* This was originally an Alpha specific thing, but it really fits here.
1139 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1140 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001141static void quirk_eisa_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142{
1143 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1144}
Andrew Morton652c5382007-11-21 15:07:13 -08001145DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001147
1148/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1150 * is not activated. The myth is that Asus said that they do not want the
1151 * users to be irritated by just another PCI Device in the Win98 device
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001152 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 * package 2.7.0 for details)
1154 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001155 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1156 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001157 * becomes necessary to do this tweak in two steps -- the chosen trigger
1158 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001159 *
1160 * Note that we used to unhide the SMBus that way on Toshiba laptops
1161 * (Satellite A40 and Tecra M2) but then found that the thermal management
1162 * was done by SMM code, which could cause unsynchronized concurrent
1163 * accesses to the SMBus registers, with potentially bad effects. Thus you
1164 * should be very careful when adding new entries: if SMM is accessing the
1165 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001166 *
1167 * Likewise, many recent laptops use ACPI for thermal management. If the
1168 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1169 * natively, and keeping the SMBus hidden is the right thing to do. If you
1170 * are about to add an entry in the table below, please first disassemble
1171 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001173static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Bill Pemberton15856ad2012-11-21 15:35:00 -05001175static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176{
1177 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1178 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001179 switch (dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001180 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 case 0x8070: /* P4B */
1182 case 0x8088: /* P4B533 */
1183 case 0x1626: /* L3C notebook */
1184 asus_hides_smbus = 1;
1185 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001186 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001187 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 case 0x80b1: /* P4GE-V */
1189 case 0x80b2: /* P4PE */
1190 case 0x8093: /* P4B533-V */
1191 asus_hides_smbus = 1;
1192 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001193 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001194 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 case 0x8030: /* P4T533 */
1196 asus_hides_smbus = 1;
1197 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001198 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 switch (dev->subsystem_device) {
1200 case 0x8070: /* P4G8X Deluxe */
1201 asus_hides_smbus = 1;
1202 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001203 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001204 switch (dev->subsystem_device) {
1205 case 0x80c9: /* PU-DLS */
1206 asus_hides_smbus = 1;
1207 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001208 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 switch (dev->subsystem_device) {
1210 case 0x1751: /* M2N notebook */
1211 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001212 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 asus_hides_smbus = 1;
1214 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001215 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 switch (dev->subsystem_device) {
1217 case 0x184b: /* W1N notebook */
1218 case 0x186a: /* M6Ne notebook */
1219 asus_hides_smbus = 1;
1220 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001221 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001222 switch (dev->subsystem_device) {
1223 case 0x80f2: /* P4P800-X */
1224 asus_hides_smbus = 1;
1225 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001226 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001227 switch (dev->subsystem_device) {
1228 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001229 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001230 asus_hides_smbus = 1;
1231 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1233 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001234 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 case 0x088C: /* HP Compaq nc8000 */
1236 case 0x0890: /* HP Compaq nc6000 */
1237 asus_hides_smbus = 1;
1238 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001239 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 switch (dev->subsystem_device) {
1241 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001242 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001243 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 asus_hides_smbus = 1;
1245 }
Jean Delvare677cc642007-11-21 18:29:06 +01001246 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1247 switch (dev->subsystem_device) {
1248 case 0x12bf: /* HP xw4100 */
1249 asus_hides_smbus = 1;
1250 }
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001251 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1252 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1253 switch (dev->subsystem_device) {
1254 case 0xC00C: /* Samsung P35 notebook */
1255 asus_hides_smbus = 1;
1256 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001257 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1258 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001259 switch (dev->subsystem_device) {
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001260 case 0x0058: /* Compaq Evo N620c */
1261 asus_hides_smbus = 1;
1262 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001263 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001264 switch (dev->subsystem_device) {
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001265 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1266 /* Motherboard doesn't have Host bridge
1267 * subvendor/subdevice IDs, therefore checking
1268 * its on-board VGA controller */
1269 asus_hides_smbus = 1;
1270 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001271 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001272 switch (dev->subsystem_device) {
Jean Delvare10260d92008-06-04 13:53:31 +02001273 case 0x00b8: /* Compaq Evo D510 CMT */
1274 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001275 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001276 /* Motherboard doesn't have Host bridge
1277 * subvendor/subdevice IDs and on-board VGA
1278 * controller is disabled if an AGP card is
1279 * inserted, therefore checking USB UHCI
1280 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001281 asus_hides_smbus = 1;
1282 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001283 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1284 switch (dev->subsystem_device) {
1285 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1286 /* Motherboard doesn't have host bridge
1287 * subvendor/subdevice IDs, therefore checking
1288 * its on-board VGA controller */
1289 asus_hides_smbus = 1;
1290 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 }
1292}
Andrew Morton652c5382007-11-21 15:07:13 -08001293DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1294DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1295DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1296DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001297DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001298DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1299DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1300DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1301DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1302DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Andrew Morton652c5382007-11-21 15:07:13 -08001304DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001306DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001307
Alan Cox1597cac2006-12-04 15:14:45 -08001308static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309{
1310 u16 val;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 if (likely(!asus_hides_smbus))
1313 return;
1314
1315 pci_read_config_word(dev, 0xF2, &val);
1316 if (val & 0x8) {
1317 pci_write_config_word(dev, 0xF2, val & (~0x8));
1318 pci_read_config_word(dev, 0xF2, &val);
1319 if (val & 0x8)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001320 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1321 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001323 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 }
1325}
Andrew Morton652c5382007-11-21 15:07:13 -08001326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1328DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1329DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1332DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001333DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1334DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1335DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1336DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1337DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1338DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1339DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001341/* It appears we just have one such device. If not, we have a warning */
1342static void __iomem *asus_rcba_base;
1343static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001344{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001345 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001346
1347 if (likely(!asus_hides_smbus))
1348 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001349 WARN_ON(asus_rcba_base);
1350
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001351 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001352 /* use bits 31:14, 16 kB aligned */
1353 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1354 if (asus_rcba_base == NULL)
1355 return;
1356}
1357
1358static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1359{
1360 u32 val;
1361
1362 if (likely(!asus_hides_smbus || !asus_rcba_base))
1363 return;
1364 /* read the Function Disable register, dword mode only */
1365 val = readl(asus_rcba_base + 0x3418);
1366 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1367}
1368
1369static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1370{
1371 if (likely(!asus_hides_smbus || !asus_rcba_base))
1372 return;
1373 iounmap(asus_rcba_base);
1374 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001375 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001376}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001377
1378static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1379{
1380 asus_hides_smbus_lpc_ich6_suspend(dev);
1381 asus_hides_smbus_lpc_ich6_resume_early(dev);
1382 asus_hides_smbus_lpc_ich6_resume(dev);
1383}
Andrew Morton652c5382007-11-21 15:07:13 -08001384DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001385DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1386DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1387DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001388
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389/*
1390 * SiS 96x south bridge: BIOS typically hides SMBus device...
1391 */
Alan Cox1597cac2006-12-04 15:14:45 -08001392static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393{
1394 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001396 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001397 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001398 pci_write_config_byte(dev, 0x77, val & ~0x10);
1399 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400}
Andrew Morton652c5382007-11-21 15:07:13 -08001401DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1402DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1403DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1404DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001405DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1406DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1407DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1408DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410/*
1411 * ... This is further complicated by the fact that some SiS96x south
1412 * bridges pretend to be 85C503/5513 instead. In that case see if we
1413 * spotted a compatible north bridge to make sure.
1414 * (pci_find_device doesn't work yet)
1415 *
1416 * We can also enable the sis96x bit in the discovery register..
1417 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418#define SIS_DETECT_REGISTER 0x40
1419
Alan Cox1597cac2006-12-04 15:14:45 -08001420static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421{
1422 u8 reg;
1423 u16 devid;
1424
1425 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1426 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1427 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1428 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1429 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1430 return;
1431 }
1432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001434 * Ok, it now shows up as a 96x.. run the 96x quirk by
1435 * hand in case it has already been processed.
1436 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 */
1438 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001439 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440}
Andrew Morton652c5382007-11-21 15:07:13 -08001441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001442DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001445/*
1446 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1447 * and MC97 modem controller are disabled when a second PCI soundcard is
1448 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1449 * -- bjd
1450 */
Alan Cox1597cac2006-12-04 15:14:45 -08001451static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001452{
1453 u8 val;
1454 int asus_hides_ac97 = 0;
1455
1456 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1457 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1458 asus_hides_ac97 = 1;
1459 }
1460
1461 if (!asus_hides_ac97)
1462 return;
1463
1464 pci_read_config_byte(dev, 0x50, &val);
1465 if (val & 0xc0) {
1466 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1467 pci_read_config_byte(dev, 0x50, &val);
1468 if (val & 0xc0)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001469 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1470 val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001471 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001472 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001473 }
1474}
Andrew Morton652c5382007-11-21 15:07:13 -08001475DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001476DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001477
Tejun Heo77967052006-08-19 03:54:39 +09001478#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001479
1480/*
1481 * If we are using libata we can drive this chip properly but must
1482 * do this early on to make the additional device appear during
1483 * the PCI scanning.
1484 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001485static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001486{
Tejun Heoe34bb372007-02-26 20:24:03 +09001487 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001488 u8 hdr;
1489
1490 /* Only poke fn 0 */
1491 if (PCI_FUNC(pdev->devfn))
1492 return;
1493
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001494 pci_read_config_dword(pdev, 0x40, &conf1);
1495 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001496
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001497 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1498 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001499
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001500 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001501 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1502 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001503 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001504 /* The controller should be in single function ahci mode */
1505 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1506 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001507
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001508 case PCI_DEVICE_ID_JMICRON_JMB365:
1509 case PCI_DEVICE_ID_JMICRON_JMB366:
1510 /* Redirect IDE second PATA port to the right spot */
1511 conf5 |= (1 << 24);
1512 /* Fall through */
1513 case PCI_DEVICE_ID_JMICRON_JMB361:
1514 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001515 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001516 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1517 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001518 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001519 break;
1520
1521 case PCI_DEVICE_ID_JMICRON_JMB368:
1522 /* The controller should be in single function IDE mode */
1523 conf1 |= 0x00C00000; /* Set 22, 23 */
1524 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001525 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001526
1527 pci_write_config_dword(pdev, 0x40, conf1);
1528 pci_write_config_dword(pdev, 0x80, conf5);
1529
1530 /* Update pdev accordingly */
1531 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1532 pdev->hdr_type = hdr & 0x7f;
1533 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001534
1535 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1536 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001537}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001538DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1539DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001540DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001541DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001542DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001543DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1544DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1545DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001546DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001547DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1548DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001549DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001550DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001551DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001552DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1553DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1554DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001555DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001556
1557#endif
1558
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559#ifdef CONFIG_X86_IO_APIC
Bill Pemberton15856ad2012-11-21 15:35:00 -05001560static void quirk_alder_ioapic(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561{
1562 int i;
1563
1564 if ((pdev->class >> 8) != 0xff00)
1565 return;
1566
1567 /* the first BAR is the location of the IO APIC...we must
1568 * not touch this (and it's already covered by the fixmap), so
1569 * forcibly insert it into the resource tree */
1570 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1571 insert_resource(&iomem_resource, &pdev->resource[0]);
1572
1573 /* The next five BARs all seem to be rubbish, so just clean
1574 * them out */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001575 for (i = 1; i < 6; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577}
Andrew Morton652c5382007-11-21 15:07:13 -08001578DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579#endif
1580
Bill Pemberton15856ad2012-11-21 15:35:00 -05001581static void quirk_pcie_mch(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001583 pci_msi_off(pdev);
1584 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585}
Andrew Morton652c5382007-11-21 15:07:13 -08001586DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1587DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1588DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Kristen Accardi4602b882005-08-16 15:15:58 -07001590
1591/*
1592 * It's possible for the MSI to get corrupted if shpc and acpi
1593 * are used together on certain PXH-based systems.
1594 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001595static void quirk_pcie_pxh(struct pci_dev *dev)
Kristen Accardi4602b882005-08-16 15:15:58 -07001596{
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08001597 pci_msi_off(dev);
Kristen Accardi4602b882005-08-16 15:15:58 -07001598 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001599 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001600}
1601DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1602DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1603DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1604DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1605DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1606
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001607/*
1608 * Some Intel PCI Express chipsets have trouble with downstream
1609 * device power management.
1610 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001611static void quirk_intel_pcie_pm(struct pci_dev *dev)
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001612{
1613 pci_pm_d3_delay = 120;
1614 dev->no_d1d2 = 1;
1615}
1616
1617DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1618DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1619DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1620DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1621DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1622DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1625DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1626DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1627DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1628DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1629DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1631DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1632DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1633DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1634DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1635DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1637DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001638
Stefan Assmann426b3b82008-06-11 16:35:16 +02001639#ifdef CONFIG_X86_IO_APIC
1640/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001641 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1642 * remap the original interrupt in the linux kernel to the boot interrupt, so
1643 * that a PCI device's interrupt handler is installed on the boot interrupt
1644 * line instead.
1645 */
1646static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1647{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001648 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001649 return;
1650
1651 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001652 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1653 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001654}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001655DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1656DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1658DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1659DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1660DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1661DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1662DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1663DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1664DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1665DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1666DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1667DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1668DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1669DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1670DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001671
1672/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001673 * On some chipsets we can disable the generation of legacy INTx boot
1674 * interrupts.
1675 */
1676
1677/*
1678 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1679 * 300641-004US, section 5.7.3.
1680 */
1681#define INTEL_6300_IOAPIC_ABAR 0x40
1682#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1683
1684static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1685{
1686 u16 pci_config_word;
1687
1688 if (noioapicquirk)
1689 return;
1690
1691 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1692 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1693 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1694
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001695 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1696 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001697}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1699DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001700
1701/*
1702 * disable boot interrupts on HT-1000
1703 */
1704#define BC_HT1000_FEATURE_REG 0x64
1705#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1706#define BC_HT1000_MAP_IDX 0xC00
1707#define BC_HT1000_MAP_DATA 0xC01
1708
1709static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1710{
1711 u32 pci_config_dword;
1712 u8 irq;
1713
1714 if (noioapicquirk)
1715 return;
1716
1717 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1718 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1719 BC_HT1000_PIC_REGS_ENABLE);
1720
1721 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1722 outb(irq, BC_HT1000_MAP_IDX);
1723 outb(0x00, BC_HT1000_MAP_DATA);
1724 }
1725
1726 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1727
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001728 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1729 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001730}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001731DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1732DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001733
1734/*
1735 * disable boot interrupts on AMD and ATI chipsets
1736 */
1737/*
1738 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1739 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1740 * (due to an erratum).
1741 */
1742#define AMD_813X_MISC 0x40
1743#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001744#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001745#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001746
1747static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1748{
1749 u32 pci_config_dword;
1750
1751 if (noioapicquirk)
1752 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001753 if ((dev->revision == AMD_813X_REV_B1) ||
1754 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001755 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001756
1757 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1758 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1759 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1760
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001761 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1762 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001763}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001764DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1765DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1766DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1767DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001768
1769#define AMD_8111_PCI_IRQ_ROUTING 0x56
1770
1771static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1772{
1773 u16 pci_config_word;
1774
1775 if (noioapicquirk)
1776 return;
1777
1778 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1779 if (!pci_config_word) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001780 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1781 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001782 return;
1783 }
1784 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001785 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1786 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001787}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001788DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1789DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001790#endif /* CONFIG_X86_IO_APIC */
1791
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001792/*
1793 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1794 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1795 * Re-allocate the region if needed...
1796 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001797static void quirk_tc86c001_ide(struct pci_dev *dev)
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001798{
1799 struct resource *r = &dev->resource[0];
1800
1801 if (r->start & 0x8) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001802 r->flags |= IORESOURCE_UNSET;
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001803 r->start = 0;
1804 r->end = 0xf;
1805 }
1806}
1807DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1808 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1809 quirk_tc86c001_ide);
1810
Ian Abbott21c5fd92012-10-30 17:25:53 +00001811/*
1812 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1813 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1814 * being read correctly if bit 7 of the base address is set.
1815 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1816 * Re-allocate the regions to a 256-byte boundary if necessary.
1817 */
Linus Torvalds193c0d62012-12-13 12:14:47 -08001818static void quirk_plx_pci9050(struct pci_dev *dev)
Ian Abbott21c5fd92012-10-30 17:25:53 +00001819{
1820 unsigned int bar;
1821
1822 /* Fixed in revision 2 (PCI 9052). */
1823 if (dev->revision >= 2)
1824 return;
1825 for (bar = 0; bar <= 1; bar++)
1826 if (pci_resource_len(dev, bar) == 0x80 &&
1827 (pci_resource_start(dev, bar) & 0x80)) {
1828 struct resource *r = &dev->resource[bar];
Ryan Desfosses227f0642014-04-18 20:13:50 -04001829 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
Ian Abbott21c5fd92012-10-30 17:25:53 +00001830 bar);
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001831 r->flags |= IORESOURCE_UNSET;
Ian Abbott21c5fd92012-10-30 17:25:53 +00001832 r->start = 0;
1833 r->end = 0xff;
1834 }
1835}
1836DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1837 quirk_plx_pci9050);
Ian Abbott2794bb22012-10-29 14:40:18 +00001838/*
1839 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1840 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1841 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1842 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1843 *
1844 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1845 * driver.
1846 */
1847DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1848DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
Ian Abbott21c5fd92012-10-30 17:25:53 +00001849
Bill Pemberton15856ad2012-11-21 15:35:00 -05001850static void quirk_netmos(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851{
1852 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1853 unsigned int num_serial = dev->subsystem_device & 0xf;
1854
1855 /*
1856 * These Netmos parts are multiport serial devices with optional
1857 * parallel ports. Even when parallel ports are present, they
1858 * are identified as class SERIAL, which means the serial driver
1859 * will claim them. To prevent this, mark them as class OTHER.
1860 * These combo devices should be claimed by parport_serial.
1861 *
1862 * The subdevice ID is of the form 0x00PS, where <P> is the number
1863 * of parallel ports and <S> is the number of serial ports.
1864 */
1865 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001866 case PCI_DEVICE_ID_NETMOS_9835:
1867 /* Well, this rule doesn't hold for the following 9835 device */
1868 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1869 dev->subsystem_device == 0x0299)
1870 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 case PCI_DEVICE_ID_NETMOS_9735:
1872 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 case PCI_DEVICE_ID_NETMOS_9845:
1874 case PCI_DEVICE_ID_NETMOS_9855:
Yinghai Lu08803ef2012-02-23 23:46:56 -08001875 if (num_parallel) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001876 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 dev->device, num_parallel, num_serial);
1878 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1879 (dev->class & 0xff);
1880 }
1881 }
1882}
Yinghai Lu08803ef2012-02-23 23:46:56 -08001883DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1884 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Bill Pemberton15856ad2012-11-21 15:35:00 -05001886static void quirk_e100_interrupt(struct pci_dev *dev)
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001887{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001888 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001889 u8 __iomem *csr;
1890 u8 cmd_hi;
1891
1892 switch (dev->device) {
1893 /* PCI IDs taken from drivers/net/e100.c */
1894 case 0x1029:
1895 case 0x1030 ... 0x1034:
1896 case 0x1038 ... 0x103E:
1897 case 0x1050 ... 0x1057:
1898 case 0x1059:
1899 case 0x1064 ... 0x106B:
1900 case 0x1091 ... 0x1095:
1901 case 0x1209:
1902 case 0x1229:
1903 case 0x2449:
1904 case 0x2459:
1905 case 0x245D:
1906 case 0x27DC:
1907 break;
1908 default:
1909 return;
1910 }
1911
1912 /*
1913 * Some firmware hands off the e100 with interrupts enabled,
1914 * which can cause a flood of interrupts if packets are
1915 * received before the driver attaches to the device. So
1916 * disable all e100 interrupts here. The driver will
1917 * re-enable them when it's ready.
1918 */
1919 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001920
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001921 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001922 return;
1923
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001924 /*
1925 * Check that the device is in the D0 power state. If it's not,
1926 * there is no point to look any further.
1927 */
Yijing Wang728cdb72013-06-18 16:22:14 +08001928 if (dev->pm_cap) {
1929 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001930 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1931 return;
1932 }
1933
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001934 /* Convert from PCI bus to resource space. */
1935 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001936 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001937 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001938 return;
1939 }
1940
1941 cmd_hi = readb(csr + 3);
1942 if (cmd_hi == 0) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001943 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001944 writeb(1, csr + 3);
1945 }
1946
1947 iounmap(csr);
1948}
Yinghai Lu4c5b28e2012-02-23 23:46:57 -08001949DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1950 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001951
Alexander Duyck649426e2009-03-05 13:57:28 -05001952/*
1953 * The 82575 and 82598 may experience data corruption issues when transitioning
1954 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1955 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001956static void quirk_disable_aspm_l0s(struct pci_dev *dev)
Alexander Duyck649426e2009-03-05 13:57:28 -05001957{
1958 dev_info(&dev->dev, "Disabling L0s\n");
1959 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1960}
1961DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1962DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1963DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1964DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1965DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1966DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1967DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1968DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1969DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1970DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1971DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1972DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1973DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1974DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1975
Bill Pemberton15856ad2012-11-21 15:35:00 -05001976static void fixup_rev1_53c810(struct pci_dev *dev)
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001977{
1978 /* rev 1 ncr53c810 chips don't set the class at all which means
1979 * they don't get their resources remapped. Fix that here.
1980 */
1981
1982 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001983 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001984 dev->class = PCI_CLASS_STORAGE_SCSI;
1985 }
1986}
1987DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1988
Daniel Yeisley9d265122005-12-05 07:06:43 -05001989/* Enable 1k I/O space granularity on the Intel P64H2 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001990static void quirk_p64h2_1k_io(struct pci_dev *dev)
Daniel Yeisley9d265122005-12-05 07:06:43 -05001991{
1992 u16 en1k;
Daniel Yeisley9d265122005-12-05 07:06:43 -05001993
1994 pci_read_config_word(dev, 0x40, &en1k);
1995
1996 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001997 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -06001998 dev->io_window_1k = 1;
Daniel Yeisley9d265122005-12-05 07:06:43 -05001999 }
2000}
2001DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2002
Brice Goglincf34a8e2006-06-13 14:35:42 -04002003/* Under some circumstances, AER is not linked with extended capabilities.
2004 * Force it to be linked by setting the corresponding control bit in the
2005 * config space.
2006 */
Alan Cox1597cac2006-12-04 15:14:45 -08002007static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04002008{
2009 uint8_t b;
2010 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2011 if (!(b & 0x20)) {
2012 pci_write_config_byte(dev, 0xf41, b | 0x20);
Ryan Desfosses227f0642014-04-18 20:13:50 -04002013 dev_info(&dev->dev, "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04002014 }
2015 }
2016}
2017DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2018 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02002019DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08002020 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04002021
Bill Pemberton15856ad2012-11-21 15:35:00 -05002022static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
Tim Yamin53a9bf42007-11-01 23:14:54 +00002023{
2024 /*
2025 * Disable PCI Bus Parking and PCI Master read caching on CX700
2026 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07002027 * bus leading to USB2.0 packet loss.
2028 *
2029 * This quirk is only enabled if a second (on the external PCI bus)
2030 * VT6212L is found -- the CX700 core itself also contains a USB
2031 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00002032 */
2033
Tim Yaminca846392010-03-19 14:22:58 -07002034 /* Count VT6212L instances */
2035 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2036 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002037 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07002038
2039 /* p should contain the first (internal) VT6212L -- see if we have
2040 an external one by searching again */
2041 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2042 if (!p)
2043 return;
2044 pci_dev_put(p);
2045
Tim Yamin53a9bf42007-11-01 23:14:54 +00002046 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2047 if (b & 0x40) {
2048 /* Turn off PCI Bus Parking */
2049 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2050
Ryan Desfosses227f0642014-04-18 20:13:50 -04002051 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
Tim Yaminbc043272008-03-30 20:58:59 +01002052 }
2053 }
2054
2055 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2056 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002057 /* Turn off PCI Master read caching */
2058 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002059
2060 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002061 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002062
2063 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002064 pci_write_config_byte(dev, 0x77, 0x0);
2065
Ryan Desfosses227f0642014-04-18 20:13:50 -04002066 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002067 }
2068 }
2069}
Tim Yaminca846392010-03-19 14:22:58 -07002070DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002071
Benjamin Li99cb233d2008-07-02 10:59:04 -07002072/*
2073 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2074 * VPD end tag will hang the device. This problem was initially
2075 * observed when a vpd entry was created in sysfs
2076 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2077 * will dump 32k of data. Reading a full 32k will cause an access
2078 * beyond the VPD end tag causing the device to hang. Once the device
2079 * is hung, the bnx2 driver will not be able to reset the device.
2080 * We believe that it is legal to read beyond the end tag and
2081 * therefore the solution is to limit the read/write length.
2082 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002083static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
Benjamin Li99cb233d2008-07-02 10:59:04 -07002084{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002085 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07002086 * Only disable the VPD capability for 5706, 5706S, 5708,
2087 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002088 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07002089 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07002090 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002091 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002092 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002093 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2094 (dev->revision & 0xf0) == 0x0)) {
2095 if (dev->vpd)
2096 dev->vpd->len = 0x80;
2097 }
2098}
2099
Yu Zhaobffadff2008-10-28 14:44:11 +08002100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2101 PCI_DEVICE_ID_NX2_5706,
2102 quirk_brcm_570x_limit_vpd);
2103DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2104 PCI_DEVICE_ID_NX2_5706S,
2105 quirk_brcm_570x_limit_vpd);
2106DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2107 PCI_DEVICE_ID_NX2_5708,
2108 quirk_brcm_570x_limit_vpd);
2109DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2110 PCI_DEVICE_ID_NX2_5708S,
2111 quirk_brcm_570x_limit_vpd);
2112DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2113 PCI_DEVICE_ID_NX2_5709,
2114 quirk_brcm_570x_limit_vpd);
2115DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2116 PCI_DEVICE_ID_NX2_5709S,
2117 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002118
Myron Stowe25e742b2012-07-09 15:36:14 -06002119static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
Matt Carlson0b471502012-02-27 09:44:48 +00002120{
2121 u32 rev;
2122
2123 pci_read_config_dword(dev, 0xf4, &rev);
2124
2125 /* Only CAP the MRRS if the device is a 5719 A0 */
2126 if (rev == 0x05719000) {
2127 int readrq = pcie_get_readrq(dev);
2128 if (readrq > 2048)
2129 pcie_set_readrq(dev, 2048);
2130 }
2131}
2132
2133DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2134 PCI_DEVICE_ID_TIGON3_5719,
2135 quirk_brcm_5719_limit_mrrs);
2136
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002137/* Originally in EDAC sources for i82875P:
2138 * Intel tells BIOS developers to hide device 6 which
2139 * configures the overflow device access containing
2140 * the DRBs - this is where we expose device 6.
2141 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2142 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002143static void quirk_unhide_mch_dev6(struct pci_dev *dev)
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002144{
2145 u8 reg;
2146
2147 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2148 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2149 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2150 }
2151}
2152
2153DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2154 quirk_unhide_mch_dev6);
2155DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2156 quirk_unhide_mch_dev6);
2157
Chris Metcalf12962262012-04-07 17:10:17 -04002158#ifdef CONFIG_TILEPRO
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002159/*
Chris Metcalf12962262012-04-07 17:10:17 -04002160 * The Tilera TILEmpower tilepro platform needs to set the link speed
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002161 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2162 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2163 * capability register of the PEX8624 PCIe switch. The switch
2164 * supports link speed auto negotiation, but falsely sets
2165 * the link speed to 5GT/s.
2166 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002167static void quirk_tile_plx_gen1(struct pci_dev *dev)
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002168{
2169 if (tile_plx_gen1) {
2170 pci_write_config_dword(dev, 0x98, 0x1);
2171 mdelay(50);
2172 }
2173}
2174DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
Chris Metcalf12962262012-04-07 17:10:17 -04002175#endif /* CONFIG_TILEPRO */
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002176
Brice Goglin3f79e102006-08-31 01:54:56 -04002177#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002178/* Some chipsets do not support MSI. We cannot easily rely on setting
2179 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002180 * some other buses controlled by the chipset even if Linux is not
2181 * aware of it. Instead of setting the flag on all buses in the
Tejun Heoebdf7d32007-05-31 00:40:48 -07002182 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002183 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002184static void quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002185{
Michael Ellerman88187df2007-01-25 19:34:07 +11002186 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002187 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002188}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002189DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2190DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2191DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002192DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002193DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002194DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002196
2197/* Disable MSI on chipsets that are known to not support it */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002198static void quirk_disable_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002199{
2200 if (dev->subordinate) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002201 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002202 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2203 }
2204}
2205DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002206DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002207DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002208
Clemens Ladischaff61362010-05-26 12:21:10 +02002209/*
2210 * The APC bridge device in AMD 780 family northbridges has some random
2211 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2212 * we use the possible vendor/device IDs of the host bridge for the
2213 * declared quirk, and search for the APC bridge by slot number.
2214 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002215static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
Clemens Ladischaff61362010-05-26 12:21:10 +02002216{
2217 struct pci_dev *apc_bridge;
2218
2219 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2220 if (apc_bridge) {
2221 if (apc_bridge->device == 0x9602)
2222 quirk_disable_msi(apc_bridge);
2223 pci_dev_put(apc_bridge);
2224 }
2225}
2226DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2227DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2228
Brice Goglin6397c752006-08-31 01:55:32 -04002229/* Go through the list of Hypertransport capabilities and
2230 * return 1 if a HT MSI capability is found and enabled */
Myron Stowe25e742b2012-07-09 15:36:14 -06002231static int msi_ht_cap_enabled(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002232{
Michael Ellerman7a380502006-11-22 18:26:21 +11002233 int pos, ttl = 48;
2234
2235 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2236 while (pos && ttl--) {
2237 u8 flags;
2238
2239 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002240 &flags) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002241 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002242 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002243 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002244 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002245 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002246
2247 pos = pci_find_next_ht_capability(dev, pos,
2248 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002249 }
2250 return 0;
2251}
2252
2253/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
Myron Stowe25e742b2012-07-09 15:36:14 -06002254static void quirk_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002255{
2256 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002257 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002258 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2259 }
2260}
2261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2262 quirk_msi_ht_cap);
Sebastien Dugue6bae1d962007-12-13 16:09:25 -08002263
Brice Goglin6397c752006-08-31 01:55:32 -04002264/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2265 * MSI are supported if the MSI capability set in any of these mappings.
2266 */
Myron Stowe25e742b2012-07-09 15:36:14 -06002267static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002268{
2269 struct pci_dev *pdev;
2270
2271 if (!dev->subordinate)
2272 return;
2273
2274 /* check HT MSI cap on this chipset and the root one.
2275 * a single one having MSI is enough to be sure that MSI are supported.
2276 */
Alan Cox11f242f2006-10-10 14:39:00 -07002277 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002278 if (!pdev)
2279 return;
David Rientjes0c875c22006-12-03 11:55:34 -08002280 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002281 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002282 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2283 }
Alan Cox11f242f2006-10-10 14:39:00 -07002284 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002285}
2286DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2287 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002288
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002289/* Force enable MSI mapping capability on HT bridges */
Myron Stowe25e742b2012-07-09 15:36:14 -06002290static void ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002291{
2292 int pos, ttl = 48;
2293
2294 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2295 while (pos && ttl--) {
2296 u8 flags;
2297
2298 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2299 &flags) == 0) {
2300 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2301
2302 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2303 flags | HT_MSI_FLAGS_ENABLE);
2304 }
2305 pos = pci_find_next_ht_capability(dev, pos,
2306 HT_CAPTYPE_MSI_MAPPING);
2307 }
2308}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002309DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2310 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2311 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002312
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002313DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2314 ht_enable_msi_mapping);
2315
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002316/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002317 * for the MCP55 NIC. It is not yet determined whether the msi problem
2318 * also affects other devices. As for now, turn off msi for this device.
2319 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002320static void nvenet_msi_disable(struct pci_dev *dev)
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002321{
Jean Delvare9251bac2011-05-15 18:13:46 +02002322 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2323
2324 if (board_name &&
2325 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2326 strstr(board_name, "P5N32-E SLI"))) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002327 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002328 dev->no_msi = 1;
2329 }
2330}
2331DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2332 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2333 nvenet_msi_disable);
2334
Neil Horman66db60e2010-09-21 13:54:39 -04002335/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002336 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2337 * config register. This register controls the routing of legacy
2338 * interrupts from devices that route through the MCP55. If this register
2339 * is misprogrammed, interrupts are only sent to the BSP, unlike
2340 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2341 * having this register set properly prevents kdump from booting up
2342 * properly, so let's make sure that we have it set correctly.
2343 * Note that this is an undocumented register.
Neil Horman66db60e2010-09-21 13:54:39 -04002344 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002345static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
Neil Horman66db60e2010-09-21 13:54:39 -04002346{
2347 u32 cfg;
2348
Neil Horman49c2fa082010-12-08 09:47:48 -05002349 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2350 return;
2351
Neil Horman66db60e2010-09-21 13:54:39 -04002352 pci_read_config_dword(dev, 0x74, &cfg);
2353
2354 if (cfg & ((1 << 2) | (1 << 15))) {
2355 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2356 cfg &= ~((1 << 2) | (1 << 15));
2357 pci_write_config_dword(dev, 0x74, cfg);
2358 }
2359}
2360
2361DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2362 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2363 nvbridge_check_legacy_irq_routing);
2364
2365DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2366 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2367 nvbridge_check_legacy_irq_routing);
2368
Myron Stowe25e742b2012-07-09 15:36:14 -06002369static int ht_check_msi_mapping(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002370{
2371 int pos, ttl = 48;
2372 int found = 0;
2373
2374 /* check if there is HT MSI cap or enabled on this device */
2375 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2376 while (pos && ttl--) {
2377 u8 flags;
2378
2379 if (found < 1)
2380 found = 1;
2381 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2382 &flags) == 0) {
2383 if (flags & HT_MSI_FLAGS_ENABLE) {
2384 if (found < 2) {
2385 found = 2;
2386 break;
2387 }
2388 }
2389 }
2390 pos = pci_find_next_ht_capability(dev, pos,
2391 HT_CAPTYPE_MSI_MAPPING);
2392 }
2393
2394 return found;
2395}
2396
Myron Stowe25e742b2012-07-09 15:36:14 -06002397static int host_bridge_with_leaf(struct pci_dev *host_bridge)
Yinghai Lude745302009-03-20 19:29:41 -07002398{
2399 struct pci_dev *dev;
2400 int pos;
2401 int i, dev_no;
2402 int found = 0;
2403
2404 dev_no = host_bridge->devfn >> 3;
2405 for (i = dev_no + 1; i < 0x20; i++) {
2406 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2407 if (!dev)
2408 continue;
2409
2410 /* found next host bridge ?*/
2411 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2412 if (pos != 0) {
2413 pci_dev_put(dev);
2414 break;
2415 }
2416
2417 if (ht_check_msi_mapping(dev)) {
2418 found = 1;
2419 pci_dev_put(dev);
2420 break;
2421 }
2422 pci_dev_put(dev);
2423 }
2424
2425 return found;
2426}
2427
Yinghai Lueeafda72009-03-29 12:30:05 -07002428#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2429#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2430
Myron Stowe25e742b2012-07-09 15:36:14 -06002431static int is_end_of_ht_chain(struct pci_dev *dev)
Yinghai Lueeafda72009-03-29 12:30:05 -07002432{
2433 int pos, ctrl_off;
2434 int end = 0;
2435 u16 flags, ctrl;
2436
2437 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2438
2439 if (!pos)
2440 goto out;
2441
2442 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2443
2444 ctrl_off = ((flags >> 10) & 1) ?
2445 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2446 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2447
2448 if (ctrl & (1 << 6))
2449 end = 1;
2450
2451out:
2452 return end;
2453}
2454
Myron Stowe25e742b2012-07-09 15:36:14 -06002455static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002456{
2457 struct pci_dev *host_bridge;
2458 int pos;
2459 int i, dev_no;
2460 int found = 0;
2461
2462 dev_no = dev->devfn >> 3;
2463 for (i = dev_no; i >= 0; i--) {
2464 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2465 if (!host_bridge)
2466 continue;
2467
2468 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2469 if (pos != 0) {
2470 found = 1;
2471 break;
2472 }
2473 pci_dev_put(host_bridge);
2474 }
2475
2476 if (!found)
2477 return;
2478
Yinghai Lueeafda72009-03-29 12:30:05 -07002479 /* don't enable end_device/host_bridge with leaf directly here */
2480 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2481 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002482 goto out;
2483
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002484 /* root did that ! */
2485 if (msi_ht_cap_enabled(host_bridge))
2486 goto out;
2487
2488 ht_enable_msi_mapping(dev);
2489
2490out:
2491 pci_dev_put(host_bridge);
2492}
2493
Myron Stowe25e742b2012-07-09 15:36:14 -06002494static void ht_disable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002495{
2496 int pos, ttl = 48;
2497
2498 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2499 while (pos && ttl--) {
2500 u8 flags;
2501
2502 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2503 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002504 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002505
2506 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2507 flags & ~HT_MSI_FLAGS_ENABLE);
2508 }
2509 pos = pci_find_next_ht_capability(dev, pos,
2510 HT_CAPTYPE_MSI_MAPPING);
2511 }
2512}
2513
Myron Stowe25e742b2012-07-09 15:36:14 -06002514static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002515{
2516 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002517 int pos;
2518 int found;
2519
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002520 if (!pci_msi_enabled())
2521 return;
2522
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002523 /* check if there is HT MSI cap or enabled on this device */
2524 found = ht_check_msi_mapping(dev);
2525
2526 /* no HT MSI CAP */
2527 if (found == 0)
2528 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002529
2530 /*
2531 * HT MSI mapping should be disabled on devices that are below
2532 * a non-Hypertransport host bridge. Locate the host bridge...
2533 */
2534 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2535 if (host_bridge == NULL) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002536 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
Peer Chen9dc625e2008-02-04 23:50:13 -08002537 return;
2538 }
2539
2540 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2541 if (pos != 0) {
2542 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002543 if (found == 1) {
2544 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002545 if (all)
2546 ht_enable_msi_mapping(dev);
2547 else
2548 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002549 }
Myron Stowedff3aef2012-07-09 15:36:08 -06002550 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002551 }
2552
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002553 /* HT MSI is not enabled */
2554 if (found == 1)
Myron Stowedff3aef2012-07-09 15:36:08 -06002555 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002556
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002557 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2558 ht_disable_msi_mapping(dev);
Myron Stowedff3aef2012-07-09 15:36:08 -06002559
2560out:
2561 pci_dev_put(host_bridge);
Peer Chen9dc625e2008-02-04 23:50:13 -08002562}
Yinghai Lude745302009-03-20 19:29:41 -07002563
Myron Stowe25e742b2012-07-09 15:36:14 -06002564static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002565{
2566 return __nv_msi_ht_cap_quirk(dev, 1);
2567}
2568
Myron Stowe25e742b2012-07-09 15:36:14 -06002569static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002570{
2571 return __nv_msi_ht_cap_quirk(dev, 0);
2572}
2573
2574DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002575DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002576
2577DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002578DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002579
Bill Pemberton15856ad2012-11-21 15:35:00 -05002580static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
David Millerba698ad2007-10-25 01:16:30 -07002581{
2582 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2583}
Bill Pemberton15856ad2012-11-21 15:35:00 -05002584static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
Shane Huang4600c9d2008-01-25 15:46:24 +09002585{
2586 struct pci_dev *p;
2587
2588 /* SB700 MSI issue will be fixed at HW level from revision A21,
2589 * we need check PCI REVISION ID of SMBus controller to get SB700
2590 * revision.
2591 */
2592 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2593 NULL);
2594 if (!p)
2595 return;
2596
2597 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2598 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2599 pci_dev_put(p);
2600}
Xiong Huang70588812013-03-07 08:55:16 +00002601static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2602{
2603 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2604 if (dev->revision < 0x18) {
2605 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2606 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2607 }
2608}
David Millerba698ad2007-10-25 01:16:30 -07002609DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2610 PCI_DEVICE_ID_TIGON3_5780,
2611 quirk_msi_intx_disable_bug);
2612DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2613 PCI_DEVICE_ID_TIGON3_5780S,
2614 quirk_msi_intx_disable_bug);
2615DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2616 PCI_DEVICE_ID_TIGON3_5714,
2617 quirk_msi_intx_disable_bug);
2618DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2619 PCI_DEVICE_ID_TIGON3_5714S,
2620 quirk_msi_intx_disable_bug);
2621DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2622 PCI_DEVICE_ID_TIGON3_5715,
2623 quirk_msi_intx_disable_bug);
2624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2625 PCI_DEVICE_ID_TIGON3_5715S,
2626 quirk_msi_intx_disable_bug);
2627
David Millerbc38b412007-10-25 01:16:52 -07002628DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d2008-01-25 15:46:24 +09002629 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d2008-01-25 15:46:24 +09002631 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002632DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d2008-01-25 15:46:24 +09002633 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002634DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d2008-01-25 15:46:24 +09002635 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d2008-01-25 15:46:24 +09002637 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002638
2639DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2640 quirk_msi_intx_disable_bug);
2641DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2642 quirk_msi_intx_disable_bug);
2643DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2644 quirk_msi_intx_disable_bug);
2645
Huang, Xiong7cb6a292012-04-30 15:38:49 +00002646DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2647 quirk_msi_intx_disable_bug);
2648DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2649 quirk_msi_intx_disable_bug);
2650DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2651 quirk_msi_intx_disable_bug);
2652DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2653 quirk_msi_intx_disable_bug);
2654DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2655 quirk_msi_intx_disable_bug);
2656DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2657 quirk_msi_intx_disable_bug);
Xiong Huang70588812013-03-07 08:55:16 +00002658DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2659 quirk_msi_intx_disable_qca_bug);
2660DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2661 quirk_msi_intx_disable_qca_bug);
2662DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2663 quirk_msi_intx_disable_qca_bug);
2664DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2665 quirk_msi_intx_disable_qca_bug);
2666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2667 quirk_msi_intx_disable_qca_bug);
Brice Goglin3f79e102006-08-31 01:54:56 -04002668#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002669
Felix Radensky33223402010-03-28 16:02:02 +03002670/* Allow manual resource allocation for PCI hotplug bridges
2671 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2672 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002673 * kernel fails to allocate resources when hotplug device is
Felix Radensky33223402010-03-28 16:02:02 +03002674 * inserted and PCI bus is rescanned.
2675 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002676static void quirk_hotplug_bridge(struct pci_dev *dev)
Felix Radensky33223402010-03-28 16:02:02 +03002677{
2678 dev->is_hotplug_bridge = 1;
2679}
2680
2681DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2682
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002683/*
2684 * This is a quirk for the Ricoh MMC controller found as a part of
2685 * some mulifunction chips.
2686
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002687 * This is very similar and based on the ricoh_mmc driver written by
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002688 * Philip Langdale. Thank you for these magic sequences.
2689 *
2690 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2691 * and one or both of cardbus or firewire.
2692 *
2693 * It happens that they implement SD and MMC
2694 * support as separate controllers (and PCI functions). The linux SDHCI
2695 * driver supports MMC cards but the chip detects MMC cards in hardware
2696 * and directs them to the MMC controller - so the SDHCI driver never sees
2697 * them.
2698 *
2699 * To get around this, we must disable the useless MMC controller.
2700 * At that point, the SDHCI controller will start seeing them
2701 * It seems to be the case that the relevant PCI registers to deactivate the
2702 * MMC controller live on PCI function 0, which might be the cardbus controller
2703 * or the firewire controller, depending on the particular chip in question
2704 *
2705 * This has to be done early, because as soon as we disable the MMC controller
2706 * other pci functions shift up one level, e.g. function #2 becomes function
2707 * #1, and this will confuse the pci core.
2708 */
2709
2710#ifdef CONFIG_MMC_RICOH_MMC
2711static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2712{
2713 /* disable via cardbus interface */
2714 u8 write_enable;
2715 u8 write_target;
2716 u8 disable;
2717
2718 /* disable must be done via function #0 */
2719 if (PCI_FUNC(dev->devfn))
2720 return;
2721
2722 pci_read_config_byte(dev, 0xB7, &disable);
2723 if (disable & 0x02)
2724 return;
2725
2726 pci_read_config_byte(dev, 0x8E, &write_enable);
2727 pci_write_config_byte(dev, 0x8E, 0xAA);
2728 pci_read_config_byte(dev, 0x8D, &write_target);
2729 pci_write_config_byte(dev, 0x8D, 0xB7);
2730 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2731 pci_write_config_byte(dev, 0x8E, write_enable);
2732 pci_write_config_byte(dev, 0x8D, write_target);
2733
2734 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2735 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2736}
2737DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2738DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2739
2740static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2741{
2742 /* disable via firewire interface */
2743 u8 write_enable;
2744 u8 disable;
2745
2746 /* disable must be done via function #0 */
2747 if (PCI_FUNC(dev->devfn))
2748 return;
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002749 /*
Andy Lutomirski812089e2012-12-01 12:37:20 -08002750 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002751 * certain types of SD/MMC cards. Lowering the SD base
2752 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2753 *
2754 * 0x150 - SD2.0 mode enable for changing base clock
2755 * frequency to 50Mhz
2756 * 0xe1 - Base clock frequency
2757 * 0x32 - 50Mhz new clock frequency
2758 * 0xf9 - Key register for 0x150
2759 * 0xfc - key register for 0xe1
2760 */
Andy Lutomirski812089e2012-12-01 12:37:20 -08002761 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2762 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002763 pci_write_config_byte(dev, 0xf9, 0xfc);
2764 pci_write_config_byte(dev, 0x150, 0x10);
2765 pci_write_config_byte(dev, 0xf9, 0x00);
2766 pci_write_config_byte(dev, 0xfc, 0x01);
2767 pci_write_config_byte(dev, 0xe1, 0x32);
2768 pci_write_config_byte(dev, 0xfc, 0x00);
2769
2770 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2771 }
Josh Boyer3e309cd2011-10-05 11:44:50 -04002772
2773 pci_read_config_byte(dev, 0xCB, &disable);
2774
2775 if (disable & 0x02)
2776 return;
2777
2778 pci_read_config_byte(dev, 0xCA, &write_enable);
2779 pci_write_config_byte(dev, 0xCA, 0x57);
2780 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2781 pci_write_config_byte(dev, 0xCA, write_enable);
2782
2783 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2784 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2785
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002786}
2787DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2788DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
Andy Lutomirski812089e2012-12-01 12:37:20 -08002789DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2790DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
Manoj Iyerbe98ca62011-05-26 11:19:05 -05002791DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2792DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002793#endif /*CONFIG_MMC_RICOH_MMC*/
2794
Suresh Siddhad3f13812011-08-23 17:05:25 -07002795#ifdef CONFIG_DMAR_TABLE
Suresh Siddha254e4202010-12-06 12:26:30 -08002796#define VTUNCERRMSK_REG 0x1ac
2797#define VTD_MSK_SPEC_ERRORS (1 << 31)
2798/*
2799 * This is a quirk for masking vt-d spec defined errors to platform error
2800 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2801 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2802 * on the RAS config settings of the platform) when a vt-d fault happens.
2803 * The resulting SMI caused the system to hang.
2804 *
2805 * VT-d spec related errors are already handled by the VT-d OS code, so no
2806 * need to report the same error through other channels.
2807 */
2808static void vtd_mask_spec_errors(struct pci_dev *dev)
2809{
2810 u32 word;
2811
2812 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2813 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2814}
2815DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2816DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2817#endif
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002818
Bill Pemberton15856ad2012-11-21 15:35:00 -05002819static void fixup_ti816x_class(struct pci_dev *dev)
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302820{
2821 /* TI 816x devices do not have class code set when in PCIe boot mode */
Yinghai Lu40c96232012-02-23 23:46:58 -08002822 dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
2823 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302824}
Yinghai Lu40c96232012-02-23 23:46:58 -08002825DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2826 PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302827
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002828/* Some PCIe devices do not work reliably with the claimed maximum
2829 * payload size supported.
2830 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002831static void fixup_mpss_256(struct pci_dev *dev)
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002832{
2833 dev->pcie_mpss = 1; /* 256 bytes */
2834}
2835DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2836 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2837DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2838 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2839DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2840 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2841
Jon Masond387a8d2011-10-14 14:56:13 -05002842/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2843 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2844 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2845 * until all of the devices are discovered and buses walked, read completion
2846 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2847 * it is possible to hotplug a device with MPS of 256B.
2848 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002849static void quirk_intel_mc_errata(struct pci_dev *dev)
Jon Masond387a8d2011-10-14 14:56:13 -05002850{
2851 int err;
2852 u16 rcc;
2853
2854 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
2855 return;
2856
2857 /* Intel errata specifies bits to change but does not say what they are.
2858 * Keeping them magical until such time as the registers and values can
2859 * be explained.
2860 */
2861 err = pci_read_config_word(dev, 0x48, &rcc);
2862 if (err) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002863 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002864 return;
2865 }
2866
2867 if (!(rcc & (1 << 10)))
2868 return;
2869
2870 rcc &= ~(1 << 10);
2871
2872 err = pci_write_config_word(dev, 0x48, rcc);
2873 if (err) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002874 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002875 return;
2876 }
2877
Ryan Desfosses227f0642014-04-18 20:13:50 -04002878 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002879}
2880/* Intel 5000 series memory controllers and ports 2-7 */
2881DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2882DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2883DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2884DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2885DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2886DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2887DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2888DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2889DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2890DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2891DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2895/* Intel 5100 series memory controllers and ports 2-7 */
2896DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2897DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2899DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2900DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2904DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2906DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2907
Arjan van de Ven32098742012-01-30 20:52:07 -08002908
Jon Mason12b03182013-05-06 08:03:33 +00002909/*
2910 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2911 * work around this, query the size it should be configured to by the device and
2912 * modify the resource end to correspond to this new size.
2913 */
2914static void quirk_intel_ntb(struct pci_dev *dev)
2915{
2916 int rc;
2917 u8 val;
2918
2919 rc = pci_read_config_byte(dev, 0x00D0, &val);
2920 if (rc)
2921 return;
2922
2923 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2924
2925 rc = pci_read_config_byte(dev, 0x00D1, &val);
2926 if (rc)
2927 return;
2928
2929 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2930}
2931DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
2932DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
2933
Myron Stowe2729d5b2012-07-09 15:36:02 -06002934static ktime_t fixup_debug_start(struct pci_dev *dev,
2935 void (*fn)(struct pci_dev *dev))
Arjan van de Ven32098742012-01-30 20:52:07 -08002936{
Myron Stowe2729d5b2012-07-09 15:36:02 -06002937 ktime_t calltime = ktime_set(0, 0);
2938
2939 dev_dbg(&dev->dev, "calling %pF\n", fn);
2940 if (initcall_debug) {
2941 pr_debug("calling %pF @ %i for %s\n",
2942 fn, task_pid_nr(current), dev_name(&dev->dev));
2943 calltime = ktime_get();
2944 }
2945
2946 return calltime;
2947}
2948
2949static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
2950 void (*fn)(struct pci_dev *dev))
2951{
2952 ktime_t delta, rettime;
Arjan van de Ven32098742012-01-30 20:52:07 -08002953 unsigned long long duration;
2954
Myron Stowe2729d5b2012-07-09 15:36:02 -06002955 if (initcall_debug) {
2956 rettime = ktime_get();
2957 delta = ktime_sub(rettime, calltime);
2958 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
2959 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
2960 fn, duration, dev_name(&dev->dev));
2961 }
Arjan van de Ven32098742012-01-30 20:52:07 -08002962}
2963
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002964/*
2965 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2966 * even though no one is handling them (f.e. i915 driver is never loaded).
2967 * Additionally the interrupt destination is not set up properly
2968 * and the interrupt ends up -somewhere-.
2969 *
2970 * These spurious interrupts are "sticky" and the kernel disables
2971 * the (shared) interrupt line after 100.000+ generated interrupts.
2972 *
2973 * Fix it by disabling the still enabled interrupts.
2974 * This resolves crashes often seen on monitor unplug.
2975 */
2976#define I915_DEIER_REG 0x4400c
Bill Pemberton15856ad2012-11-21 15:35:00 -05002977static void disable_igfx_irq(struct pci_dev *dev)
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002978{
2979 void __iomem *regs = pci_iomap(dev, 0, 0);
2980 if (regs == NULL) {
2981 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
2982 return;
2983 }
2984
2985 /* Check if any interrupt line is still enabled */
2986 if (readl(regs + I915_DEIER_REG) != 0) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002987 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002988
2989 writel(0, regs + I915_DEIER_REG);
2990 }
2991
2992 pci_iounmap(dev, regs);
2993}
2994DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
2995DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
Thomas Jarosch7c821262014-04-07 15:10:32 +02002996DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002997
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002998/*
Todd E Brandtb8cac702013-09-10 16:10:43 -07002999 * PCI devices which are on Intel chips can skip the 10ms delay
3000 * before entering D3 mode.
3001 */
3002static void quirk_remove_d3_delay(struct pci_dev *dev)
3003{
3004 dev->d3_delay = 0;
3005}
3006DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3007DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3008DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3009DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3010DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3011DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3012DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3013DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3014DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3015DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3016DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3017DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3018DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3019DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3020
3021/*
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003022 * Some devices may pass our check in pci_intx_mask_supported if
3023 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3024 * support this feature.
3025 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05003026static void quirk_broken_intx_masking(struct pci_dev *dev)
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003027{
3028 dev->broken_intx_masking = 1;
3029}
Jan Kiszkade509f92012-06-07 10:30:59 +02003030DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
3031 quirk_broken_intx_masking);
Alex Williamson0bdb3b22012-06-07 11:01:59 -06003032DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3033 quirk_broken_intx_masking);
Alex Williamson3cb30b72014-05-01 14:36:31 -06003034/*
3035 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3036 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3037 *
3038 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3039 */
3040DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
3041 quirk_broken_intx_masking);
Gavin Shan11e42532014-09-05 15:35:30 -06003042DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3043 quirk_broken_intx_masking);
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003044
Alex Williamson587a7ba2015-01-15 18:17:12 -06003045static void quirk_no_bus_reset(struct pci_dev *dev)
3046{
3047 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3048}
3049
3050/*
3051 * Atheros AR93xx chips do not behave after a bus reset. The device will
3052 * throw a Link Down error on AER-capable systems and regardless of AER,
3053 * config space of the device is never accessible again and typically
3054 * causes the system to hang or reset when access is attempted.
3055 * http://www.spinics.net/lists/linux-pci/msg34797.html
3056 */
3057DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3058
Andreas Noever1df51722014-06-03 22:04:10 +02003059#ifdef CONFIG_ACPI
3060/*
3061 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3062 *
3063 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3064 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3065 * be present after resume if a device was plugged in before suspend.
3066 *
3067 * The thunderbolt controller consists of a pcie switch with downstream
3068 * bridges leading to the NHI and to the tunnel pci bridges.
3069 *
3070 * This quirk cuts power to the whole chip. Therefore we have to apply it
3071 * during suspend_noirq of the upstream bridge.
3072 *
3073 * Power is automagically restored before resume. No action is needed.
3074 */
3075static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3076{
3077 acpi_handle bridge, SXIO, SXFP, SXLV;
3078
3079 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3080 return;
3081 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3082 return;
3083 bridge = ACPI_HANDLE(&dev->dev);
3084 if (!bridge)
3085 return;
3086 /*
3087 * SXIO and SXLV are present only on machines requiring this quirk.
3088 * TB bridges in external devices might have the same device id as those
3089 * on the host, but they will not have the associated ACPI methods. This
3090 * implicitly checks that we are at the right bridge.
3091 */
3092 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3093 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3094 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3095 return;
3096 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3097
3098 /* magic sequence */
3099 acpi_execute_simple_method(SXIO, NULL, 1);
3100 acpi_execute_simple_method(SXFP, NULL, 0);
3101 msleep(300);
3102 acpi_execute_simple_method(SXLV, NULL, 0);
3103 acpi_execute_simple_method(SXIO, NULL, 0);
3104 acpi_execute_simple_method(SXLV, NULL, 0);
3105}
3106DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
3107 quirk_apple_poweroff_thunderbolt);
3108
3109/*
3110 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3111 *
3112 * During suspend the thunderbolt controller is reset and all pci
3113 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3114 * during resume. We have to manually wait for the NHI since there is
3115 * no parent child relationship between the NHI and the tunneled
3116 * bridges.
3117 */
3118static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3119{
3120 struct pci_dev *sibling = NULL;
3121 struct pci_dev *nhi = NULL;
3122
3123 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3124 return;
3125 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3126 return;
3127 /*
3128 * Find the NHI and confirm that we are a bridge on the tb host
3129 * controller and not on a tb endpoint.
3130 */
3131 sibling = pci_get_slot(dev->bus, 0x0);
3132 if (sibling == dev)
3133 goto out; /* we are the downstream bridge to the NHI */
3134 if (!sibling || !sibling->subordinate)
3135 goto out;
3136 nhi = pci_get_slot(sibling->subordinate, 0x0);
3137 if (!nhi)
3138 goto out;
3139 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3140 || (nhi->device != 0x1547 && nhi->device != 0x156c)
3141 || nhi->subsystem_vendor != 0x2222
3142 || nhi->subsystem_device != 0x1111)
3143 goto out;
3144 dev_info(&dev->dev, "quirk: wating for thunderbolt to reestablish pci tunnels...\n");
3145 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3146out:
3147 pci_dev_put(nhi);
3148 pci_dev_put(sibling);
3149}
3150DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
3151 quirk_apple_wait_for_thunderbolt);
3152DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
3153 quirk_apple_wait_for_thunderbolt);
3154#endif
3155
Jesse Barnesbfb0f332008-10-27 17:50:21 -07003156static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3157 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003158{
Myron Stowe2729d5b2012-07-09 15:36:02 -06003159 ktime_t calltime;
3160
Yinghai Luf4ca5c62012-02-23 23:46:49 -08003161 for (; f < end; f++)
3162 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3163 f->class == (u32) PCI_ANY_ID) &&
3164 (f->vendor == dev->vendor ||
3165 f->vendor == (u16) PCI_ANY_ID) &&
3166 (f->device == dev->device ||
3167 f->device == (u16) PCI_ANY_ID)) {
Myron Stowe2729d5b2012-07-09 15:36:02 -06003168 calltime = fixup_debug_start(dev, f->hook);
3169 f->hook(dev);
3170 fixup_debug_report(dev, calltime, f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003171 }
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003172}
3173
3174extern struct pci_fixup __start_pci_fixups_early[];
3175extern struct pci_fixup __end_pci_fixups_early[];
3176extern struct pci_fixup __start_pci_fixups_header[];
3177extern struct pci_fixup __end_pci_fixups_header[];
3178extern struct pci_fixup __start_pci_fixups_final[];
3179extern struct pci_fixup __end_pci_fixups_final[];
3180extern struct pci_fixup __start_pci_fixups_enable[];
3181extern struct pci_fixup __end_pci_fixups_enable[];
3182extern struct pci_fixup __start_pci_fixups_resume[];
3183extern struct pci_fixup __end_pci_fixups_resume[];
3184extern struct pci_fixup __start_pci_fixups_resume_early[];
3185extern struct pci_fixup __end_pci_fixups_resume_early[];
3186extern struct pci_fixup __start_pci_fixups_suspend[];
3187extern struct pci_fixup __end_pci_fixups_suspend[];
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003188extern struct pci_fixup __start_pci_fixups_suspend_late[];
3189extern struct pci_fixup __end_pci_fixups_suspend_late[];
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003190
Myron Stowe95df8b82012-07-13 14:29:00 -06003191static bool pci_apply_fixup_final_quirks;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003192
3193void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3194{
3195 struct pci_fixup *start, *end;
3196
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003197 switch (pass) {
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003198 case pci_fixup_early:
3199 start = __start_pci_fixups_early;
3200 end = __end_pci_fixups_early;
3201 break;
3202
3203 case pci_fixup_header:
3204 start = __start_pci_fixups_header;
3205 end = __end_pci_fixups_header;
3206 break;
3207
3208 case pci_fixup_final:
Myron Stowe95df8b82012-07-13 14:29:00 -06003209 if (!pci_apply_fixup_final_quirks)
3210 return;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003211 start = __start_pci_fixups_final;
3212 end = __end_pci_fixups_final;
3213 break;
3214
3215 case pci_fixup_enable:
3216 start = __start_pci_fixups_enable;
3217 end = __end_pci_fixups_enable;
3218 break;
3219
3220 case pci_fixup_resume:
3221 start = __start_pci_fixups_resume;
3222 end = __end_pci_fixups_resume;
3223 break;
3224
3225 case pci_fixup_resume_early:
3226 start = __start_pci_fixups_resume_early;
3227 end = __end_pci_fixups_resume_early;
3228 break;
3229
3230 case pci_fixup_suspend:
3231 start = __start_pci_fixups_suspend;
3232 end = __end_pci_fixups_suspend;
3233 break;
3234
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003235 case pci_fixup_suspend_late:
3236 start = __start_pci_fixups_suspend_late;
3237 end = __end_pci_fixups_suspend_late;
3238 break;
3239
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003240 default:
3241 /* stupid compiler warning, you would think with an enum... */
3242 return;
3243 }
3244 pci_do_fixups(dev, start, end);
3245}
Rafael J. Wysocki93177a72010-01-02 22:57:24 +01003246EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003247
Myron Stowe735bff12012-07-09 15:36:46 -06003248
David Woodhouse00010262009-10-12 12:50:34 +01003249static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01003250{
3251 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07003252 u8 cls = 0;
3253 u8 tmp;
3254
3255 if (pci_cache_line_size)
3256 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3257 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003258
Myron Stowe95df8b82012-07-13 14:29:00 -06003259 pci_apply_fixup_final_quirks = true;
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04003260 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01003261 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07003262 /*
3263 * If arch hasn't set it explicitly yet, use the CLS
3264 * value shared by all PCI devices. If there's a
3265 * mismatch, fall back to the default value.
3266 */
3267 if (!pci_cache_line_size) {
3268 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3269 if (!cls)
3270 cls = tmp;
3271 if (!tmp || cls == tmp)
3272 continue;
3273
Ryan Desfosses227f0642014-04-18 20:13:50 -04003274 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3275 cls << 2, tmp << 2,
Jesse Barnesac1aa472009-10-26 13:20:44 -07003276 pci_dfl_cache_line_size << 2);
3277 pci_cache_line_size = pci_dfl_cache_line_size;
3278 }
3279 }
Myron Stowe735bff12012-07-09 15:36:46 -06003280
Jesse Barnesac1aa472009-10-26 13:20:44 -07003281 if (!pci_cache_line_size) {
3282 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3283 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05303284 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01003285 }
3286
3287 return 0;
3288}
3289
David Woodhousecf6f3bf2009-10-12 12:51:22 +01003290fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003291
3292/*
3293 * Followings are device-specific reset methods which can be used to
3294 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3295 * not available.
3296 */
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003297static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
3298{
3299 int pos;
3300
3301 /* only implement PCI_CLASS_SERIAL_USB at present */
3302 if (dev->class == PCI_CLASS_SERIAL_USB) {
3303 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
3304 if (!pos)
3305 return -ENOTTY;
3306
3307 if (probe)
3308 return 0;
3309
3310 pci_write_config_byte(dev, pos + 0x4, 1);
3311 msleep(100);
3312
3313 return 0;
3314 } else {
3315 return -ENOTTY;
3316 }
3317}
3318
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003319static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3320{
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003321 /*
3322 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3323 *
3324 * The 82599 supports FLR on VFs, but FLR support is reported only
3325 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3326 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3327 */
3328
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003329 if (probe)
3330 return 0;
3331
Casey Leedom4d708ab2013-08-06 15:48:39 +05303332 if (!pci_wait_for_pending_transaction(dev))
3333 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003334
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003335 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3336
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003337 msleep(100);
3338
3339 return 0;
3340}
3341
Xudong Haodf558de2012-04-27 09:16:46 -06003342#include "../gpu/drm/i915/i915_reg.h"
3343#define MSG_CTL 0x45010
3344#define NSDE_PWR_STATE 0xd0100
3345#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3346
3347static int reset_ivb_igd(struct pci_dev *dev, int probe)
3348{
3349 void __iomem *mmio_base;
3350 unsigned long timeout;
3351 u32 val;
3352
3353 if (probe)
3354 return 0;
3355
3356 mmio_base = pci_iomap(dev, 0, 0);
3357 if (!mmio_base)
3358 return -ENOMEM;
3359
3360 iowrite32(0x00000002, mmio_base + MSG_CTL);
3361
3362 /*
3363 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3364 * driver loaded sets the right bits. However, this's a reset and
3365 * the bits have been set by i915 previously, so we clobber
3366 * SOUTH_CHICKEN2 register directly here.
3367 */
3368 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3369
3370 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3371 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3372
3373 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3374 do {
3375 val = ioread32(mmio_base + PCH_PP_STATUS);
3376 if ((val & 0xb0000000) == 0)
3377 goto reset_complete;
3378 msleep(10);
3379 } while (time_before(jiffies, timeout));
3380 dev_warn(&dev->dev, "timeout during reset\n");
3381
3382reset_complete:
3383 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3384
3385 pci_iounmap(dev, mmio_base);
3386 return 0;
3387}
3388
Casey Leedom2c6217e2013-08-06 15:48:37 +05303389/*
3390 * Device-specific reset method for Chelsio T4-based adapters.
3391 */
3392static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3393{
3394 u16 old_command;
3395 u16 msix_flags;
3396
3397 /*
3398 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3399 * that we have no device-specific reset method.
3400 */
3401 if ((dev->device & 0xf000) != 0x4000)
3402 return -ENOTTY;
3403
3404 /*
3405 * If this is the "probe" phase, return 0 indicating that we can
3406 * reset this device.
3407 */
3408 if (probe)
3409 return 0;
3410
3411 /*
3412 * T4 can wedge if there are DMAs in flight within the chip and Bus
3413 * Master has been disabled. We need to have it on till the Function
3414 * Level Reset completes. (BUS_MASTER is disabled in
3415 * pci_reset_function()).
3416 */
3417 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3418 pci_write_config_word(dev, PCI_COMMAND,
3419 old_command | PCI_COMMAND_MASTER);
3420
3421 /*
3422 * Perform the actual device function reset, saving and restoring
3423 * configuration information around the reset.
3424 */
3425 pci_save_state(dev);
3426
3427 /*
3428 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3429 * are disabled when an MSI-X interrupt message needs to be delivered.
3430 * So we briefly re-enable MSI-X interrupts for the duration of the
3431 * FLR. The pci_restore_state() below will restore the original
3432 * MSI-X state.
3433 */
3434 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3435 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3436 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3437 msix_flags |
3438 PCI_MSIX_FLAGS_ENABLE |
3439 PCI_MSIX_FLAGS_MASKALL);
3440
3441 /*
3442 * Start of pcie_flr() code sequence. This reset code is a copy of
3443 * the guts of pcie_flr() because that's not an exported function.
3444 */
3445
3446 if (!pci_wait_for_pending_transaction(dev))
3447 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3448
3449 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3450 msleep(100);
3451
3452 /*
3453 * End of pcie_flr() code sequence.
3454 */
3455
3456 /*
3457 * Restore the configuration information (BAR values, etc.) including
3458 * the original PCI Configuration Space Command word, and return
3459 * success.
3460 */
3461 pci_restore_state(dev);
3462 pci_write_config_word(dev, PCI_COMMAND, old_command);
3463 return 0;
3464}
3465
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003466#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
Xudong Haodf558de2012-04-27 09:16:46 -06003467#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3468#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003469
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003470static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003471 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3472 reset_intel_82599_sfp_virtfn },
Xudong Haodf558de2012-04-27 09:16:46 -06003473 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3474 reset_ivb_igd },
3475 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3476 reset_ivb_igd },
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003477 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
3478 reset_intel_generic_dev },
Casey Leedom2c6217e2013-08-06 15:48:37 +05303479 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3480 reset_chelsio_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003481 { 0 }
3482};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003483
Xudong Haodf558de2012-04-27 09:16:46 -06003484/*
3485 * These device-specific reset methods are here rather than in a driver
3486 * because when a host assigns a device to a guest VM, the host may need
3487 * to reset the device but probably doesn't have a driver for it.
3488 */
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003489int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3490{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08003491 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003492
3493 for (i = pci_dev_reset_methods; i->reset; i++) {
3494 if ((i->vendor == dev->vendor ||
3495 i->vendor == (u16)PCI_ANY_ID) &&
3496 (i->device == dev->device ||
3497 i->device == (u16)PCI_ANY_ID))
3498 return i->reset(dev, probe);
3499 }
3500
3501 return -ENOTTY;
3502}
Alex Williamson12ea6ca2012-06-11 05:26:55 +00003503
Alex Williamsonec637fb2014-05-22 17:07:49 -06003504static void quirk_dma_func0_alias(struct pci_dev *dev)
3505{
3506 if (PCI_FUNC(dev->devfn) != 0) {
3507 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
3508 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3509 }
3510}
3511
3512/*
3513 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3514 *
3515 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3516 */
3517DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3518DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3519
Alex Williamsoncc346a42014-05-28 14:54:00 -06003520static void quirk_dma_func1_alias(struct pci_dev *dev)
3521{
3522 if (PCI_FUNC(dev->devfn) != 1) {
3523 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
3524 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3525 }
3526}
3527
3528/*
3529 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3530 * SKUs function 1 is present and is a legacy IDE controller, in other
3531 * SKUs this function is not present, making this a ghost requester.
3532 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3533 */
3534DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3535 quirk_dma_func1_alias);
3536/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3537DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3538 quirk_dma_func1_alias);
3539/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3540DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3541 quirk_dma_func1_alias);
3542/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3543DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3544 quirk_dma_func1_alias);
3545/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3546DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3547 quirk_dma_func1_alias);
3548/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3549DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3550 quirk_dma_func1_alias);
Jérôme Carreteroc2e0fb92014-06-03 15:41:56 -04003551DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3552 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003553/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3554DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3555 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3556 quirk_dma_func1_alias);
3557
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003558/*
3559 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3560 * using the wrong DMA alias for the device. Some of these devices can be
3561 * used as either forward or reverse bridges, so we need to test whether the
3562 * device is operating in the correct mode. We could probably apply this
3563 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3564 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3565 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3566 */
3567static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3568{
3569 if (!pci_is_root_bus(pdev->bus) &&
3570 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3571 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3572 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3573 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3574}
3575/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3576DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3577 quirk_use_pcie_bridge_dma_alias);
3578/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3579DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
Alex Williamson98ca50d2014-06-09 12:43:25 -06003580/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3581DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
Alex Williamson8ab4abb2014-07-05 15:26:52 -06003582/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3583DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003584
Alex Williamson15b100d2013-06-27 16:40:00 -06003585/*
3586 * AMD has indicated that the devices below do not support peer-to-peer
3587 * in any system where they are found in the southbridge with an AMD
3588 * IOMMU in the system. Multifunction devices that do not support
3589 * peer-to-peer between functions can claim to support a subset of ACS.
3590 * Such devices effectively enable request redirect (RR) and completion
3591 * redirect (CR) since all transactions are redirected to the upstream
3592 * root complex.
3593 *
3594 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
3595 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
3596 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
3597 *
3598 * 1002:4385 SBx00 SMBus Controller
3599 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
3600 * 1002:4383 SBx00 Azalia (Intel HDA)
3601 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
3602 * 1002:4384 SBx00 PCI to PCI Bridge
3603 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
Marti Raudsepp3587e622014-10-02 08:50:31 -06003604 *
3605 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
3606 *
3607 * 1022:780f [AMD] FCH PCI Bridge
3608 * 1022:7809 [AMD] FCH USB OHCI Controller
Alex Williamson15b100d2013-06-27 16:40:00 -06003609 */
3610static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
3611{
3612#ifdef CONFIG_ACPI
3613 struct acpi_table_header *header = NULL;
3614 acpi_status status;
3615
3616 /* Targeting multifunction devices on the SB (appears on root bus) */
3617 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
3618 return -ENODEV;
3619
3620 /* The IVRS table describes the AMD IOMMU */
3621 status = acpi_get_table("IVRS", 0, &header);
3622 if (ACPI_FAILURE(status))
3623 return -ENODEV;
3624
3625 /* Filter out flags not applicable to multifunction */
3626 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
3627
3628 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
3629#else
3630 return -ENODEV;
3631#endif
3632}
3633
Alex Williamsond99321b2014-02-03 14:27:46 -07003634/*
3635 * Many Intel PCH root ports do provide ACS-like features to disable peer
3636 * transactions and validate bus numbers in requests, but do not provide an
3637 * actual PCIe ACS capability. This is the list of device IDs known to fall
3638 * into that category as provided by Intel in Red Hat bugzilla 1037684.
3639 */
3640static const u16 pci_quirk_intel_pch_acs_ids[] = {
3641 /* Ibexpeak PCH */
3642 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
3643 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
3644 /* Cougarpoint PCH */
3645 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
3646 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
3647 /* Pantherpoint PCH */
3648 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
3649 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
3650 /* Lynxpoint-H PCH */
3651 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
3652 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
3653 /* Lynxpoint-LP PCH */
3654 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
3655 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
3656 /* Wildcat PCH */
3657 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
3658 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
Alex Williamson1a30fd02014-03-31 12:21:38 -06003659 /* Patsburg (X79) PCH */
3660 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
Alex Williamsond99321b2014-02-03 14:27:46 -07003661};
3662
3663static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
3664{
3665 int i;
3666
3667 /* Filter out a few obvious non-matches first */
3668 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
3669 return false;
3670
3671 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
3672 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
3673 return true;
3674
3675 return false;
3676}
3677
3678#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
3679
3680static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
3681{
3682 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
3683 INTEL_PCH_ACS_FLAGS : 0;
3684
3685 if (!pci_quirk_intel_pch_acs_match(dev))
3686 return -ENOTTY;
3687
3688 return acs_flags & ~flags ? 0 : 1;
3689}
3690
Alex Williamson100ebb22014-09-26 17:07:59 -06003691static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
Alex Williamson89b51cb2014-09-17 08:59:36 -06003692{
3693 /*
3694 * SV, TB, and UF are not relevant to multifunction endpoints.
3695 *
Alex Williamson100ebb22014-09-26 17:07:59 -06003696 * Multifunction devices are only required to implement RR, CR, and DT
3697 * in their ACS capability if they support peer-to-peer transactions.
3698 * Devices matching this quirk have been verified by the vendor to not
3699 * perform peer-to-peer with other functions, allowing us to mask out
3700 * these bits as if they were unimplemented in the ACS capability.
Alex Williamson89b51cb2014-09-17 08:59:36 -06003701 */
3702 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
3703 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
3704
3705 return acs_flags ? 0 : 1;
3706}
3707
Alex Williamsonad805752012-06-11 05:27:07 +00003708static const struct pci_dev_acs_enabled {
3709 u16 vendor;
3710 u16 device;
3711 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3712} pci_dev_acs_enabled[] = {
Alex Williamson15b100d2013-06-27 16:40:00 -06003713 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
3714 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
3715 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
3716 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
3717 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
3718 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
Marti Raudsepp3587e622014-10-02 08:50:31 -06003719 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
3720 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
Alex Williamson100ebb22014-09-26 17:07:59 -06003721 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
3722 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
3723 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
3724 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
3725 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
3726 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
3727 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
3728 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
3729 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
3730 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
3731 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
3732 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
3733 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
3734 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
3735 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
3736 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
3737 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
3738 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
3739 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
3740 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
3741 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
3742 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
Alex Williamsond99321b2014-02-03 14:27:46 -07003743 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
Alex Williamsonad805752012-06-11 05:27:07 +00003744 { 0 }
3745};
3746
3747int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3748{
3749 const struct pci_dev_acs_enabled *i;
3750 int ret;
3751
3752 /*
3753 * Allow devices that do not expose standard PCIe ACS capabilities
3754 * or control to indicate their support here. Multi-function express
3755 * devices which do not allow internal peer-to-peer between functions,
3756 * but do not implement PCIe ACS may wish to return true here.
3757 */
3758 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
3759 if ((i->vendor == dev->vendor ||
3760 i->vendor == (u16)PCI_ANY_ID) &&
3761 (i->device == dev->device ||
3762 i->device == (u16)PCI_ANY_ID)) {
3763 ret = i->acs_enabled(dev, acs_flags);
3764 if (ret >= 0)
3765 return ret;
3766 }
3767 }
3768
3769 return -ENOTTY;
3770}
Alex Williamson2c744242014-02-03 14:27:33 -07003771
Alex Williamsond99321b2014-02-03 14:27:46 -07003772/* Config space offset of Root Complex Base Address register */
3773#define INTEL_LPC_RCBA_REG 0xf0
3774/* 31:14 RCBA address */
3775#define INTEL_LPC_RCBA_MASK 0xffffc000
3776/* RCBA Enable */
3777#define INTEL_LPC_RCBA_ENABLE (1 << 0)
3778
3779/* Backbone Scratch Pad Register */
3780#define INTEL_BSPR_REG 0x1104
3781/* Backbone Peer Non-Posted Disable */
3782#define INTEL_BSPR_REG_BPNPD (1 << 8)
3783/* Backbone Peer Posted Disable */
3784#define INTEL_BSPR_REG_BPPD (1 << 9)
3785
3786/* Upstream Peer Decode Configuration Register */
3787#define INTEL_UPDCR_REG 0x1114
3788/* 5:0 Peer Decode Enable bits */
3789#define INTEL_UPDCR_REG_MASK 0x3f
3790
3791static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
3792{
3793 u32 rcba, bspr, updcr;
3794 void __iomem *rcba_mem;
3795
3796 /*
3797 * Read the RCBA register from the LPC (D31:F0). PCH root ports
3798 * are D28:F* and therefore get probed before LPC, thus we can't
3799 * use pci_get_slot/pci_read_config_dword here.
3800 */
3801 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
3802 INTEL_LPC_RCBA_REG, &rcba);
3803 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
3804 return -EINVAL;
3805
3806 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
3807 PAGE_ALIGN(INTEL_UPDCR_REG));
3808 if (!rcba_mem)
3809 return -ENOMEM;
3810
3811 /*
3812 * The BSPR can disallow peer cycles, but it's set by soft strap and
3813 * therefore read-only. If both posted and non-posted peer cycles are
3814 * disallowed, we're ok. If either are allowed, then we need to use
3815 * the UPDCR to disable peer decodes for each port. This provides the
3816 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
3817 */
3818 bspr = readl(rcba_mem + INTEL_BSPR_REG);
3819 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
3820 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
3821 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
3822 if (updcr & INTEL_UPDCR_REG_MASK) {
3823 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
3824 updcr &= ~INTEL_UPDCR_REG_MASK;
3825 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
3826 }
3827 }
3828
3829 iounmap(rcba_mem);
3830 return 0;
3831}
3832
3833/* Miscellaneous Port Configuration register */
3834#define INTEL_MPC_REG 0xd8
3835/* MPC: Invalid Receive Bus Number Check Enable */
3836#define INTEL_MPC_REG_IRBNCE (1 << 26)
3837
3838static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
3839{
3840 u32 mpc;
3841
3842 /*
3843 * When enabled, the IRBNCE bit of the MPC register enables the
3844 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
3845 * ensures that requester IDs fall within the bus number range
3846 * of the bridge. Enable if not already.
3847 */
3848 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
3849 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
3850 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
3851 mpc |= INTEL_MPC_REG_IRBNCE;
3852 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
3853 }
3854}
3855
3856static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
3857{
3858 if (!pci_quirk_intel_pch_acs_match(dev))
3859 return -ENOTTY;
3860
3861 if (pci_quirk_enable_intel_lpc_acs(dev)) {
3862 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
3863 return 0;
3864 }
3865
3866 pci_quirk_enable_intel_rp_mpc_acs(dev);
3867
3868 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
3869
3870 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
3871
3872 return 0;
3873}
3874
Alex Williamson2c744242014-02-03 14:27:33 -07003875static const struct pci_dev_enable_acs {
3876 u16 vendor;
3877 u16 device;
3878 int (*enable_acs)(struct pci_dev *dev);
3879} pci_dev_enable_acs[] = {
Alex Williamsond99321b2014-02-03 14:27:46 -07003880 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
Alex Williamson2c744242014-02-03 14:27:33 -07003881 { 0 }
3882};
3883
3884void pci_dev_specific_enable_acs(struct pci_dev *dev)
3885{
3886 const struct pci_dev_enable_acs *i;
3887 int ret;
3888
3889 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
3890 if ((i->vendor == dev->vendor ||
3891 i->vendor == (u16)PCI_ANY_ID) &&
3892 (i->device == dev->device ||
3893 i->device == (u16)PCI_ANY_ID)) {
3894 ret = i->enable_acs(dev);
3895 if (ret >= 0)
3896 return;
3897 }
3898 }
3899}