blob: 8c2a3d4d638cd13b53605dcd9ac22ecfc5da71ac [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Jerome Glissec010f802009-09-30 22:09:06 +020028/* RS600 / Radeon X1250/X1270 integrated GPU
29 *
30 * This file gather function specific to RS600 which is the IGP of
31 * the X1250/X1270 family supporting intel CPU (while RS690/RS740
32 * is the X1250/X1270 supporting AMD CPU). The display engine are
33 * the avivo one, bios is an atombios, 3D block are the one of the
34 * R4XX family. The GART is different from the RS400 one and is very
35 * close to the one of the R600 family (R600 likely being an evolution
36 * of the RS600 GART block).
37 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "drmP.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000040#include "radeon_asic.h"
Jerome Glissec010f802009-09-30 22:09:06 +020041#include "atom.h"
42#include "rs600d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
Dave Airlie3f7dc91a2009-08-27 11:10:15 +100044#include "rs600_reg_safe.h"
45
Jerome Glisse771fe6b2009-06-05 14:42:42 +020046void rs600_gpu_init(struct radeon_device *rdev);
47int rs600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048
Alex Deucher3ae19b72012-02-23 17:53:37 -050049void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
50{
51 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
52 int i;
53
54 if (RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset) & AVIVO_CRTC_EN) {
55 for (i = 0; i < rdev->usec_timeout; i++) {
56 if (!(RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK))
57 break;
58 udelay(1);
59 }
60 for (i = 0; i < rdev->usec_timeout; i++) {
61 if (RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK)
62 break;
63 udelay(1);
64 }
65 }
66}
67
Alex Deucher6f34be52010-11-21 10:59:01 -050068void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
69{
Alex Deucher6f34be52010-11-21 10:59:01 -050070 /* enable the pflip int */
71 radeon_irq_kms_pflip_irq_get(rdev, crtc);
72}
73
74void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
75{
76 /* disable the pflip int */
77 radeon_irq_kms_pflip_irq_put(rdev, crtc);
78}
79
80u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
81{
82 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
83 u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -050084 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -050085
86 /* Lock the graphics update lock */
87 tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
88 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
89
90 /* update the scanout addresses */
91 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
92 (u32)crtc_base);
93 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
94 (u32)crtc_base);
95
96 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -050097 for (i = 0; i < rdev->usec_timeout; i++) {
98 if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
99 break;
100 udelay(1);
101 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500102 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
103
104 /* Unlock the lock, so double-buffering can take place inside vblank */
105 tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
106 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
107
108 /* Return current update_pending status: */
109 return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
110}
111
Alex Deucher49e02b72010-04-23 17:57:27 -0400112void rs600_pm_misc(struct radeon_device *rdev)
113{
Alex Deucher49e02b72010-04-23 17:57:27 -0400114 int requested_index = rdev->pm.requested_power_state_index;
115 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
116 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
117 u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
Alex Deucher536fcd52010-04-29 16:33:38 -0400118 u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
Alex Deucher49e02b72010-04-23 17:57:27 -0400119
120 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
121 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
122 tmp = RREG32(voltage->gpio.reg);
123 if (voltage->active_high)
124 tmp |= voltage->gpio.mask;
125 else
126 tmp &= ~(voltage->gpio.mask);
127 WREG32(voltage->gpio.reg, tmp);
128 if (voltage->delay)
129 udelay(voltage->delay);
130 } else {
131 tmp = RREG32(voltage->gpio.reg);
132 if (voltage->active_high)
133 tmp &= ~voltage->gpio.mask;
134 else
135 tmp |= voltage->gpio.mask;
136 WREG32(voltage->gpio.reg, tmp);
137 if (voltage->delay)
138 udelay(voltage->delay);
139 }
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400140 } else if (voltage->type == VOLTAGE_VDDC)
Alex Deucher8a83ec52011-04-12 14:49:23 -0400141 radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher49e02b72010-04-23 17:57:27 -0400142
143 dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
144 dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
145 dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
146 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
147 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
148 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
149 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
150 } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
151 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
152 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
153 }
154 } else {
155 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
156 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
157 }
158 WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
159
160 dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
161 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
162 dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
163 if (voltage->delay) {
164 dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
165 dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
166 } else
167 dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
168 } else
169 dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
170 WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
171
172 hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
173 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
174 hdp_dyn_cntl &= ~HDP_FORCEON;
175 else
176 hdp_dyn_cntl |= HDP_FORCEON;
177 WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
Alex Deucher536fcd52010-04-29 16:33:38 -0400178#if 0
179 /* mc_host_dyn seems to cause hangs from time to time */
Alex Deucher49e02b72010-04-23 17:57:27 -0400180 mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
181 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
182 mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
183 else
184 mc_host_dyn_cntl |= MC_HOST_FORCEON;
185 WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
Alex Deucher536fcd52010-04-29 16:33:38 -0400186#endif
187 dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
188 if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
189 dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
190 else
191 dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
192 WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
Alex Deucher49e02b72010-04-23 17:57:27 -0400193
194 /* set pcie lanes */
195 if ((rdev->flags & RADEON_IS_PCIE) &&
196 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500197 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400198 (ps->pcie_lanes !=
199 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
200 radeon_set_pcie_lanes(rdev,
201 ps->pcie_lanes);
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400202 DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400203 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400204}
205
206void rs600_pm_prepare(struct radeon_device *rdev)
207{
208 struct drm_device *ddev = rdev->ddev;
209 struct drm_crtc *crtc;
210 struct radeon_crtc *radeon_crtc;
211 u32 tmp;
212
213 /* disable any active CRTCs */
214 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
215 radeon_crtc = to_radeon_crtc(crtc);
216 if (radeon_crtc->enabled) {
217 tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
218 tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
219 WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
220 }
221 }
222}
223
224void rs600_pm_finish(struct radeon_device *rdev)
225{
226 struct drm_device *ddev = rdev->ddev;
227 struct drm_crtc *crtc;
228 struct radeon_crtc *radeon_crtc;
229 u32 tmp;
230
231 /* enable any active CRTCs */
232 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
233 radeon_crtc = to_radeon_crtc(crtc);
234 if (radeon_crtc->enabled) {
235 tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
236 tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
237 WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
238 }
239 }
240}
241
Alex Deucherdcfdd402009-12-04 15:04:19 -0500242/* hpd for digital panel detect/disconnect */
243bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
244{
245 u32 tmp;
246 bool connected = false;
247
248 switch (hpd) {
249 case RADEON_HPD_1:
250 tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
251 if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
252 connected = true;
253 break;
254 case RADEON_HPD_2:
255 tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
256 if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
257 connected = true;
258 break;
259 default:
260 break;
261 }
262 return connected;
263}
264
265void rs600_hpd_set_polarity(struct radeon_device *rdev,
266 enum radeon_hpd_id hpd)
267{
268 u32 tmp;
269 bool connected = rs600_hpd_sense(rdev, hpd);
270
271 switch (hpd) {
272 case RADEON_HPD_1:
273 tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
274 if (connected)
275 tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
276 else
277 tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
278 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
279 break;
280 case RADEON_HPD_2:
281 tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
282 if (connected)
283 tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
284 else
285 tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
286 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
287 break;
288 default:
289 break;
290 }
291}
292
293void rs600_hpd_init(struct radeon_device *rdev)
294{
295 struct drm_device *dev = rdev->ddev;
296 struct drm_connector *connector;
297
298 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
299 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
300 switch (radeon_connector->hpd.hpd) {
301 case RADEON_HPD_1:
302 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
303 S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
304 rdev->irq.hpd[0] = true;
305 break;
306 case RADEON_HPD_2:
307 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
308 S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
309 rdev->irq.hpd[1] = true;
310 break;
311 default:
312 break;
313 }
Alex Deucher64912e92011-11-03 11:21:39 -0400314 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500315 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100316 if (rdev->irq.installed)
317 rs600_irq_set(rdev);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500318}
319
320void rs600_hpd_fini(struct radeon_device *rdev)
321{
322 struct drm_device *dev = rdev->ddev;
323 struct drm_connector *connector;
324
325 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
326 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
327 switch (radeon_connector->hpd.hpd) {
328 case RADEON_HPD_1:
329 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
330 S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
331 rdev->irq.hpd[0] = false;
332 break;
333 case RADEON_HPD_2:
334 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
335 S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
336 rdev->irq.hpd[1] = false;
337 break;
338 default:
339 break;
340 }
341 }
342}
343
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000344int rs600_asic_reset(struct radeon_device *rdev)
345{
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000346 struct rv515_mc_save save;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500347 u32 status, tmp;
348 int ret = 0;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000349
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000350 status = RREG32(R_000E40_RBBM_STATUS);
351 if (!G_000E40_GUI_ACTIVE(status)) {
352 return 0;
353 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500354 /* Stops all mc clients */
355 rv515_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000356 status = RREG32(R_000E40_RBBM_STATUS);
357 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
358 /* stop CP */
359 WREG32(RADEON_CP_CSQ_CNTL, 0);
360 tmp = RREG32(RADEON_CP_RB_CNTL);
361 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
362 WREG32(RADEON_CP_RB_RPTR_WR, 0);
363 WREG32(RADEON_CP_RB_WPTR, 0);
364 WREG32(RADEON_CP_RB_CNTL, tmp);
365 pci_save_state(rdev->pdev);
366 /* disable bus mastering */
Michel Dänzer642ce522012-01-12 16:04:11 +0100367 pci_clear_master(rdev->pdev);
368 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000369 /* reset GA+VAP */
370 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
371 S_0000F0_SOFT_RESET_GA(1));
372 RREG32(R_0000F0_RBBM_SOFT_RESET);
373 mdelay(500);
374 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
375 mdelay(1);
376 status = RREG32(R_000E40_RBBM_STATUS);
377 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
378 /* reset CP */
379 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
380 RREG32(R_0000F0_RBBM_SOFT_RESET);
381 mdelay(500);
382 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
383 mdelay(1);
384 status = RREG32(R_000E40_RBBM_STATUS);
385 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
386 /* reset MC */
387 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
388 RREG32(R_0000F0_RBBM_SOFT_RESET);
389 mdelay(500);
390 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
391 mdelay(1);
392 status = RREG32(R_000E40_RBBM_STATUS);
393 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
394 /* restore PCI & busmastering */
395 pci_restore_state(rdev->pdev);
396 /* Check if GPU is idle */
397 if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
398 dev_err(rdev->dev, "failed to reset GPU\n");
399 rdev->gpu_lockup = true;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500400 ret = -1;
401 } else
402 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000403 rv515_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500404 return ret;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000405}
406
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407/*
408 * GART.
409 */
410void rs600_gart_tlb_flush(struct radeon_device *rdev)
411{
412 uint32_t tmp;
413
Jerome Glissec010f802009-09-30 22:09:06 +0200414 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
415 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
416 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417
Jerome Glissec010f802009-09-30 22:09:06 +0200418 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse30f69f32010-04-16 18:46:35 +0200419 tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
Jerome Glissec010f802009-09-30 22:09:06 +0200420 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200421
Jerome Glissec010f802009-09-30 22:09:06 +0200422 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
423 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
424 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
425 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426}
427
Jerome Glisse4aac0472009-09-14 18:29:49 +0200428int rs600_gart_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200429{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200430 int r;
431
Jerome Glissec9a1be92011-11-03 11:16:49 -0400432 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000433 WARN(1, "RS600 GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200434 return 0;
435 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436 /* Initialize common gart structure */
437 r = radeon_gart_init(rdev);
438 if (r) {
439 return r;
440 }
441 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200442 return radeon_gart_table_vram_alloc(rdev);
443}
444
Alex Deuchere22e6d22011-07-11 20:27:23 +0000445static int rs600_gart_enable(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200446{
Jerome Glissec010f802009-09-30 22:09:06 +0200447 u32 tmp;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200448 int r, i;
449
Jerome Glissec9a1be92011-11-03 11:16:49 -0400450 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200451 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
452 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200453 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200454 r = radeon_gart_table_vram_pin(rdev);
455 if (r)
456 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000457 radeon_gart_restore(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200458 /* Enable bus master */
Alex Deuchere22e6d22011-07-11 20:27:23 +0000459 tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
460 WREG32(RADEON_BUS_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461 /* FIXME: setup default page */
Jerome Glissec010f802009-09-30 22:09:06 +0200462 WREG32_MC(R_000100_MC_PT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500463 (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
464 S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
465
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200466 for (i = 0; i < 19; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200467 WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
Alex Deucher4f15d242009-12-05 17:55:37 -0500468 S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
469 S_00016C_SYSTEM_ACCESS_MODE_MASK(
470 V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
471 S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
472 V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
473 S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
474 S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
475 S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477 /* enable first context */
Jerome Glissec010f802009-09-30 22:09:06 +0200478 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500479 S_000102_ENABLE_PAGE_TABLE(1) |
480 S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
481
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482 /* disable all other contexts */
Alex Deucher4f15d242009-12-05 17:55:37 -0500483 for (i = 1; i < 8; i++)
Jerome Glissec010f802009-09-30 22:09:06 +0200484 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485
486 /* setup the page table */
Jerome Glissec010f802009-09-30 22:09:06 +0200487 WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
Alex Deucher4f15d242009-12-05 17:55:37 -0500488 rdev->gart.table_addr);
489 WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
490 WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
Jerome Glissec010f802009-09-30 22:09:06 +0200491 WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492
Alex Deucher4f15d242009-12-05 17:55:37 -0500493 /* System context maps to VRAM space */
494 WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
495 WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
496
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497 /* enable page tables */
Jerome Glissec010f802009-09-30 22:09:06 +0200498 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
499 WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
500 tmp = RREG32_MC(R_000009_MC_CNTL1);
501 WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502 rs600_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000503 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
504 (unsigned)(rdev->mc.gtt_size >> 20),
505 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506 rdev->gart.ready = true;
507 return 0;
508}
509
510void rs600_gart_disable(struct radeon_device *rdev)
511{
Jerome Glisse4c788672009-11-20 14:29:23 +0100512 u32 tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513
514 /* FIXME: disable out of gart access */
Jerome Glissec010f802009-09-30 22:09:06 +0200515 WREG32_MC(R_000100_MC_PT0_CNTL, 0);
516 tmp = RREG32_MC(R_000009_MC_CNTL1);
517 WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400518 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200519}
520
521void rs600_gart_fini(struct radeon_device *rdev)
522{
Jerome Glissef9274562010-03-17 14:44:29 +0000523 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200524 rs600_gart_disable(rdev);
525 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526}
527
528#define R600_PTE_VALID (1 << 0)
529#define R600_PTE_SYSTEM (1 << 1)
530#define R600_PTE_SNOOPED (1 << 2)
531#define R600_PTE_READABLE (1 << 5)
532#define R600_PTE_WRITEABLE (1 << 6)
533
534int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
535{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400536 void __iomem *ptr = (void *)rdev->gart.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537
538 if (i < 0 || i > rdev->gart.num_gpu_pages) {
539 return -EINVAL;
540 }
541 addr = addr & 0xFFFFFFFFFFFFF000ULL;
542 addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
543 addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
Benjamin Herrenschmidta0533fbf2011-07-13 06:28:12 +0000544 writeq(addr, ptr + (i * 8));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545 return 0;
546}
547
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200548int rs600_irq_set(struct radeon_device *rdev)
549{
550 uint32_t tmp = 0;
551 uint32_t mode_int = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500552 u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
553 ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
554 u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
555 ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200556
Jerome Glisse003e69f2010-01-07 15:39:14 +0100557 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000558 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100559 WREG32(R_000040_GEN_INT_CNTL, 0);
560 return -EINVAL;
561 }
Alex Deucher1b370782011-11-17 20:13:28 -0500562 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
Jerome Glissec010f802009-09-30 22:09:06 +0200563 tmp |= S_000040_SW_INT_EN(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200564 }
Alex Deucher2031f772010-04-22 12:52:11 -0400565 if (rdev->irq.gui_idle) {
566 tmp |= S_000040_GUI_IDLE(1);
567 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500568 if (rdev->irq.crtc_vblank_int[0] ||
569 rdev->irq.pflip[0]) {
Jerome Glissec010f802009-09-30 22:09:06 +0200570 mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200571 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500572 if (rdev->irq.crtc_vblank_int[1] ||
573 rdev->irq.pflip[1]) {
Jerome Glissec010f802009-09-30 22:09:06 +0200574 mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200575 }
Alex Deucherdcfdd402009-12-04 15:04:19 -0500576 if (rdev->irq.hpd[0]) {
577 hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
578 }
579 if (rdev->irq.hpd[1]) {
580 hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
581 }
Jerome Glissec010f802009-09-30 22:09:06 +0200582 WREG32(R_000040_GEN_INT_CNTL, tmp);
583 WREG32(R_006540_DxMODE_INT_MASK, mode_int);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500584 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
585 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200586 return 0;
587}
588
Alex Deucher6f34be52010-11-21 10:59:01 -0500589static inline u32 rs600_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200590{
Jerome Glisse01ceae82009-10-07 11:08:22 +0200591 uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
Alex Deucher2031f772010-04-22 12:52:11 -0400592 uint32_t irq_mask = S_000044_SW_INT(1);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500593 u32 tmp;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200594
Alex Deucher2031f772010-04-22 12:52:11 -0400595 /* the interrupt works, but the status bit is permanently asserted */
596 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
597 if (!rdev->irq.gui_idle_acked)
598 irq_mask |= S_000044_GUI_IDLE_STAT(1);
599 }
600
Jerome Glisse01ceae82009-10-07 11:08:22 +0200601 if (G_000044_DISPLAY_INT_STAT(irqs)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500602 rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
603 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200604 WREG32(R_006534_D1MODE_VBLANK_STATUS,
605 S_006534_D1MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200606 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500607 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200608 WREG32(R_006D34_D2MODE_VBLANK_STATUS,
609 S_006D34_D2MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200610 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500611 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherdcfdd402009-12-04 15:04:19 -0500612 tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
613 tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
614 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
615 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500616 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherdcfdd402009-12-04 15:04:19 -0500617 tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
618 tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
619 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
620 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200621 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -0500622 rdev->irq.stat_regs.r500.disp_int = 0;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200623 }
624
625 if (irqs) {
Jerome Glisse01ceae82009-10-07 11:08:22 +0200626 WREG32(R_000044_GEN_INT_STATUS, irqs);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200627 }
628 return irqs & irq_mask;
629}
630
Jerome Glisseac447df2009-09-30 22:18:43 +0200631void rs600_irq_disable(struct radeon_device *rdev)
632{
Jerome Glisseac447df2009-09-30 22:18:43 +0200633 WREG32(R_000040_GEN_INT_CNTL, 0);
634 WREG32(R_006540_DxMODE_INT_MASK, 0);
635 /* Wait and acknowledge irq */
636 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -0500637 rs600_irq_ack(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200638}
639
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200640int rs600_irq_process(struct radeon_device *rdev)
641{
Alex Deucher6f34be52010-11-21 10:59:01 -0500642 u32 status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500643 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200644
Alex Deucher2031f772010-04-22 12:52:11 -0400645 /* reset gui idle ack. the status bit is broken */
646 rdev->irq.gui_idle_acked = false;
647
Alex Deucher6f34be52010-11-21 10:59:01 -0500648 status = rs600_irq_ack(rdev);
649 if (!status && !rdev->irq.stat_regs.r500.disp_int) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200650 return IRQ_NONE;
651 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500652 while (status || rdev->irq.stat_regs.r500.disp_int) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200653 /* SW interrupt */
Alex Deucher6f34be52010-11-21 10:59:01 -0500654 if (G_000044_SW_INT(status)) {
Alex Deucher74652802011-08-25 13:39:48 -0400655 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher6f34be52010-11-21 10:59:01 -0500656 }
Alex Deucher2031f772010-04-22 12:52:11 -0400657 /* GUI idle */
658 if (G_000040_GUI_IDLE(status)) {
659 rdev->irq.gui_idle_acked = true;
660 rdev->pm.gui_idle = true;
661 wake_up(&rdev->irq.idle_queue);
662 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200663 /* Vertical blank interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -0500664 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500665 if (rdev->irq.crtc_vblank_int[0]) {
666 drm_handle_vblank(rdev->ddev, 0);
667 rdev->pm.vblank_sync = true;
668 wake_up(&rdev->irq.vblank_queue);
669 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500670 if (rdev->irq.pflip[0])
671 radeon_crtc_handle_flip(rdev, 0);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100672 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500673 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500674 if (rdev->irq.crtc_vblank_int[1]) {
675 drm_handle_vblank(rdev->ddev, 1);
676 rdev->pm.vblank_sync = true;
677 wake_up(&rdev->irq.vblank_queue);
678 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500679 if (rdev->irq.pflip[1])
680 radeon_crtc_handle_flip(rdev, 1);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100681 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500682 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500683 queue_hotplug = true;
684 DRM_DEBUG("HPD1\n");
Alex Deucherdcfdd402009-12-04 15:04:19 -0500685 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500686 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500687 queue_hotplug = true;
688 DRM_DEBUG("HPD2\n");
Alex Deucherdcfdd402009-12-04 15:04:19 -0500689 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500690 status = rs600_irq_ack(rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200691 }
Alex Deucher2031f772010-04-22 12:52:11 -0400692 /* reset gui idle ack. the status bit is broken */
693 rdev->irq.gui_idle_acked = false;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500694 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100695 schedule_work(&rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400696 if (rdev->msi_enabled) {
697 switch (rdev->family) {
698 case CHIP_RS600:
699 case CHIP_RS690:
700 case CHIP_RS740:
701 msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
702 WREG32(RADEON_BUS_CNTL, msi_rearm);
703 WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
704 break;
705 default:
706 msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
707 WREG32(RADEON_MSI_REARM_EN, msi_rearm);
708 WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
709 break;
710 }
711 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200712 return IRQ_HANDLED;
713}
714
715u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
716{
717 if (crtc == 0)
Jerome Glissec010f802009-09-30 22:09:06 +0200718 return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200719 else
Jerome Glissec010f802009-09-30 22:09:06 +0200720 return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200721}
722
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723int rs600_mc_wait_for_idle(struct radeon_device *rdev)
724{
725 unsigned i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726
727 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200728 if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200729 return 0;
Jerome Glissec010f802009-09-30 22:09:06 +0200730 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200731 }
732 return -1;
733}
734
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200735void rs600_gpu_init(struct radeon_device *rdev)
736{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200737 r420_pipes_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200738 /* Wait for mc idle */
739 if (rs600_mc_wait_for_idle(rdev))
740 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200741}
742
Jerome Glissed594e462010-02-17 21:54:29 +0000743void rs600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200744{
Jerome Glissed594e462010-02-17 21:54:29 +0000745 u64 base;
746
Jordan Crouse01d73a62010-05-27 13:40:24 -0600747 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
748 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200749 rdev->mc.vram_is_ddr = true;
750 rdev->mc.vram_width = 128;
Alex Deucher722f2942009-12-03 16:18:19 -0500751 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
752 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000753 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000754 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
755 base = RREG32_MC(R_000004_MC_FB_LOCATION);
756 base = G_000004_MC_FB_START(base) << 16;
757 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400758 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +0000759 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400760 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200761}
762
Jerome Glissec93bb852009-07-13 21:04:08 +0200763void rs600_bandwidth_update(struct radeon_device *rdev)
764{
Alex Deucherf46c0122010-03-31 00:33:27 -0400765 struct drm_display_mode *mode0 = NULL;
766 struct drm_display_mode *mode1 = NULL;
767 u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
768 /* FIXME: implement full support */
769
770 radeon_update_display_priority(rdev);
771
772 if (rdev->mode_info.crtcs[0]->base.enabled)
773 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
774 if (rdev->mode_info.crtcs[1]->base.enabled)
775 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
776
777 rs690_line_buffer_adjust(rdev, mode0, mode1);
778
779 if (rdev->disp_priority == 2) {
780 d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
781 d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
782 d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
783 d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
784 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
785 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
786 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
787 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
788 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200789}
790
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
792{
Jerome Glissec010f802009-09-30 22:09:06 +0200793 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
794 S_000070_MC_IND_CITF_ARB0(1));
795 return RREG32(R_000074_MC_IND_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796}
797
798void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
799{
Jerome Glissec010f802009-09-30 22:09:06 +0200800 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
801 S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
802 WREG32(R_000074_MC_IND_DATA, v);
803}
804
805void rs600_debugfs(struct radeon_device *rdev)
806{
807 if (r100_debugfs_rbbm_init(rdev))
808 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200809}
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000810
Jerome Glisse3bc68532009-10-01 09:39:24 +0200811void rs600_set_safe_registers(struct radeon_device *rdev)
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000812{
813 rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
814 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200815}
816
Jerome Glissec010f802009-09-30 22:09:06 +0200817static void rs600_mc_program(struct radeon_device *rdev)
818{
819 struct rv515_mc_save save;
820
821 /* Stops all mc clients */
822 rv515_mc_stop(rdev, &save);
823
824 /* Wait for mc idle */
825 if (rs600_mc_wait_for_idle(rdev))
826 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
827
828 /* FIXME: What does AGP means for such chipset ? */
829 WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
830 WREG32_MC(R_000006_AGP_BASE, 0);
831 WREG32_MC(R_000007_AGP_BASE_2, 0);
832 /* Program MC */
833 WREG32_MC(R_000004_MC_FB_LOCATION,
834 S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
835 S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
836 WREG32(R_000134_HDP_FB_LOCATION,
837 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
838
839 rv515_mc_resume(rdev, &save);
840}
841
842static int rs600_startup(struct radeon_device *rdev)
843{
844 int r;
845
846 rs600_mc_program(rdev);
847 /* Resume clock */
848 rv515_clock_startup(rdev);
849 /* Initialize GPU configuration (# pipes, ...) */
850 rs600_gpu_init(rdev);
851 /* Initialize GART (initialize after TTM so we can allocate
852 * memory through TTM but finalize after TTM) */
853 r = rs600_gart_enable(rdev);
854 if (r)
855 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -0400856
857 /* allocate wb buffer */
858 r = radeon_wb_init(rdev);
859 if (r)
860 return r;
861
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000862 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
863 if (r) {
864 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
865 return r;
866 }
867
Jerome Glissec010f802009-09-30 22:09:06 +0200868 /* Enable IRQ */
Jerome Glissec010f802009-09-30 22:09:06 +0200869 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +0100870 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissec010f802009-09-30 22:09:06 +0200871 /* 1M ring buffer */
872 r = r100_cp_init(rdev, 1024 * 1024);
873 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100874 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissec010f802009-09-30 22:09:06 +0200875 return r;
876 }
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200877
878 r = r600_audio_init(rdev);
879 if (r) {
880 dev_err(rdev->dev, "failed initializing audio\n");
881 return r;
882 }
883
Jerome Glisseb15ba512011-11-15 11:48:34 -0500884 r = radeon_ib_pool_start(rdev);
885 if (r)
886 return r;
887
Alex Deucherf7128122012-02-23 17:53:45 -0500888 r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500889 if (r) {
890 dev_err(rdev->dev, "failed testing IB (%d).\n", r);
891 rdev->accel_working = false;
892 return r;
893 }
894
Jerome Glissec010f802009-09-30 22:09:06 +0200895 return 0;
896}
897
898int rs600_resume(struct radeon_device *rdev)
899{
900 /* Make sur GART are not working */
901 rs600_gart_disable(rdev);
902 /* Resume clock before doing reset */
903 rv515_clock_startup(rdev);
904 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000905 if (radeon_asic_reset(rdev)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200906 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
907 RREG32(R_000E40_RBBM_STATUS),
908 RREG32(R_0007C0_CP_STAT));
909 }
910 /* post */
911 atom_asic_init(rdev->mode_info.atom_context);
912 /* Resume clock after posting */
913 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +1000914 /* Initialize surface registers */
915 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500916
917 rdev->accel_working = true;
Jerome Glissec010f802009-09-30 22:09:06 +0200918 return rs600_startup(rdev);
919}
920
921int rs600_suspend(struct radeon_device *rdev)
922{
Jerome Glisseb15ba512011-11-15 11:48:34 -0500923 radeon_ib_pool_suspend(rdev);
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200924 r600_audio_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200925 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400926 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200927 rs600_irq_disable(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200928 rs600_gart_disable(rdev);
929 return 0;
930}
931
932void rs600_fini(struct radeon_device *rdev)
933{
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200934 r600_audio_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200935 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400936 radeon_wb_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200937 r100_ib_fini(rdev);
938 radeon_gem_fini(rdev);
939 rs600_gart_fini(rdev);
940 radeon_irq_kms_fini(rdev);
941 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100942 radeon_bo_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200943 radeon_atombios_fini(rdev);
944 kfree(rdev->bios);
945 rdev->bios = NULL;
946}
947
Jerome Glisse3bc68532009-10-01 09:39:24 +0200948int rs600_init(struct radeon_device *rdev)
949{
Jerome Glissec010f802009-09-30 22:09:06 +0200950 int r;
951
Jerome Glissec010f802009-09-30 22:09:06 +0200952 /* Disable VGA */
953 rv515_vga_render_disable(rdev);
954 /* Initialize scratch registers */
955 radeon_scratch_init(rdev);
956 /* Initialize surface registers */
957 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +1000958 /* restore some register to sane defaults */
959 r100_restore_sanity(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200960 /* BIOS */
961 if (!radeon_get_bios(rdev)) {
962 if (ASIC_IS_AVIVO(rdev))
963 return -EINVAL;
964 }
965 if (rdev->is_atom_bios) {
966 r = radeon_atombios_init(rdev);
967 if (r)
968 return r;
969 } else {
970 dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
971 return -EINVAL;
972 }
973 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000974 if (radeon_asic_reset(rdev)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200975 dev_warn(rdev->dev,
976 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
977 RREG32(R_000E40_RBBM_STATUS),
978 RREG32(R_0007C0_CP_STAT));
979 }
980 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000981 if (radeon_boot_test_post_card(rdev) == false)
982 return -EINVAL;
983
Jerome Glissec010f802009-09-30 22:09:06 +0200984 /* Initialize clocks */
985 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +0000986 /* initialize memory controller */
987 rs600_mc_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200988 rs600_debugfs(rdev);
989 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000990 r = radeon_fence_driver_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200991 if (r)
992 return r;
993 r = radeon_irq_kms_init(rdev);
994 if (r)
995 return r;
996 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100997 r = radeon_bo_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200998 if (r)
999 return r;
1000 r = rs600_gart_init(rdev);
1001 if (r)
1002 return r;
1003 rs600_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001004
1005 r = radeon_ib_pool_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001006 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05001007 if (r) {
1008 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
1009 rdev->accel_working = false;
1010 }
1011
Jerome Glissec010f802009-09-30 22:09:06 +02001012 r = rs600_startup(rdev);
1013 if (r) {
1014 /* Somethings want wront with the accel init stop accel */
1015 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissec010f802009-09-30 22:09:06 +02001016 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001017 radeon_wb_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001018 r100_ib_fini(rdev);
1019 rs600_gart_fini(rdev);
1020 radeon_irq_kms_fini(rdev);
1021 rdev->accel_working = false;
1022 }
Dave Airlie3f7dc91a2009-08-27 11:10:15 +10001023 return 0;
1024}