blob: 22ba108d708dee71a072b49401a3056df398c687 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Thiemo Seufere30ec452008-01-28 20:05:38 +00008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
David Daney95affdd2009-05-20 11:40:59 -07009 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
15 * I've gone completly out of my mind.
16 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
29#include <linux/init.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080030#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
David Daney3d8bfdd2010-12-21 14:19:11 -080032#include <asm/cacheflush.h>
33#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
David Daney1ec56322010-04-28 12:16:18 -070038/*
39 * TLB load/store/modify handlers.
40 *
41 * Only the fastpath gets synthesized at runtime, the slowpath for
42 * do_page_fault remains normal asm.
43 */
44extern void tlb_do_page_fault_0(void);
45extern void tlb_do_page_fault_1(void);
46
David Daneybf286072011-07-05 16:34:46 -070047struct work_registers {
48 int r1;
49 int r2;
50 int r3;
51};
52
53struct tlb_reg_save {
54 unsigned long a;
55 unsigned long b;
56} ____cacheline_aligned_in_smp;
57
58static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070059
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010060static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 /* XXX: We should probe for the presence of this bug, but we don't. */
63 return 0;
64}
65
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010066static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 /* XXX: We should probe for the presence of this bug, but we don't. */
69 return 0;
70}
71
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010072static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073{
74 return BCM1250_M3_WAR;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 return R10000_LLSC_WAR;
80}
81
David Daneycc33ae42010-12-20 15:54:50 -080082static int use_bbit_insns(void)
83{
84 switch (current_cpu_type()) {
85 case CPU_CAVIUM_OCTEON:
86 case CPU_CAVIUM_OCTEON_PLUS:
87 case CPU_CAVIUM_OCTEON2:
88 return 1;
89 default:
90 return 0;
91 }
92}
93
David Daney2c8c53e2010-12-27 18:07:57 -080094static int use_lwx_insns(void)
95{
96 switch (current_cpu_type()) {
97 case CPU_CAVIUM_OCTEON2:
98 return 1;
99 default:
100 return 0;
101 }
102}
103#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
104 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
105static bool scratchpad_available(void)
106{
107 return true;
108}
109static int scratchpad_offset(int i)
110{
111 /*
112 * CVMSEG starts at address -32768 and extends for
113 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
114 */
115 i += 1; /* Kernel use starts at the top and works down. */
116 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
117}
118#else
119static bool scratchpad_available(void)
120{
121 return false;
122}
123static int scratchpad_offset(int i)
124{
125 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800126 /* Really unreachable, but evidently some GCC want this. */
127 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800128}
129#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100131 * Found by experiment: At least some revisions of the 4kc throw under
132 * some circumstances a machine check exception, triggered by invalid
133 * values in the index register. Delaying the tlbp instruction until
134 * after the next branch, plus adding an additional nop in front of
135 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
136 * why; it's not an issue caused by the core RTL.
137 *
138 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000139static int __cpuinit m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100140{
141 return (current_cpu_data.processor_id & 0xffff00) ==
142 (PRID_COMP_MIPS | PRID_IMP_4KC);
143}
144
Thiemo Seufere30ec452008-01-28 20:05:38 +0000145/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000147 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 label_leave,
149 label_vmalloc,
150 label_vmalloc_done,
151 label_tlbw_hazard,
152 label_split,
David Daney6dd93442010-02-10 15:12:47 -0800153 label_tlbl_goaround1,
154 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 label_nopage_tlbl,
156 label_nopage_tlbs,
157 label_nopage_tlbm,
158 label_smp_pgtable_change,
159 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700160 label_large_segbits_fault,
David Daneyfd062c82009-05-27 17:47:44 -0700161#ifdef CONFIG_HUGETLB_PAGE
162 label_tlb_huge_update,
163#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164};
165
Thiemo Seufere30ec452008-01-28 20:05:38 +0000166UASM_L_LA(_second_part)
167UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000168UASM_L_LA(_vmalloc)
169UASM_L_LA(_vmalloc_done)
170UASM_L_LA(_tlbw_hazard)
171UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800172UASM_L_LA(_tlbl_goaround1)
173UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000174UASM_L_LA(_nopage_tlbl)
175UASM_L_LA(_nopage_tlbs)
176UASM_L_LA(_nopage_tlbm)
177UASM_L_LA(_smp_pgtable_change)
178UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700179UASM_L_LA(_large_segbits_fault)
David Daneyfd062c82009-05-27 17:47:44 -0700180#ifdef CONFIG_HUGETLB_PAGE
181UASM_L_LA(_tlb_huge_update)
182#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900183
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200184/*
185 * For debug purposes.
186 */
187static inline void dump_handler(const u32 *handler, int count)
188{
189 int i;
190
191 pr_debug("\t.set push\n");
192 pr_debug("\t.set noreorder\n");
193
194 for (i = 0; i < count; i++)
195 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
196
197 pr_debug("\t.set pop\n");
198}
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200/* The only general purpose registers allowed in TLB handlers. */
201#define K0 26
202#define K1 27
203
204/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100205#define C0_INDEX 0, 0
206#define C0_ENTRYLO0 2, 0
207#define C0_TCBIND 2, 2
208#define C0_ENTRYLO1 3, 0
209#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700210#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100211#define C0_BADVADDR 8, 0
212#define C0_ENTRYHI 10, 0
213#define C0_EPC 14, 0
214#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Ralf Baechle875d43e2005-09-03 15:56:16 -0700216#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000217# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000219# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#endif
221
222/* The worst case length of the handler is around 18 instructions for
223 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
224 * Maximum space available is 32 instructions for R3000 and 64
225 * instructions for R4000.
226 *
227 * We deliberately chose a buffer size of 128, so we won't scribble
228 * over anything important on overflow before we panic.
229 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000230static u32 tlb_handler[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232/* simply assume worst case size for labels and relocs */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000233static struct uasm_label labels[128] __cpuinitdata;
234static struct uasm_reloc relocs[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
David Daney1ec56322010-04-28 12:16:18 -0700236#ifdef CONFIG_64BIT
237static int check_for_high_segbits __cpuinitdata;
238#endif
239
David Daney2c8c53e2010-12-27 18:07:57 -0800240static int check_for_high_segbits __cpuinitdata;
David Daney3d8bfdd2010-12-21 14:19:11 -0800241
242static unsigned int kscratch_used_mask __cpuinitdata;
243
244static int __cpuinit allocate_kscratch(void)
245{
246 int r;
247 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
248
249 r = ffs(a);
250
251 if (r == 0)
252 return -1;
253
254 r--; /* make it zero based */
255
256 kscratch_used_mask |= (1 << r);
257
258 return r;
259}
260
David Daney2c8c53e2010-12-27 18:07:57 -0800261static int scratch_reg __cpuinitdata;
David Daney3d8bfdd2010-12-21 14:19:11 -0800262static int pgd_reg __cpuinitdata;
David Daney2c8c53e2010-12-27 18:07:57 -0800263enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800264
David Daneybf286072011-07-05 16:34:46 -0700265static struct work_registers __cpuinit build_get_work_registers(u32 **p)
266{
267 struct work_registers r;
268
269 int smp_processor_id_reg;
270 int smp_processor_id_sel;
271 int smp_processor_id_shift;
272
273 if (scratch_reg > 0) {
274 /* Save in CPU local C0_KScratch? */
275 UASM_i_MTC0(p, 1, 31, scratch_reg);
276 r.r1 = K0;
277 r.r2 = K1;
278 r.r3 = 1;
279 return r;
280 }
281
282 if (num_possible_cpus() > 1) {
283#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
284 smp_processor_id_shift = 51;
285 smp_processor_id_reg = 20; /* XContext */
286 smp_processor_id_sel = 0;
287#else
288# ifdef CONFIG_32BIT
289 smp_processor_id_shift = 25;
290 smp_processor_id_reg = 4; /* Context */
291 smp_processor_id_sel = 0;
292# endif
293# ifdef CONFIG_64BIT
294 smp_processor_id_shift = 26;
295 smp_processor_id_reg = 4; /* Context */
296 smp_processor_id_sel = 0;
297# endif
298#endif
299 /* Get smp_processor_id */
300 UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel);
301 UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift);
302
303 /* handler_reg_save index in K0 */
304 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
305
306 UASM_i_LA(p, K1, (long)&handler_reg_save);
307 UASM_i_ADDU(p, K0, K0, K1);
308 } else {
309 UASM_i_LA(p, K0, (long)&handler_reg_save);
310 }
311 /* K0 now points to save area, save $1 and $2 */
312 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
313 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
314
315 r.r1 = K1;
316 r.r2 = 1;
317 r.r3 = 2;
318 return r;
319}
320
321static void __cpuinit build_restore_work_registers(u32 **p)
322{
323 if (scratch_reg > 0) {
324 UASM_i_MFC0(p, 1, 31, scratch_reg);
325 return;
326 }
327 /* K0 already points to save area, restore $1 and $2 */
328 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
329 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
330}
331
David Daney2c8c53e2010-12-27 18:07:57 -0800332#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
333
David Daney82622282009-10-14 12:16:56 -0700334/*
335 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
336 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800337 *
338 * Declare pgd_current here instead of including mmu_context.h to avoid type
339 * conflicts for tlbmiss_handler_setup_pgd
David Daney82622282009-10-14 12:16:56 -0700340 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800341extern unsigned long pgd_current[];
David Daney82622282009-10-14 12:16:56 -0700342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343/*
344 * The R3000 TLB handler is simple.
345 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000346static void __cpuinit build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347{
348 long pgdc = (long)pgd_current;
349 u32 *p;
350
351 memset(tlb_handler, 0, sizeof(tlb_handler));
352 p = tlb_handler;
353
Thiemo Seufere30ec452008-01-28 20:05:38 +0000354 uasm_i_mfc0(&p, K0, C0_BADVADDR);
355 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
356 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
357 uasm_i_srl(&p, K0, K0, 22); /* load delay */
358 uasm_i_sll(&p, K0, K0, 2);
359 uasm_i_addu(&p, K1, K1, K0);
360 uasm_i_mfc0(&p, K0, C0_CONTEXT);
361 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
362 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
363 uasm_i_addu(&p, K1, K1, K0);
364 uasm_i_lw(&p, K0, 0, K1);
365 uasm_i_nop(&p); /* load delay */
366 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
367 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
368 uasm_i_tlbwr(&p); /* cp0 delay */
369 uasm_i_jr(&p, K1);
370 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
372 if (p > tlb_handler + 32)
373 panic("TLB refill handler space exceeded");
374
Thiemo Seufere30ec452008-01-28 20:05:38 +0000375 pr_debug("Wrote TLB refill handler (%u instructions).\n",
376 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Ralf Baechle91b05e62006-03-29 18:53:00 +0100378 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200379
380 dump_handler((u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381}
David Daney82622282009-10-14 12:16:56 -0700382#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384/*
385 * The R4000 TLB handler is much more complicated. We have two
386 * consecutive handler areas with 32 instructions space each.
387 * Since they aren't used at the same time, we can overflow in the
388 * other one.To keep things simple, we first assume linear space,
389 * then we relocate it to the final handler layout as needed.
390 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000391static u32 final_handler[64] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
393/*
394 * Hazards
395 *
396 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
397 * 2. A timing hazard exists for the TLBP instruction.
398 *
399 * stalling_instruction
400 * TLBP
401 *
402 * The JTLB is being read for the TLBP throughout the stall generated by the
403 * previous instruction. This is not really correct as the stalling instruction
404 * can modify the address used to access the JTLB. The failure symptom is that
405 * the TLBP instruction will use an address created for the stalling instruction
406 * and not the address held in C0_ENHI and thus report the wrong results.
407 *
408 * The software work-around is to not allow the instruction preceding the TLBP
409 * to stall - make it an NOP or some other instruction guaranteed not to stall.
410 *
411 * Errata 2 will not be fixed. This errata is also on the R5000.
412 *
413 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
414 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000415static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100417 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200418 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000419 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200420 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 case CPU_R5000:
422 case CPU_R5000A:
423 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000424 uasm_i_nop(p);
425 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 break;
427
428 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000429 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 break;
431 }
432}
433
434/*
435 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300436 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 */
438enum tlb_write_entry { tlb_random, tlb_indexed };
439
Ralf Baechle234fcd12008-03-08 09:56:28 +0000440static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
Thiemo Seufere30ec452008-01-28 20:05:38 +0000441 struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 enum tlb_write_entry wmode)
443{
444 void(*tlbw)(u32 **) = NULL;
445
446 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000447 case tlb_random: tlbw = uasm_i_tlbwr; break;
448 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
450
Ralf Baechle161548b2008-01-29 10:14:54 +0000451 if (cpu_has_mips_r2) {
Steven J. Hill625c0a22012-08-28 23:20:08 -0500452 /*
453 * The architecture spec says an ehb is required here,
454 * but a number of cores do not have the hazard and
455 * using an ehb causes an expensive pipeline stall.
456 */
457 switch (current_cpu_type()) {
458 case CPU_M14KC:
459 case CPU_74K:
460 break;
461
462 default:
David Daney41f0e4d2009-05-12 12:41:53 -0700463 uasm_i_ehb(p);
Steven J. Hill625c0a22012-08-28 23:20:08 -0500464 break;
465 }
Ralf Baechle161548b2008-01-29 10:14:54 +0000466 tlbw(p);
467 return;
468 }
469
Ralf Baechle10cc3522007-10-11 23:46:15 +0100470 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 case CPU_R4000PC:
472 case CPU_R4000SC:
473 case CPU_R4000MC:
474 case CPU_R4400PC:
475 case CPU_R4400SC:
476 case CPU_R4400MC:
477 /*
478 * This branch uses up a mtc0 hazard nop slot and saves
479 * two nops after the tlbw instruction.
480 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000481 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000483 uasm_l_tlbw_hazard(l, *p);
484 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 break;
486
487 case CPU_R4600:
488 case CPU_R4700:
489 case CPU_R5000:
490 case CPU_R5000A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000491 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000492 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000493 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000494 break;
495
496 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 case CPU_5KC:
498 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000499 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530500 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000501 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 tlbw(p);
503 break;
504
505 case CPU_R10000:
506 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400507 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100509 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200510 case CPU_M14KC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700512 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 case CPU_4KSC:
514 case CPU_20KC:
515 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700516 case CPU_BMIPS32:
517 case CPU_BMIPS3300:
518 case CPU_BMIPS4350:
519 case CPU_BMIPS4380:
520 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800521 case CPU_LOONGSON2:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900522 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100523 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000524 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100525 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 tlbw(p);
527 break;
528
529 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000530 uasm_i_nop(p); /* QED specifies 2 nops hazard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 /*
532 * This branch uses up a mtc0 hazard nop slot and saves
533 * a nop after the tlbw instruction.
534 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000535 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000537 uasm_l_tlbw_hazard(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 break;
539
540 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000541 uasm_i_nop(p);
542 uasm_i_nop(p);
543 uasm_i_nop(p);
544 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 tlbw(p);
546 break;
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 case CPU_RM9000:
549 /*
550 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
551 * use of the JTLB for instructions should not occur for 4
552 * cpu cycles and use for data translations should not occur
553 * for 3 cpu cycles.
554 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000555 uasm_i_ssnop(p);
556 uasm_i_ssnop(p);
557 uasm_i_ssnop(p);
558 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000560 uasm_i_ssnop(p);
561 uasm_i_ssnop(p);
562 uasm_i_ssnop(p);
563 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 break;
565
566 case CPU_VR4111:
567 case CPU_VR4121:
568 case CPU_VR4122:
569 case CPU_VR4181:
570 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000571 uasm_i_nop(p);
572 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000574 uasm_i_nop(p);
575 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 break;
577
578 case CPU_VR4131:
579 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000580 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000581 uasm_i_nop(p);
582 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 tlbw(p);
584 break;
585
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000586 case CPU_JZRISC:
587 tlbw(p);
588 uasm_i_nop(p);
589 break;
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 default:
592 panic("No TLB refill handler yet (CPU type: %d)",
593 current_cpu_data.cputype);
594 break;
595 }
596}
597
David Daney6dd93442010-02-10 15:12:47 -0800598static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
599 unsigned int reg)
600{
601 if (kernel_uses_smartmips_rixi) {
602 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
603 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
604 } else {
605#ifdef CONFIG_64BIT_PHYS_ADDR
David Daney3be60222010-04-28 12:16:17 -0700606 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800607#else
608 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
609#endif
610 }
611}
612
David Daneyfd062c82009-05-27 17:47:44 -0700613#ifdef CONFIG_HUGETLB_PAGE
David Daney6dd93442010-02-10 15:12:47 -0800614
615static __cpuinit void build_restore_pagemask(u32 **p,
616 struct uasm_reloc **r,
617 unsigned int tmp,
David Daney2c8c53e2010-12-27 18:07:57 -0800618 enum label_id lid,
619 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800620{
David Daney2c8c53e2010-12-27 18:07:57 -0800621 if (restore_scratch) {
622 /* Reset default page size */
623 if (PM_DEFAULT_MASK >> 16) {
624 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
625 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
626 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
627 uasm_il_b(p, r, lid);
628 } else if (PM_DEFAULT_MASK) {
629 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
630 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
631 uasm_il_b(p, r, lid);
632 } else {
633 uasm_i_mtc0(p, 0, C0_PAGEMASK);
634 uasm_il_b(p, r, lid);
635 }
636 if (scratch_reg > 0)
637 UASM_i_MFC0(p, 1, 31, scratch_reg);
638 else
639 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800640 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800641 /* Reset default page size */
642 if (PM_DEFAULT_MASK >> 16) {
643 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
644 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
645 uasm_il_b(p, r, lid);
646 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
647 } else if (PM_DEFAULT_MASK) {
648 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
649 uasm_il_b(p, r, lid);
650 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
651 } else {
652 uasm_il_b(p, r, lid);
653 uasm_i_mtc0(p, 0, C0_PAGEMASK);
654 }
David Daney6dd93442010-02-10 15:12:47 -0800655 }
656}
657
David Daneyfd062c82009-05-27 17:47:44 -0700658static __cpuinit void build_huge_tlb_write_entry(u32 **p,
659 struct uasm_label **l,
660 struct uasm_reloc **r,
661 unsigned int tmp,
David Daney2c8c53e2010-12-27 18:07:57 -0800662 enum tlb_write_entry wmode,
663 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700664{
665 /* Set huge page tlb entry size */
666 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
667 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
668 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
669
670 build_tlb_write_entry(p, l, r, wmode);
671
David Daney2c8c53e2010-12-27 18:07:57 -0800672 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700673}
674
675/*
676 * Check if Huge PTE is present, if so then jump to LABEL.
677 */
678static void __cpuinit
679build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
680 unsigned int pmd, int lid)
681{
682 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800683 if (use_bbit_insns()) {
684 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
685 } else {
686 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
687 uasm_il_bnez(p, r, tmp, lid);
688 }
David Daneyfd062c82009-05-27 17:47:44 -0700689}
690
691static __cpuinit void build_huge_update_entries(u32 **p,
692 unsigned int pte,
693 unsigned int tmp)
694{
695 int small_sequence;
696
697 /*
698 * A huge PTE describes an area the size of the
699 * configured huge page size. This is twice the
700 * of the large TLB entry size we intend to use.
701 * A TLB entry half the size of the configured
702 * huge page size is configured into entrylo0
703 * and entrylo1 to cover the contiguous huge PTE
704 * address space.
705 */
706 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
707
708 /* We can clobber tmp. It isn't used after this.*/
709 if (!small_sequence)
710 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
711
David Daney6dd93442010-02-10 15:12:47 -0800712 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800713 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700714 /* convert to entrylo1 */
715 if (small_sequence)
716 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
717 else
718 UASM_i_ADDU(p, pte, pte, tmp);
719
David Daney9b8c3892010-02-10 15:12:44 -0800720 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700721}
722
723static __cpuinit void build_huge_handler_tail(u32 **p,
724 struct uasm_reloc **r,
725 struct uasm_label **l,
726 unsigned int pte,
727 unsigned int ptr)
728{
729#ifdef CONFIG_SMP
730 UASM_i_SC(p, pte, 0, ptr);
731 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
732 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
733#else
734 UASM_i_SW(p, pte, 0, ptr);
735#endif
736 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800737 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700738}
739#endif /* CONFIG_HUGETLB_PAGE */
740
Ralf Baechle875d43e2005-09-03 15:56:16 -0700741#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742/*
743 * TMP and PTR are scratch.
744 * TMP will be clobbered, PTR will hold the pmd entry.
745 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000746static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000747build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 unsigned int tmp, unsigned int ptr)
749{
David Daney82622282009-10-14 12:16:56 -0700750#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 long pgdc = (long)pgd_current;
David Daney82622282009-10-14 12:16:56 -0700752#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 /*
754 * The vmalloc handling is not in the hotpath.
755 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000756 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700757
758 if (check_for_high_segbits) {
759 /*
760 * The kernel currently implicitely assumes that the
761 * MIPS SEGBITS parameter for the processor is
762 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
763 * allocate virtual addresses outside the maximum
764 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
765 * that doesn't prevent user code from accessing the
766 * higher xuseg addresses. Here, we make sure that
767 * everything but the lower xuseg addresses goes down
768 * the module_alloc/vmalloc path.
769 */
770 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
771 uasm_il_bnez(p, r, ptr, label_vmalloc);
772 } else {
773 uasm_il_bltz(p, r, tmp, label_vmalloc);
774 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000775 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
David Daney82622282009-10-14 12:16:56 -0700777#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -0800778 if (pgd_reg != -1) {
779 /* pgd is in pgd_reg */
780 UASM_i_MFC0(p, ptr, 31, pgd_reg);
781 } else {
782 /*
783 * &pgd << 11 stored in CONTEXT [23..63].
784 */
785 UASM_i_MFC0(p, ptr, C0_CONTEXT);
786
787 /* Clear lower 23 bits of context. */
788 uasm_i_dins(p, ptr, 0, 0, 23);
789
790 /* 1 0 1 0 1 << 6 xkphys cached */
791 uasm_i_ori(p, ptr, ptr, 0x540);
792 uasm_i_drotr(p, ptr, ptr, 11);
793 }
David Daney82622282009-10-14 12:16:56 -0700794#elif defined(CONFIG_SMP)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100795# ifdef CONFIG_MIPS_MT_SMTC
796 /*
797 * SMTC uses TCBind value as "CPU" index
798 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000799 uasm_i_mfc0(p, ptr, C0_TCBIND);
David Daney3be60222010-04-28 12:16:17 -0700800 uasm_i_dsrl_safe(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100801# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000803 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 * stored in CONTEXT.
805 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000806 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
David Daney3be60222010-04-28 12:16:17 -0700807 uasm_i_dsrl_safe(p, ptr, ptr, 23);
David Daney82622282009-10-14 12:16:56 -0700808# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000809 UASM_i_LA_mostly(p, tmp, pgdc);
810 uasm_i_daddu(p, ptr, ptr, tmp);
811 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
812 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000814 UASM_i_LA_mostly(p, ptr, pgdc);
815 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816#endif
817
Thiemo Seufere30ec452008-01-28 20:05:38 +0000818 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100819
David Daney3be60222010-04-28 12:16:17 -0700820 /* get pgd offset in bytes */
821 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100822
Thiemo Seufere30ec452008-01-28 20:05:38 +0000823 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
824 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800825#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000826 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
827 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700828 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000829 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
830 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800831#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832}
833
834/*
835 * BVADDR is the faulting address, PTR is scratch.
836 * PTR will hold the pgd for vmalloc.
837 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000838static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000839build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700840 unsigned int bvaddr, unsigned int ptr,
841 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842{
843 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700844 int single_insn_swpd;
845 int did_vmalloc_branch = 0;
846
847 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Thiemo Seufere30ec452008-01-28 20:05:38 +0000849 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
David Daney2c8c53e2010-12-27 18:07:57 -0800851 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700852 if (single_insn_swpd) {
853 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
854 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
855 did_vmalloc_branch = 1;
856 /* fall through */
857 } else {
858 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
859 }
860 }
861 if (!did_vmalloc_branch) {
862 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
863 uasm_il_b(p, r, label_vmalloc_done);
864 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
865 } else {
866 UASM_i_LA_mostly(p, ptr, swpd);
867 uasm_il_b(p, r, label_vmalloc_done);
868 if (uasm_in_compat_space_p(swpd))
869 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
870 else
871 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
872 }
873 }
David Daney2c8c53e2010-12-27 18:07:57 -0800874 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700875 uasm_l_large_segbits_fault(l, *p);
876 /*
877 * We get here if we are an xsseg address, or if we are
878 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
879 *
880 * Ignoring xsseg (assume disabled so would generate
881 * (address errors?), the only remaining possibility
882 * is the upper xuseg addresses. On processors with
883 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
884 * addresses would have taken an address error. We try
885 * to mimic that here by taking a load/istream page
886 * fault.
887 */
888 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
889 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800890
891 if (mode == refill_scratch) {
892 if (scratch_reg > 0)
893 UASM_i_MFC0(p, 1, 31, scratch_reg);
894 else
895 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
896 } else {
897 uasm_i_nop(p);
898 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 }
900}
901
Ralf Baechle875d43e2005-09-03 15:56:16 -0700902#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
904/*
905 * TMP and PTR are scratch.
906 * TMP will be clobbered, PTR will hold the pgd entry.
907 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000908static void __cpuinit __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
910{
911 long pgdc = (long)pgd_current;
912
913 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
914#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100915#ifdef CONFIG_MIPS_MT_SMTC
916 /*
917 * SMTC uses TCBind value as "CPU" index
918 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000919 uasm_i_mfc0(p, ptr, C0_TCBIND);
920 UASM_i_LA_mostly(p, tmp, pgdc);
921 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100922#else
923 /*
924 * smp_processor_id() << 3 is stored in CONTEXT.
925 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000926 uasm_i_mfc0(p, ptr, C0_CONTEXT);
927 UASM_i_LA_mostly(p, tmp, pgdc);
928 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100929#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000930 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000932 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000934 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
935 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
936 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
937 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
938 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939}
940
Ralf Baechle875d43e2005-09-03 15:56:16 -0700941#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
Ralf Baechle234fcd12008-03-08 09:56:28 +0000943static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944{
Ralf Baechle242954b2006-10-24 02:29:01 +0100945 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
947
Ralf Baechle10cc3522007-10-11 23:46:15 +0100948 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 case CPU_VR41XX:
950 case CPU_VR4111:
951 case CPU_VR4121:
952 case CPU_VR4122:
953 case CPU_VR4131:
954 case CPU_VR4181:
955 case CPU_VR4181A:
956 case CPU_VR4133:
957 shift += 2;
958 break;
959
960 default:
961 break;
962 }
963
964 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000965 UASM_i_SRL(p, ctx, ctx, shift);
966 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967}
968
Ralf Baechle234fcd12008-03-08 09:56:28 +0000969static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
971 /*
972 * Bug workaround for the Nevada. It seems as if under certain
973 * circumstances the move from cp0_context might produce a
974 * bogus result when the mfc0 instruction and its consumer are
975 * in a different cacheline or a load instruction, probably any
976 * memory reference, is between them.
977 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100978 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000980 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 GET_CONTEXT(p, tmp); /* get context reg */
982 break;
983
984 default:
985 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000986 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 break;
988 }
989
990 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000991 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992}
993
Ralf Baechle234fcd12008-03-08 09:56:28 +0000994static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 unsigned int ptep)
996{
997 /*
998 * 64bit address support (36bit on a 32bit CPU) in a 32bit
999 * Kernel is a special case. Only a few CPUs use it.
1000 */
1001#ifdef CONFIG_64BIT_PHYS_ADDR
1002 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001003 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
1004 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
David Daney6dd93442010-02-10 15:12:47 -08001005 if (kernel_uses_smartmips_rixi) {
1006 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
1007 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
1008 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1009 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1010 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1011 } else {
David Daney3be60222010-04-28 12:16:17 -07001012 uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
David Daney6dd93442010-02-10 15:12:47 -08001013 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney3be60222010-04-28 12:16:17 -07001014 uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
David Daney6dd93442010-02-10 15:12:47 -08001015 }
David Daney9b8c3892010-02-10 15:12:44 -08001016 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 } else {
1018 int pte_off_even = sizeof(pte_t) / 2;
1019 int pte_off_odd = pte_off_even + sizeof(pte_t);
1020
1021 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001022 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -08001023 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001024 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -08001025 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 }
1027#else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001028 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
1029 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 if (r45k_bvahwbug())
1031 build_tlb_probe_entry(p);
David Daney6dd93442010-02-10 15:12:47 -08001032 if (kernel_uses_smartmips_rixi) {
1033 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
1034 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
1035 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1036 if (r4k_250MHZhwbug())
1037 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1038 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1039 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1040 } else {
1041 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1042 if (r4k_250MHZhwbug())
1043 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1044 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1045 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1046 if (r45k_bvahwbug())
1047 uasm_i_mfc0(p, tmp, C0_INDEX);
1048 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001050 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1051 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052#endif
1053}
1054
David Daney2c8c53e2010-12-27 18:07:57 -08001055struct mips_huge_tlb_info {
1056 int huge_pte;
1057 int restore_scratch;
1058};
1059
1060static struct mips_huge_tlb_info __cpuinit
1061build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1062 struct uasm_reloc **r, unsigned int tmp,
1063 unsigned int ptr, int c0_scratch)
1064{
1065 struct mips_huge_tlb_info rv;
1066 unsigned int even, odd;
1067 int vmalloc_branch_delay_filled = 0;
1068 const int scratch = 1; /* Our extra working register */
1069
1070 rv.huge_pte = scratch;
1071 rv.restore_scratch = 0;
1072
1073 if (check_for_high_segbits) {
1074 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1075
1076 if (pgd_reg != -1)
1077 UASM_i_MFC0(p, ptr, 31, pgd_reg);
1078 else
1079 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1080
1081 if (c0_scratch >= 0)
1082 UASM_i_MTC0(p, scratch, 31, c0_scratch);
1083 else
1084 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1085
1086 uasm_i_dsrl_safe(p, scratch, tmp,
1087 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1088 uasm_il_bnez(p, r, scratch, label_vmalloc);
1089
1090 if (pgd_reg == -1) {
1091 vmalloc_branch_delay_filled = 1;
1092 /* Clear lower 23 bits of context. */
1093 uasm_i_dins(p, ptr, 0, 0, 23);
1094 }
1095 } else {
1096 if (pgd_reg != -1)
1097 UASM_i_MFC0(p, ptr, 31, pgd_reg);
1098 else
1099 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1100
1101 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1102
1103 if (c0_scratch >= 0)
1104 UASM_i_MTC0(p, scratch, 31, c0_scratch);
1105 else
1106 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1107
1108 if (pgd_reg == -1)
1109 /* Clear lower 23 bits of context. */
1110 uasm_i_dins(p, ptr, 0, 0, 23);
1111
1112 uasm_il_bltz(p, r, tmp, label_vmalloc);
1113 }
1114
1115 if (pgd_reg == -1) {
1116 vmalloc_branch_delay_filled = 1;
1117 /* 1 0 1 0 1 << 6 xkphys cached */
1118 uasm_i_ori(p, ptr, ptr, 0x540);
1119 uasm_i_drotr(p, ptr, ptr, 11);
1120 }
1121
1122#ifdef __PAGETABLE_PMD_FOLDED
1123#define LOC_PTEP scratch
1124#else
1125#define LOC_PTEP ptr
1126#endif
1127
1128 if (!vmalloc_branch_delay_filled)
1129 /* get pgd offset in bytes */
1130 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1131
1132 uasm_l_vmalloc_done(l, *p);
1133
1134 /*
1135 * tmp ptr
1136 * fall-through case = badvaddr *pgd_current
1137 * vmalloc case = badvaddr swapper_pg_dir
1138 */
1139
1140 if (vmalloc_branch_delay_filled)
1141 /* get pgd offset in bytes */
1142 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1143
1144#ifdef __PAGETABLE_PMD_FOLDED
1145 GET_CONTEXT(p, tmp); /* get context reg */
1146#endif
1147 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1148
1149 if (use_lwx_insns()) {
1150 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1151 } else {
1152 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1153 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1154 }
1155
1156#ifndef __PAGETABLE_PMD_FOLDED
1157 /* get pmd offset in bytes */
1158 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1159 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1160 GET_CONTEXT(p, tmp); /* get context reg */
1161
1162 if (use_lwx_insns()) {
1163 UASM_i_LWX(p, scratch, scratch, ptr);
1164 } else {
1165 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1166 UASM_i_LW(p, scratch, 0, ptr);
1167 }
1168#endif
1169 /* Adjust the context during the load latency. */
1170 build_adjust_context(p, tmp);
1171
1172#ifdef CONFIG_HUGETLB_PAGE
1173 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1174 /*
1175 * The in the LWX case we don't want to do the load in the
1176 * delay slot. It cannot issue in the same cycle and may be
1177 * speculative and unneeded.
1178 */
1179 if (use_lwx_insns())
1180 uasm_i_nop(p);
1181#endif /* CONFIG_HUGETLB_PAGE */
1182
1183
1184 /* build_update_entries */
1185 if (use_lwx_insns()) {
1186 even = ptr;
1187 odd = tmp;
1188 UASM_i_LWX(p, even, scratch, tmp);
1189 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1190 UASM_i_LWX(p, odd, scratch, tmp);
1191 } else {
1192 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1193 even = tmp;
1194 odd = ptr;
1195 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1196 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1197 }
1198 if (kernel_uses_smartmips_rixi) {
1199 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_NO_EXEC));
1200 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_NO_EXEC));
1201 uasm_i_drotr(p, even, even,
1202 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1203 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1204 uasm_i_drotr(p, odd, odd,
1205 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1206 } else {
1207 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1208 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1209 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1210 }
1211 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1212
1213 if (c0_scratch >= 0) {
1214 UASM_i_MFC0(p, scratch, 31, c0_scratch);
1215 build_tlb_write_entry(p, l, r, tlb_random);
1216 uasm_l_leave(l, *p);
1217 rv.restore_scratch = 1;
1218 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1219 build_tlb_write_entry(p, l, r, tlb_random);
1220 uasm_l_leave(l, *p);
1221 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1222 } else {
1223 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1224 build_tlb_write_entry(p, l, r, tlb_random);
1225 uasm_l_leave(l, *p);
1226 rv.restore_scratch = 1;
1227 }
1228
1229 uasm_i_eret(p); /* return from trap */
1230
1231 return rv;
1232}
1233
David Daneye6f72d32009-05-20 11:40:58 -07001234/*
1235 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1236 * because EXL == 0. If we wrap, we can also use the 32 instruction
1237 * slots before the XTLB refill exception handler which belong to the
1238 * unused TLB refill exception.
1239 */
1240#define MIPS64_REFILL_INSNS 32
1241
Ralf Baechle234fcd12008-03-08 09:56:28 +00001242static void __cpuinit build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243{
1244 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001245 struct uasm_label *l = labels;
1246 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 u32 *f;
1248 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001249 struct mips_huge_tlb_info htlb_info __maybe_unused;
1250 enum vmalloc64_mode vmalloc_mode __maybe_unused;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
1252 memset(tlb_handler, 0, sizeof(tlb_handler));
1253 memset(labels, 0, sizeof(labels));
1254 memset(relocs, 0, sizeof(relocs));
1255 memset(final_handler, 0, sizeof(final_handler));
1256
David Daney2c8c53e2010-12-27 18:07:57 -08001257 if ((scratch_reg > 0 || scratchpad_available()) && use_bbit_insns()) {
1258 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1259 scratch_reg);
1260 vmalloc_mode = refill_scratch;
1261 } else {
1262 htlb_info.huge_pte = K0;
1263 htlb_info.restore_scratch = 0;
1264 vmalloc_mode = refill_noscratch;
1265 /*
1266 * create the plain linear handler
1267 */
1268 if (bcm1250_m3_war()) {
1269 unsigned int segbits = 44;
1270
1271 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1272 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1273 uasm_i_xor(&p, K0, K0, K1);
1274 uasm_i_dsrl_safe(&p, K1, K0, 62);
1275 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1276 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1277 uasm_i_or(&p, K0, K0, K1);
1278 uasm_il_bnez(&p, &r, K0, label_leave);
1279 /* No need for uasm_i_nop */
1280 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Ralf Baechle875d43e2005-09-03 15:56:16 -07001282#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001283 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284#else
David Daney2c8c53e2010-12-27 18:07:57 -08001285 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286#endif
1287
David Daneyfd062c82009-05-27 17:47:44 -07001288#ifdef CONFIG_HUGETLB_PAGE
David Daney2c8c53e2010-12-27 18:07:57 -08001289 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001290#endif
1291
David Daney2c8c53e2010-12-27 18:07:57 -08001292 build_get_ptep(&p, K0, K1);
1293 build_update_entries(&p, K0, K1);
1294 build_tlb_write_entry(&p, &l, &r, tlb_random);
1295 uasm_l_leave(&l, p);
1296 uasm_i_eret(&p); /* return from trap */
1297 }
David Daneyfd062c82009-05-27 17:47:44 -07001298#ifdef CONFIG_HUGETLB_PAGE
1299 uasm_l_tlb_huge_update(&l, p);
David Daney2c8c53e2010-12-27 18:07:57 -08001300 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1301 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1302 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001303#endif
1304
Ralf Baechle875d43e2005-09-03 15:56:16 -07001305#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001306 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307#endif
1308
1309 /*
1310 * Overflow check: For the 64bit handler, we need at least one
1311 * free instruction slot for the wrap-around branch. In worst
1312 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001313 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 * unused.
1315 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001316 /* Loongson2 ebase is different than r4k, we have more space */
1317#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 if ((p - tlb_handler) > 64)
1319 panic("TLB refill handler space exceeded");
1320#else
David Daneye6f72d32009-05-20 11:40:58 -07001321 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1322 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1323 && uasm_insn_has_bdelay(relocs,
1324 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 panic("TLB refill handler space exceeded");
1326#endif
1327
1328 /*
1329 * Now fold the handler in the TLB refill handler space.
1330 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001331#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 f = final_handler;
1333 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001334 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -07001336#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -07001337 f = final_handler + MIPS64_REFILL_INSNS;
1338 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001340 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 final_len = p - tlb_handler;
1342 } else {
David Daneyfd062c82009-05-27 17:47:44 -07001343#if defined(CONFIG_HUGETLB_PAGE)
1344 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001345#else
1346 const enum label_id ls = label_vmalloc;
1347#endif
1348 u32 *split;
1349 int ov = 0;
1350 int i;
1351
1352 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1353 ;
1354 BUG_ON(i == ARRAY_SIZE(labels));
1355 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
1357 /*
David Daney95affdd2009-05-20 11:40:59 -07001358 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 */
David Daney95affdd2009-05-20 11:40:59 -07001360 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1361 split < p - MIPS64_REFILL_INSNS)
1362 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
David Daney95affdd2009-05-20 11:40:59 -07001364 if (ov) {
1365 /*
1366 * Split two instructions before the end. One
1367 * for the branch and one for the instruction
1368 * in the delay slot.
1369 */
1370 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
1371
1372 /*
1373 * If the branch would fall in a delay slot,
1374 * we must back up an additional instruction
1375 * so that it is no longer in a delay slot.
1376 */
1377 if (uasm_insn_has_bdelay(relocs, split - 1))
1378 split--;
1379 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001381 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 f += split - tlb_handler;
1383
David Daney95affdd2009-05-20 11:40:59 -07001384 if (ov) {
1385 /* Insert branch. */
1386 uasm_l_split(&l, final_handler);
1387 uasm_il_b(&f, &r, label_split);
1388 if (uasm_insn_has_bdelay(relocs, split))
1389 uasm_i_nop(&f);
1390 else {
1391 uasm_copy_handler(relocs, labels,
1392 split, split + 1, f);
1393 uasm_move_labels(labels, f, f + 1, -1);
1394 f++;
1395 split++;
1396 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 }
1398
1399 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001400 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -07001401 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1402 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 }
Ralf Baechle875d43e2005-09-03 15:56:16 -07001404#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
Thiemo Seufere30ec452008-01-28 20:05:38 +00001406 uasm_resolve_relocs(relocs, labels);
1407 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1408 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409
Ralf Baechle91b05e62006-03-29 18:53:00 +01001410 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001411
1412 dump_handler((u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413}
1414
1415/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 * 128 instructions for the fastpath handler is generous and should
1417 * never be exceeded.
1418 */
1419#define FASTPATH_SIZE 128
1420
Franck Bui-Huucbdbe072007-10-18 09:11:16 +02001421u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
1422u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
1423u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
David Daney3d8bfdd2010-12-21 14:19:11 -08001424#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1425u32 tlbmiss_handler_setup_pgd[16] __cacheline_aligned;
1426
1427static void __cpuinit build_r4000_setup_pgd(void)
1428{
1429 const int a0 = 4;
1430 const int a1 = 5;
1431 u32 *p = tlbmiss_handler_setup_pgd;
1432 struct uasm_label *l = labels;
1433 struct uasm_reloc *r = relocs;
1434
1435 memset(tlbmiss_handler_setup_pgd, 0, sizeof(tlbmiss_handler_setup_pgd));
1436 memset(labels, 0, sizeof(labels));
1437 memset(relocs, 0, sizeof(relocs));
1438
1439 pgd_reg = allocate_kscratch();
1440
1441 if (pgd_reg == -1) {
1442 /* PGD << 11 in c0_Context */
1443 /*
1444 * If it is a ckseg0 address, convert to a physical
1445 * address. Shifting right by 29 and adding 4 will
1446 * result in zero for these addresses.
1447 *
1448 */
1449 UASM_i_SRA(&p, a1, a0, 29);
1450 UASM_i_ADDIU(&p, a1, a1, 4);
1451 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1452 uasm_i_nop(&p);
1453 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1454 uasm_l_tlbl_goaround1(&l, p);
1455 UASM_i_SLL(&p, a0, a0, 11);
1456 uasm_i_jr(&p, 31);
1457 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1458 } else {
1459 /* PGD in c0_KScratch */
1460 uasm_i_jr(&p, 31);
1461 UASM_i_MTC0(&p, a0, 31, pgd_reg);
1462 }
1463 if (p - tlbmiss_handler_setup_pgd > ARRAY_SIZE(tlbmiss_handler_setup_pgd))
1464 panic("tlbmiss_handler_setup_pgd space exceeded");
1465 uasm_resolve_relocs(relocs, labels);
1466 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1467 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1468
1469 dump_handler(tlbmiss_handler_setup_pgd,
1470 ARRAY_SIZE(tlbmiss_handler_setup_pgd));
1471}
1472#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
Ralf Baechle234fcd12008-03-08 09:56:28 +00001474static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001475iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476{
1477#ifdef CONFIG_SMP
1478# ifdef CONFIG_64BIT_PHYS_ADDR
1479 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001480 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 else
1482# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001483 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484#else
1485# ifdef CONFIG_64BIT_PHYS_ADDR
1486 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001487 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 else
1489# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001490 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491#endif
1492}
1493
Ralf Baechle234fcd12008-03-08 09:56:28 +00001494static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001495iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001496 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001498#ifdef CONFIG_64BIT_PHYS_ADDR
1499 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1500#endif
1501
Thiemo Seufere30ec452008-01-28 20:05:38 +00001502 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503#ifdef CONFIG_SMP
1504# ifdef CONFIG_64BIT_PHYS_ADDR
1505 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001506 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 else
1508# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001509 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
1511 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001512 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001514 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
1516# ifdef CONFIG_64BIT_PHYS_ADDR
1517 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001518 /* no uasm_i_nop needed */
1519 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1520 uasm_i_ori(p, pte, pte, hwmode);
1521 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1522 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1523 /* no uasm_i_nop needed */
1524 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001526 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001528 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529# endif
1530#else
1531# ifdef CONFIG_64BIT_PHYS_ADDR
1532 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001533 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 else
1535# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001536 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
1538# ifdef CONFIG_64BIT_PHYS_ADDR
1539 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001540 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1541 uasm_i_ori(p, pte, pte, hwmode);
1542 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1543 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 }
1545# endif
1546#endif
1547}
1548
1549/*
1550 * Check if PTE is present, if not then jump to LABEL. PTR points to
1551 * the page table where this PTE is located, PTE will be re-loaded
1552 * with it's original value.
1553 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001554static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001555build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001556 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557{
David Daneybf286072011-07-05 16:34:46 -07001558 int t = scratch >= 0 ? scratch : pte;
1559
David Daney6dd93442010-02-10 15:12:47 -08001560 if (kernel_uses_smartmips_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001561 if (use_bbit_insns()) {
1562 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1563 uasm_i_nop(p);
1564 } else {
David Daneybf286072011-07-05 16:34:46 -07001565 uasm_i_andi(p, t, pte, _PAGE_PRESENT);
1566 uasm_il_beqz(p, r, t, lid);
1567 if (pte == t)
1568 /* You lose the SMP race :-(*/
1569 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001570 }
David Daney6dd93442010-02-10 15:12:47 -08001571 } else {
David Daneybf286072011-07-05 16:34:46 -07001572 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
1573 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
1574 uasm_il_bnez(p, r, t, lid);
1575 if (pte == t)
1576 /* You lose the SMP race :-(*/
1577 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001578 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579}
1580
1581/* Make PTE valid, store result in PTR. */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001582static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001583build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 unsigned int ptr)
1585{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001586 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1587
1588 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589}
1590
1591/*
1592 * Check if PTE can be written to, if not branch to LABEL. Regardless
1593 * restore PTE with value from PTR when done.
1594 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001595static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001596build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001597 unsigned int pte, unsigned int ptr, int scratch,
1598 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599{
David Daneybf286072011-07-05 16:34:46 -07001600 int t = scratch >= 0 ? scratch : pte;
1601
1602 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
1603 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
1604 uasm_il_bnez(p, r, t, lid);
1605 if (pte == t)
1606 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001607 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001608 else
1609 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610}
1611
1612/* Make PTE writable, update software status bits as well, then store
1613 * at PTR.
1614 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001615static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001616build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 unsigned int ptr)
1618{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001619 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1620 | _PAGE_DIRTY);
1621
1622 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623}
1624
1625/*
1626 * Check if PTE can be modified, if not branch to LABEL. Regardless
1627 * restore PTE with value from PTR when done.
1628 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001629static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001630build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001631 unsigned int pte, unsigned int ptr, int scratch,
1632 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
David Daneycc33ae42010-12-20 15:54:50 -08001634 if (use_bbit_insns()) {
1635 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1636 uasm_i_nop(p);
1637 } else {
David Daneybf286072011-07-05 16:34:46 -07001638 int t = scratch >= 0 ? scratch : pte;
1639 uasm_i_andi(p, t, pte, _PAGE_WRITE);
1640 uasm_il_beqz(p, r, t, lid);
1641 if (pte == t)
1642 /* You lose the SMP race :-(*/
1643 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001644 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645}
1646
David Daney82622282009-10-14 12:16:56 -07001647#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001648
1649
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650/*
1651 * R3000 style TLB load/store/modify handlers.
1652 */
1653
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001654/*
1655 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1656 * Then it returns.
1657 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001658static void __cpuinit
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001659build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001661 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1662 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1663 uasm_i_tlbwi(p);
1664 uasm_i_jr(p, tmp);
1665 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666}
1667
1668/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001669 * This places the pte into ENTRYLO0 and writes it with tlbwi
1670 * or tlbwr as appropriate. This is because the index register
1671 * may have the probe fail bit set as a result of a trap on a
1672 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001674static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001675build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1676 struct uasm_reloc **r, unsigned int pte,
1677 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001679 uasm_i_mfc0(p, tmp, C0_INDEX);
1680 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1681 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1682 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1683 uasm_i_tlbwi(p); /* cp0 delay */
1684 uasm_i_jr(p, tmp);
1685 uasm_i_rfe(p); /* branch delay */
1686 uasm_l_r3000_write_probe_fail(l, *p);
1687 uasm_i_tlbwr(p); /* cp0 delay */
1688 uasm_i_jr(p, tmp);
1689 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690}
1691
Ralf Baechle234fcd12008-03-08 09:56:28 +00001692static void __cpuinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1694 unsigned int ptr)
1695{
1696 long pgdc = (long)pgd_current;
1697
Thiemo Seufere30ec452008-01-28 20:05:38 +00001698 uasm_i_mfc0(p, pte, C0_BADVADDR);
1699 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1700 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1701 uasm_i_srl(p, pte, pte, 22); /* load delay */
1702 uasm_i_sll(p, pte, pte, 2);
1703 uasm_i_addu(p, ptr, ptr, pte);
1704 uasm_i_mfc0(p, pte, C0_CONTEXT);
1705 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1706 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1707 uasm_i_addu(p, ptr, ptr, pte);
1708 uasm_i_lw(p, pte, 0, ptr);
1709 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710}
1711
Ralf Baechle234fcd12008-03-08 09:56:28 +00001712static void __cpuinit build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713{
1714 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001715 struct uasm_label *l = labels;
1716 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
1718 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1719 memset(labels, 0, sizeof(labels));
1720 memset(relocs, 0, sizeof(relocs));
1721
1722 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001723 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001724 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001726 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
Thiemo Seufere30ec452008-01-28 20:05:38 +00001728 uasm_l_nopage_tlbl(&l, p);
1729 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1730 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
1732 if ((p - handle_tlbl) > FASTPATH_SIZE)
1733 panic("TLB load handler fastpath space exceeded");
1734
Thiemo Seufere30ec452008-01-28 20:05:38 +00001735 uasm_resolve_relocs(relocs, labels);
1736 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1737 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001739 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740}
1741
Ralf Baechle234fcd12008-03-08 09:56:28 +00001742static void __cpuinit build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743{
1744 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001745 struct uasm_label *l = labels;
1746 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
1748 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1749 memset(labels, 0, sizeof(labels));
1750 memset(relocs, 0, sizeof(relocs));
1751
1752 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001753 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001754 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001756 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Thiemo Seufere30ec452008-01-28 20:05:38 +00001758 uasm_l_nopage_tlbs(&l, p);
1759 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1760 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761
1762 if ((p - handle_tlbs) > FASTPATH_SIZE)
1763 panic("TLB store handler fastpath space exceeded");
1764
Thiemo Seufere30ec452008-01-28 20:05:38 +00001765 uasm_resolve_relocs(relocs, labels);
1766 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1767 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001769 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770}
1771
Ralf Baechle234fcd12008-03-08 09:56:28 +00001772static void __cpuinit build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773{
1774 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001775 struct uasm_label *l = labels;
1776 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
1778 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1779 memset(labels, 0, sizeof(labels));
1780 memset(relocs, 0, sizeof(relocs));
1781
1782 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001783 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001784 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001786 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Thiemo Seufere30ec452008-01-28 20:05:38 +00001788 uasm_l_nopage_tlbm(&l, p);
1789 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1790 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
1792 if ((p - handle_tlbm) > FASTPATH_SIZE)
1793 panic("TLB modify handler fastpath space exceeded");
1794
Thiemo Seufere30ec452008-01-28 20:05:38 +00001795 uasm_resolve_relocs(relocs, labels);
1796 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1797 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001799 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800}
David Daney82622282009-10-14 12:16:56 -07001801#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
1803/*
1804 * R4000 style TLB load/store/modify handlers.
1805 */
David Daneybf286072011-07-05 16:34:46 -07001806static struct work_registers __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001807build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001808 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809{
David Daneybf286072011-07-05 16:34:46 -07001810 struct work_registers wr = build_get_work_registers(p);
1811
Ralf Baechle875d43e2005-09-03 15:56:16 -07001812#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001813 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814#else
David Daneybf286072011-07-05 16:34:46 -07001815 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816#endif
1817
David Daneyfd062c82009-05-27 17:47:44 -07001818#ifdef CONFIG_HUGETLB_PAGE
1819 /*
1820 * For huge tlb entries, pmd doesn't contain an address but
1821 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1822 * see if we need to jump to huge tlb processing.
1823 */
David Daneybf286072011-07-05 16:34:46 -07001824 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001825#endif
1826
David Daneybf286072011-07-05 16:34:46 -07001827 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
1828 UASM_i_LW(p, wr.r2, 0, wr.r2);
1829 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1830 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1831 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
1833#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001834 uasm_l_smp_pgtable_change(l, *p);
1835#endif
David Daneybf286072011-07-05 16:34:46 -07001836 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001837 if (!m4kc_tlbp_war())
1838 build_tlb_probe_entry(p);
David Daneybf286072011-07-05 16:34:46 -07001839 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840}
1841
Ralf Baechle234fcd12008-03-08 09:56:28 +00001842static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001843build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1844 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 unsigned int ptr)
1846{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001847 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1848 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 build_update_entries(p, tmp, ptr);
1850 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001851 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07001852 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001853 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854
Ralf Baechle875d43e2005-09-03 15:56:16 -07001855#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07001856 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857#endif
1858}
1859
Ralf Baechle234fcd12008-03-08 09:56:28 +00001860static void __cpuinit build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861{
1862 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001863 struct uasm_label *l = labels;
1864 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07001865 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
1867 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1868 memset(labels, 0, sizeof(labels));
1869 memset(relocs, 0, sizeof(relocs));
1870
1871 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001872 unsigned int segbits = 44;
1873
1874 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1875 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001876 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001877 uasm_i_dsrl_safe(&p, K1, K0, 62);
1878 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1879 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001880 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001881 uasm_il_bnez(&p, &r, K0, label_leave);
1882 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 }
1884
David Daneybf286072011-07-05 16:34:46 -07001885 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
1886 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001887 if (m4kc_tlbp_war())
1888 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001889
1890 if (kernel_uses_smartmips_rixi) {
1891 /*
1892 * If the page is not _PAGE_VALID, RI or XI could not
1893 * have triggered it. Skip the expensive test..
1894 */
David Daneycc33ae42010-12-20 15:54:50 -08001895 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001896 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001897 label_tlbl_goaround1);
1898 } else {
David Daneybf286072011-07-05 16:34:46 -07001899 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1900 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08001901 }
David Daney6dd93442010-02-10 15:12:47 -08001902 uasm_i_nop(&p);
1903
1904 uasm_i_tlbr(&p);
1905 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001906 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001907 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001908 } else {
David Daneybf286072011-07-05 16:34:46 -07001909 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1910 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001911 }
David Daneybf286072011-07-05 16:34:46 -07001912 /* load it in the delay slot*/
1913 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1914 /* load it if ptr is odd */
1915 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001916 /*
David Daneybf286072011-07-05 16:34:46 -07001917 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001918 * XI must have triggered it.
1919 */
David Daneycc33ae42010-12-20 15:54:50 -08001920 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001921 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
1922 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001923 uasm_l_tlbl_goaround1(&l, p);
1924 } else {
David Daneybf286072011-07-05 16:34:46 -07001925 uasm_i_andi(&p, wr.r3, wr.r3, 2);
1926 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
1927 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001928 }
David Daneybf286072011-07-05 16:34:46 -07001929 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08001930 }
David Daneybf286072011-07-05 16:34:46 -07001931 build_make_valid(&p, &r, wr.r1, wr.r2);
1932 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
David Daneyfd062c82009-05-27 17:47:44 -07001934#ifdef CONFIG_HUGETLB_PAGE
1935 /*
1936 * This is the entry point when build_r4000_tlbchange_handler_head
1937 * spots a huge page.
1938 */
1939 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07001940 iPTE_LW(&p, wr.r1, wr.r2);
1941 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07001942 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001943
1944 if (kernel_uses_smartmips_rixi) {
1945 /*
1946 * If the page is not _PAGE_VALID, RI or XI could not
1947 * have triggered it. Skip the expensive test..
1948 */
David Daneycc33ae42010-12-20 15:54:50 -08001949 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001950 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001951 label_tlbl_goaround2);
1952 } else {
David Daneybf286072011-07-05 16:34:46 -07001953 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1954 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08001955 }
David Daney6dd93442010-02-10 15:12:47 -08001956 uasm_i_nop(&p);
1957
1958 uasm_i_tlbr(&p);
1959 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001960 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001961 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001962 } else {
David Daneybf286072011-07-05 16:34:46 -07001963 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1964 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001965 }
David Daneybf286072011-07-05 16:34:46 -07001966 /* load it in the delay slot*/
1967 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1968 /* load it if ptr is odd */
1969 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001970 /*
David Daneybf286072011-07-05 16:34:46 -07001971 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001972 * XI must have triggered it.
1973 */
David Daneycc33ae42010-12-20 15:54:50 -08001974 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001975 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08001976 } else {
David Daneybf286072011-07-05 16:34:46 -07001977 uasm_i_andi(&p, wr.r3, wr.r3, 2);
1978 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08001979 }
David Daney0f4ccbc2011-09-16 18:06:02 -07001980 if (PM_DEFAULT_MASK == 0)
1981 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08001982 /*
1983 * We clobbered C0_PAGEMASK, restore it. On the other branch
1984 * it is restored in build_huge_tlb_write_entry.
1985 */
David Daneybf286072011-07-05 16:34:46 -07001986 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08001987
1988 uasm_l_tlbl_goaround2(&l, p);
1989 }
David Daneybf286072011-07-05 16:34:46 -07001990 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
1991 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07001992#endif
1993
Thiemo Seufere30ec452008-01-28 20:05:38 +00001994 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07001995 build_restore_work_registers(&p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001996 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1997 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998
1999 if ((p - handle_tlbl) > FASTPATH_SIZE)
2000 panic("TLB load handler fastpath space exceeded");
2001
Thiemo Seufere30ec452008-01-28 20:05:38 +00002002 uasm_resolve_relocs(relocs, labels);
2003 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2004 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02002006 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007}
2008
Ralf Baechle234fcd12008-03-08 09:56:28 +00002009static void __cpuinit build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010{
2011 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002012 struct uasm_label *l = labels;
2013 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002014 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015
2016 memset(handle_tlbs, 0, sizeof(handle_tlbs));
2017 memset(labels, 0, sizeof(labels));
2018 memset(relocs, 0, sizeof(relocs));
2019
David Daneybf286072011-07-05 16:34:46 -07002020 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2021 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002022 if (m4kc_tlbp_war())
2023 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002024 build_make_write(&p, &r, wr.r1, wr.r2);
2025 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026
David Daneyfd062c82009-05-27 17:47:44 -07002027#ifdef CONFIG_HUGETLB_PAGE
2028 /*
2029 * This is the entry point when
2030 * build_r4000_tlbchange_handler_head spots a huge page.
2031 */
2032 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002033 iPTE_LW(&p, wr.r1, wr.r2);
2034 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002035 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002036 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002037 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002038 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002039#endif
2040
Thiemo Seufere30ec452008-01-28 20:05:38 +00002041 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002042 build_restore_work_registers(&p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002043 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2044 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 if ((p - handle_tlbs) > FASTPATH_SIZE)
2047 panic("TLB store handler fastpath space exceeded");
2048
Thiemo Seufere30ec452008-01-28 20:05:38 +00002049 uasm_resolve_relocs(relocs, labels);
2050 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2051 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02002053 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054}
2055
Ralf Baechle234fcd12008-03-08 09:56:28 +00002056static void __cpuinit build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057{
2058 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002059 struct uasm_label *l = labels;
2060 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002061 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062
2063 memset(handle_tlbm, 0, sizeof(handle_tlbm));
2064 memset(labels, 0, sizeof(labels));
2065 memset(relocs, 0, sizeof(relocs));
2066
David Daneybf286072011-07-05 16:34:46 -07002067 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2068 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002069 if (m4kc_tlbp_war())
2070 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 /* Present and writable bits set, set accessed and dirty bits. */
David Daneybf286072011-07-05 16:34:46 -07002072 build_make_write(&p, &r, wr.r1, wr.r2);
2073 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074
David Daneyfd062c82009-05-27 17:47:44 -07002075#ifdef CONFIG_HUGETLB_PAGE
2076 /*
2077 * This is the entry point when
2078 * build_r4000_tlbchange_handler_head spots a huge page.
2079 */
2080 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002081 iPTE_LW(&p, wr.r1, wr.r2);
2082 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002083 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002084 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002085 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002086 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002087#endif
2088
Thiemo Seufere30ec452008-01-28 20:05:38 +00002089 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002090 build_restore_work_registers(&p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002091 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2092 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
2094 if ((p - handle_tlbm) > FASTPATH_SIZE)
2095 panic("TLB modify handler fastpath space exceeded");
2096
Thiemo Seufere30ec452008-01-28 20:05:38 +00002097 uasm_resolve_relocs(relocs, labels);
2098 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2099 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02002101 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102}
2103
Ralf Baechle234fcd12008-03-08 09:56:28 +00002104void __cpuinit build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105{
2106 /*
2107 * The refill handler is generated per-CPU, multi-node systems
2108 * may have local storage for it. The other handlers are only
2109 * needed once.
2110 */
2111 static int run_once = 0;
2112
David Daney1ec56322010-04-28 12:16:18 -07002113#ifdef CONFIG_64BIT
2114 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2115#endif
2116
Ralf Baechle10cc3522007-10-11 23:46:15 +01002117 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 case CPU_R2000:
2119 case CPU_R3000:
2120 case CPU_R3000A:
2121 case CPU_R3081E:
2122 case CPU_TX3912:
2123 case CPU_TX3922:
2124 case CPU_TX3927:
David Daney82622282009-10-14 12:16:56 -07002125#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 build_r3000_tlb_refill_handler();
2127 if (!run_once) {
2128 build_r3000_tlb_load_handler();
2129 build_r3000_tlb_store_handler();
2130 build_r3000_tlb_modify_handler();
2131 run_once++;
2132 }
David Daney82622282009-10-14 12:16:56 -07002133#else
2134 panic("No R3000 TLB refill handler");
2135#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 break;
2137
2138 case CPU_R6000:
2139 case CPU_R6000A:
2140 panic("No R6000 TLB refill handler yet");
2141 break;
2142
2143 case CPU_R8000:
2144 panic("No R8000 TLB refill handler yet");
2145 break;
2146
2147 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002149 scratch_reg = allocate_kscratch();
David Daney3d8bfdd2010-12-21 14:19:11 -08002150#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
2151 build_r4000_setup_pgd();
2152#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 build_r4000_tlb_load_handler();
2154 build_r4000_tlb_store_handler();
2155 build_r4000_tlb_modify_handler();
2156 run_once++;
2157 }
David Daney3d8bfdd2010-12-21 14:19:11 -08002158 build_r4000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159 }
2160}
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002161
Ralf Baechle234fcd12008-03-08 09:56:28 +00002162void __cpuinit flush_tlb_handlers(void)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002163{
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002164 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002165 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002166 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002167 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002168 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002169 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
David Daney3d8bfdd2010-12-21 14:19:11 -08002170#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
2171 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2172 (unsigned long)tlbmiss_handler_setup_pgd + sizeof(handle_tlbm));
2173#endif
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002174}