blob: 9c612388e5deff15def3bc8014fd1d6408222142 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nandids.c
3 *
4 * Copyright (C) 2002 Thomas Gleixner (tglx@linutronix.de)
Thomas Gleixnerbd7bcf52005-06-23 10:38:54 +01005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 */
11#include <linux/module.h>
12#include <linux/mtd/nand.h>
13/*
14* Chip ID list
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000015*
Linus Torvalds1da177e2005-04-16 15:20:36 -070016* Name. ID code, pagesize, chipsize in MegaByte, eraseblock size,
17* options
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000018*
Thomas Gleixner7a306012006-05-25 09:50:16 +020019* Pagesize; 0, 256, 512
20* 0 get this information from the extended chip ID
Linus Torvalds1da177e2005-04-16 15:20:36 -070021+ 256 256 Byte page size
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000022* 512 512 Byte page size
Linus Torvalds1da177e2005-04-16 15:20:36 -070023*/
24struct nand_flash_dev nand_flash_ids[] = {
Brian Norris5bc7c332013-03-13 09:51:31 -070025#define SP_OPTIONS NAND_NEED_READRDY
26#define SP_OPTIONS16 (SP_OPTIONS | NAND_BUSWIDTH_16)
Thomas Gleixner1cf98272007-04-17 18:30:57 +010027
28#ifdef CONFIG_MTD_NAND_MUSEUM_IDS
Brian Norris5bc7c332013-03-13 09:51:31 -070029 {"NAND 1MiB 5V 8-bit", 0x6e, 256, 1, 0x1000, SP_OPTIONS},
30 {"NAND 2MiB 5V 8-bit", 0x64, 256, 2, 0x1000, SP_OPTIONS},
31 {"NAND 4MiB 5V 8-bit", 0x6b, 512, 4, 0x2000, SP_OPTIONS},
32 {"NAND 1MiB 3,3V 8-bit", 0xe8, 256, 1, 0x1000, SP_OPTIONS},
33 {"NAND 1MiB 3,3V 8-bit", 0xec, 256, 1, 0x1000, SP_OPTIONS},
34 {"NAND 2MiB 3,3V 8-bit", 0xea, 256, 2, 0x1000, SP_OPTIONS},
35 {"NAND 4MiB 3,3V 8-bit", 0xd5, 512, 4, 0x2000, SP_OPTIONS},
36 {"NAND 4MiB 3,3V 8-bit", 0xe3, 512, 4, 0x2000, SP_OPTIONS},
37 {"NAND 4MiB 3,3V 8-bit", 0xe5, 512, 4, 0x2000, SP_OPTIONS},
38 {"NAND 8MiB 3,3V 8-bit", 0xd6, 512, 8, 0x2000, SP_OPTIONS},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000039
Brian Norris5bc7c332013-03-13 09:51:31 -070040 {"NAND 8MiB 1,8V 8-bit", 0x39, 512, 8, 0x2000, SP_OPTIONS},
41 {"NAND 8MiB 3,3V 8-bit", 0xe6, 512, 8, 0x2000, SP_OPTIONS},
42 {"NAND 8MiB 1,8V 16-bit", 0x49, 512, 8, 0x2000, SP_OPTIONS16},
43 {"NAND 8MiB 3,3V 16-bit", 0x59, 512, 8, 0x2000, SP_OPTIONS16},
Thomas Gleixner1cf98272007-04-17 18:30:57 +010044#endif
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000045
Brian Norris5bc7c332013-03-13 09:51:31 -070046 {"NAND 16MiB 1,8V 8-bit", 0x33, 512, 16, 0x4000, SP_OPTIONS},
47 {"NAND 16MiB 3,3V 8-bit", 0x73, 512, 16, 0x4000, SP_OPTIONS},
48 {"NAND 16MiB 1,8V 16-bit", 0x43, 512, 16, 0x4000, SP_OPTIONS16},
49 {"NAND 16MiB 3,3V 16-bit", 0x53, 512, 16, 0x4000, SP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000050
Brian Norris5bc7c332013-03-13 09:51:31 -070051 {"NAND 32MiB 1,8V 8-bit", 0x35, 512, 32, 0x4000, SP_OPTIONS},
52 {"NAND 32MiB 3,3V 8-bit", 0x75, 512, 32, 0x4000, SP_OPTIONS},
53 {"NAND 32MiB 1,8V 16-bit", 0x45, 512, 32, 0x4000, SP_OPTIONS16},
54 {"NAND 32MiB 3,3V 16-bit", 0x55, 512, 32, 0x4000, SP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000055
Brian Norris5bc7c332013-03-13 09:51:31 -070056 {"NAND 64MiB 1,8V 8-bit", 0x36, 512, 64, 0x4000, SP_OPTIONS},
57 {"NAND 64MiB 3,3V 8-bit", 0x76, 512, 64, 0x4000, SP_OPTIONS},
58 {"NAND 64MiB 1,8V 16-bit", 0x46, 512, 64, 0x4000, SP_OPTIONS16},
59 {"NAND 64MiB 3,3V 16-bit", 0x56, 512, 64, 0x4000, SP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000060
Brian Norris5bc7c332013-03-13 09:51:31 -070061 {"NAND 128MiB 1,8V 8-bit", 0x78, 512, 128, 0x4000, SP_OPTIONS},
62 {"NAND 128MiB 1,8V 8-bit", 0x39, 512, 128, 0x4000, SP_OPTIONS},
63 {"NAND 128MiB 3,3V 8-bit", 0x79, 512, 128, 0x4000, SP_OPTIONS},
64 {"NAND 128MiB 1,8V 16-bit", 0x72, 512, 128, 0x4000, SP_OPTIONS16},
65 {"NAND 128MiB 1,8V 16-bit", 0x49, 512, 128, 0x4000, SP_OPTIONS16},
66 {"NAND 128MiB 3,3V 16-bit", 0x74, 512, 128, 0x4000, SP_OPTIONS16},
67 {"NAND 128MiB 3,3V 16-bit", 0x59, 512, 128, 0x4000, SP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000068
Brian Norris5bc7c332013-03-13 09:51:31 -070069 {"NAND 256MiB 3,3V 8-bit", 0x71, 512, 256, 0x4000, SP_OPTIONS},
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Thomas Gleixner7a306012006-05-25 09:50:16 +020071 /*
72 * These are the new chips with large page size. The pagesize and the
73 * erasesize is determined from the extended id bytes
74 */
Brian Norris1696e6b2012-05-22 23:50:00 -070075#define LP_OPTIONS NAND_SAMSUNG_LP_OPTIONS
Thomas Gleixner7a306012006-05-25 09:50:16 +020076#define LP_OPTIONS16 (LP_OPTIONS | NAND_BUSWIDTH_16)
77
Brian Norrisc01804e2011-11-02 13:34:43 -070078 /* 512 Megabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +020079 {"NAND 64MiB 1,8V 8-bit", 0xA2, 0, 64, 0, LP_OPTIONS},
Brian Norris13ed7ae2010-08-20 12:36:12 -070080 {"NAND 64MiB 1,8V 8-bit", 0xA0, 0, 64, 0, LP_OPTIONS},
Thomas Gleixner7a306012006-05-25 09:50:16 +020081 {"NAND 64MiB 3,3V 8-bit", 0xF2, 0, 64, 0, LP_OPTIONS},
Brian Norris13ed7ae2010-08-20 12:36:12 -070082 {"NAND 64MiB 3,3V 8-bit", 0xD0, 0, 64, 0, LP_OPTIONS},
Brian Norrisc01804e2011-11-02 13:34:43 -070083 {"NAND 64MiB 3,3V 8-bit", 0xF0, 0, 64, 0, LP_OPTIONS},
Thomas Gleixner7a306012006-05-25 09:50:16 +020084 {"NAND 64MiB 1,8V 16-bit", 0xB2, 0, 64, 0, LP_OPTIONS16},
Brian Norris13ed7ae2010-08-20 12:36:12 -070085 {"NAND 64MiB 1,8V 16-bit", 0xB0, 0, 64, 0, LP_OPTIONS16},
Thomas Gleixner7a306012006-05-25 09:50:16 +020086 {"NAND 64MiB 3,3V 16-bit", 0xC2, 0, 64, 0, LP_OPTIONS16},
Brian Norris13ed7ae2010-08-20 12:36:12 -070087 {"NAND 64MiB 3,3V 16-bit", 0xC0, 0, 64, 0, LP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000088
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 /* 1 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +020090 {"NAND 128MiB 1,8V 8-bit", 0xA1, 0, 128, 0, LP_OPTIONS},
91 {"NAND 128MiB 3,3V 8-bit", 0xF1, 0, 128, 0, LP_OPTIONS},
Florian Fainellif6b173c2010-05-07 19:09:13 +020092 {"NAND 128MiB 3,3V 8-bit", 0xD1, 0, 128, 0, LP_OPTIONS},
Thomas Gleixner7a306012006-05-25 09:50:16 +020093 {"NAND 128MiB 1,8V 16-bit", 0xB1, 0, 128, 0, LP_OPTIONS16},
94 {"NAND 128MiB 3,3V 16-bit", 0xC1, 0, 128, 0, LP_OPTIONS16},
Brian Norris24cc7b82010-06-17 12:35:11 -070095 {"NAND 128MiB 1,8V 16-bit", 0xAD, 0, 128, 0, LP_OPTIONS16},
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
97 /* 2 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +020098 {"NAND 256MiB 1,8V 8-bit", 0xAA, 0, 256, 0, LP_OPTIONS},
99 {"NAND 256MiB 3,3V 8-bit", 0xDA, 0, 256, 0, LP_OPTIONS},
100 {"NAND 256MiB 1,8V 16-bit", 0xBA, 0, 256, 0, LP_OPTIONS16},
101 {"NAND 256MiB 3,3V 16-bit", 0xCA, 0, 256, 0, LP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 /* 4 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +0200104 {"NAND 512MiB 1,8V 8-bit", 0xAC, 0, 512, 0, LP_OPTIONS},
105 {"NAND 512MiB 3,3V 8-bit", 0xDC, 0, 512, 0, LP_OPTIONS},
106 {"NAND 512MiB 1,8V 16-bit", 0xBC, 0, 512, 0, LP_OPTIONS16},
107 {"NAND 512MiB 3,3V 16-bit", 0xCC, 0, 512, 0, LP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 /* 8 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +0200110 {"NAND 1GiB 1,8V 8-bit", 0xA3, 0, 1024, 0, LP_OPTIONS},
111 {"NAND 1GiB 3,3V 8-bit", 0xD3, 0, 1024, 0, LP_OPTIONS},
112 {"NAND 1GiB 1,8V 16-bit", 0xB3, 0, 1024, 0, LP_OPTIONS16},
113 {"NAND 1GiB 3,3V 16-bit", 0xC3, 0, 1024, 0, LP_OPTIONS16},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 /* 16 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +0200116 {"NAND 2GiB 1,8V 8-bit", 0xA5, 0, 2048, 0, LP_OPTIONS},
117 {"NAND 2GiB 3,3V 8-bit", 0xD5, 0, 2048, 0, LP_OPTIONS},
118 {"NAND 2GiB 1,8V 16-bit", 0xB5, 0, 2048, 0, LP_OPTIONS16},
119 {"NAND 2GiB 3,3V 16-bit", 0xC5, 0, 2048, 0, LP_OPTIONS16},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Brian Norris24cc7b82010-06-17 12:35:11 -0700121 /* 32 Gigabit */
Brian Norris13ed7ae2010-08-20 12:36:12 -0700122 {"NAND 4GiB 1,8V 8-bit", 0xA7, 0, 4096, 0, LP_OPTIONS},
Brian Norris84c4f462010-08-13 10:29:14 -0700123 {"NAND 4GiB 3,3V 8-bit", 0xD7, 0, 4096, 0, LP_OPTIONS},
Brian Norris13ed7ae2010-08-20 12:36:12 -0700124 {"NAND 4GiB 1,8V 16-bit", 0xB7, 0, 4096, 0, LP_OPTIONS16},
125 {"NAND 4GiB 3,3V 16-bit", 0xC7, 0, 4096, 0, LP_OPTIONS16},
126
127 /* 64 Gigabit */
128 {"NAND 8GiB 1,8V 8-bit", 0xAE, 0, 8192, 0, LP_OPTIONS},
129 {"NAND 8GiB 3,3V 8-bit", 0xDE, 0, 8192, 0, LP_OPTIONS},
130 {"NAND 8GiB 1,8V 16-bit", 0xBE, 0, 8192, 0, LP_OPTIONS16},
131 {"NAND 8GiB 3,3V 16-bit", 0xCE, 0, 8192, 0, LP_OPTIONS16},
132
133 /* 128 Gigabit */
134 {"NAND 16GiB 1,8V 8-bit", 0x1A, 0, 16384, 0, LP_OPTIONS},
135 {"NAND 16GiB 3,3V 8-bit", 0x3A, 0, 16384, 0, LP_OPTIONS},
136 {"NAND 16GiB 1,8V 16-bit", 0x2A, 0, 16384, 0, LP_OPTIONS16},
137 {"NAND 16GiB 3,3V 16-bit", 0x4A, 0, 16384, 0, LP_OPTIONS16},
138
139 /* 256 Gigabit */
140 {"NAND 32GiB 1,8V 8-bit", 0x1C, 0, 32768, 0, LP_OPTIONS},
141 {"NAND 32GiB 3,3V 8-bit", 0x3C, 0, 32768, 0, LP_OPTIONS},
142 {"NAND 32GiB 1,8V 16-bit", 0x2C, 0, 32768, 0, LP_OPTIONS16},
143 {"NAND 32GiB 3,3V 16-bit", 0x4C, 0, 32768, 0, LP_OPTIONS16},
144
145 /* 512 Gigabit */
146 {"NAND 64GiB 1,8V 8-bit", 0x1E, 0, 65536, 0, LP_OPTIONS},
147 {"NAND 64GiB 3,3V 8-bit", 0x3E, 0, 65536, 0, LP_OPTIONS},
148 {"NAND 64GiB 1,8V 16-bit", 0x2E, 0, 65536, 0, LP_OPTIONS16},
149 {"NAND 64GiB 3,3V 16-bit", 0x4E, 0, 65536, 0, LP_OPTIONS16},
Brian Norris24cc7b82010-06-17 12:35:11 -0700150
Thomas Gleixner7a306012006-05-25 09:50:16 +0200151 /*
152 * Renesas AND 1 Gigabit. Those chips do not support extended id and
153 * have a strange page/block layout ! The chosen minimum erasesize is
154 * 4 * 2 * 2048 = 16384 Byte, as those chips have an array of 4 page
155 * planes 1 block = 2 pages, but due to plane arrangement the blocks
156 * 0-3 consists of page 0 + 4,1 + 5, 2 + 6, 3 + 7 Anyway JFFS2 would
157 * increase the eraseblock size so we chose a combined one which can be
158 * erased in one go There are more speed improvements for reads and
159 * writes possible, but not implemented now
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 */
Thomas Gleixner7a306012006-05-25 09:50:16 +0200161 {"AND 128MiB 3,3V 8-bit", 0x01, 2048, 128, 0x4000,
Brian Norris1696e6b2012-05-22 23:50:00 -0700162 NAND_IS_AND | NAND_4PAGE_ARRAY | BBT_AUTO_REFRESH},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
164 {NULL,}
165};
166
167/*
168* Manufacturer ID list
169*/
170struct nand_manufacturers nand_manuf_ids[] = {
171 {NAND_MFR_TOSHIBA, "Toshiba"},
172 {NAND_MFR_SAMSUNG, "Samsung"},
173 {NAND_MFR_FUJITSU, "Fujitsu"},
174 {NAND_MFR_NATIONAL, "National"},
175 {NAND_MFR_RENESAS, "Renesas"},
176 {NAND_MFR_STMICRO, "ST Micro"},
David Woodhousee0c7d762006-05-13 18:07:53 +0100177 {NAND_MFR_HYNIX, "Hynix"},
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700178 {NAND_MFR_MICRON, "Micron"},
Brian Norris9d9a8812012-06-20 16:14:02 -0700179 {NAND_MFR_AMD, "AMD/Spansion"},
Brian Norrisc1257b42011-11-02 13:34:42 -0700180 {NAND_MFR_MACRONIX, "Macronix"},
Brian Norrisb1ccfab2012-05-22 07:30:47 -0700181 {NAND_MFR_EON, "Eon"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 {0x0, "Unknown"}
183};
184
David Woodhousee0c7d762006-05-13 18:07:53 +0100185EXPORT_SYMBOL(nand_manuf_ids);
186EXPORT_SYMBOL(nand_flash_ids);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
David Woodhousee0c7d762006-05-13 18:07:53 +0100188MODULE_LICENSE("GPL");
189MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
190MODULE_DESCRIPTION("Nand device & manufacturer IDs");