blob: ffce2c9e7c7641ead8255fee0503a7223e55ac05 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
35#include "radeon_drm.h"
36#include "radeon.h"
37
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
39int radeon_ttm_init(struct radeon_device *rdev);
40void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010041static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042
43/*
44 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
45 * function are calling it.
46 */
47
Jerome Glisse4c788672009-11-20 14:29:23 +010048static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049{
Jerome Glisse4c788672009-11-20 14:29:23 +010050 struct radeon_bo *bo;
51
52 bo = container_of(tbo, struct radeon_bo, tbo);
53 mutex_lock(&bo->rdev->gem.mutex);
54 list_del_init(&bo->list);
55 mutex_unlock(&bo->rdev->gem.mutex);
56 radeon_bo_clear_surface_reg(bo);
57 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020058}
59
Jerome Glissed03d8582009-12-14 21:02:09 +010060bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
61{
62 if (bo->destroy == &radeon_ttm_bo_destroy)
63 return true;
64 return false;
65}
66
Jerome Glisse312ea8da2009-12-07 15:52:58 +010067void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
68{
69 u32 c = 0;
70
71 rbo->placement.fpfn = 0;
72 rbo->placement.lpfn = 0;
73 rbo->placement.placement = rbo->placements;
74 rbo->placement.busy_placement = rbo->placements;
75 if (domain & RADEON_GEM_DOMAIN_VRAM)
76 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
77 TTM_PL_FLAG_VRAM;
78 if (domain & RADEON_GEM_DOMAIN_GTT)
79 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
80 if (domain & RADEON_GEM_DOMAIN_CPU)
81 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010082 if (!c)
83 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8da2009-12-07 15:52:58 +010084 rbo->placement.num_placement = c;
85 rbo->placement.num_busy_placement = c;
86}
87
Jerome Glisse4c788672009-11-20 14:29:23 +010088int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
89 unsigned long size, bool kernel, u32 domain,
90 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020091{
Jerome Glisse4c788672009-11-20 14:29:23 +010092 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 enum ttm_bo_type type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094 int r;
95
96 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
97 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
98 }
99 if (kernel) {
100 type = ttm_bo_type_kernel;
101 } else {
102 type = ttm_bo_type_device;
103 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100104 *bo_ptr = NULL;
105 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
106 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +0100108 bo->rdev = rdev;
109 bo->gobj = gobj;
110 bo->surface_reg = -1;
111 INIT_LIST_HEAD(&bo->list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100113 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100114 /* Kernel allocation are uninterruptible */
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100115 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
116 &bo->placement, 0, 0, !kernel, NULL, size,
117 &radeon_ttm_bo_destroy);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200118 if (unlikely(r != 0)) {
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100119 if (r != -ERESTARTSYS)
120 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100121 "object_init failed for (%lu, 0x%08X)\n",
122 size, domain);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200123 return r;
124 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100125 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200126 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100127 mutex_lock(&bo->rdev->gem.mutex);
128 list_add_tail(&bo->list, &rdev->gem.objects);
129 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200130 }
131 return 0;
132}
133
Jerome Glisse4c788672009-11-20 14:29:23 +0100134int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135{
Jerome Glisse4c788672009-11-20 14:29:23 +0100136 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 int r;
138
Jerome Glisse4c788672009-11-20 14:29:23 +0100139 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100141 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200143 return 0;
144 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100145 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 if (r) {
147 return r;
148 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100149 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100151 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100153 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154 return 0;
155}
156
Jerome Glisse4c788672009-11-20 14:29:23 +0100157void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158{
Jerome Glisse4c788672009-11-20 14:29:23 +0100159 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100161 bo->kptr = NULL;
162 radeon_bo_check_tiling(bo, 0, 0);
163 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164}
165
Jerome Glisse4c788672009-11-20 14:29:23 +0100166void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167{
Jerome Glisse4c788672009-11-20 14:29:23 +0100168 struct ttm_buffer_object *tbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169
Jerome Glisse4c788672009-11-20 14:29:23 +0100170 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100172 tbo = &((*bo)->tbo);
173 ttm_bo_unref(&tbo);
174 if (tbo == NULL)
175 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176}
177
Jerome Glisse4c788672009-11-20 14:29:23 +0100178int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179{
Jerome Glisse312ea8da2009-12-07 15:52:58 +0100180 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181
Jerome Glisse4c788672009-11-20 14:29:23 +0100182 if (bo->pin_count) {
183 bo->pin_count++;
184 if (gpu_addr)
185 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186 return 0;
187 }
Jerome Glisse312ea8da2009-12-07 15:52:58 +0100188 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000189 /* force to pin into visible video ram */
190 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
Jerome Glisse312ea8da2009-12-07 15:52:58 +0100191 for (i = 0; i < bo->placement.num_placement; i++)
192 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100193 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100194 if (likely(r == 0)) {
195 bo->pin_count = 1;
196 if (gpu_addr != NULL)
197 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100199 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 return r;
202}
203
Jerome Glisse4c788672009-11-20 14:29:23 +0100204int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205{
Jerome Glisse312ea8da2009-12-07 15:52:58 +0100206 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207
Jerome Glisse4c788672009-11-20 14:29:23 +0100208 if (!bo->pin_count) {
209 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
210 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100212 bo->pin_count--;
213 if (bo->pin_count)
214 return 0;
Jerome Glisse312ea8da2009-12-07 15:52:58 +0100215 for (i = 0; i < bo->placement.num_placement; i++)
216 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100217 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100218 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100219 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100220 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221}
222
Jerome Glisse4c788672009-11-20 14:29:23 +0100223int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224{
Dave Airlied796d842010-01-25 13:08:08 +1000225 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
226 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500227 if (rdev->mc.igp_sideport_enabled == false)
228 /* Useless to evict on IGP chips */
229 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 }
231 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
232}
233
Jerome Glisse4c788672009-11-20 14:29:23 +0100234void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235{
Jerome Glisse4c788672009-11-20 14:29:23 +0100236 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237 struct drm_gem_object *gobj;
238
239 if (list_empty(&rdev->gem.objects)) {
240 return;
241 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100242 dev_err(rdev->dev, "Userspace still has active objects !\n");
243 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100245 gobj = bo->gobj;
246 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
247 gobj, bo, (unsigned long)gobj->size,
248 *((unsigned long *)&gobj->refcount));
249 mutex_lock(&bo->rdev->gem.mutex);
250 list_del_init(&bo->list);
251 mutex_unlock(&bo->rdev->gem.mutex);
252 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253 gobj->driver_private = NULL;
254 drm_gem_object_unreference(gobj);
255 mutex_unlock(&rdev->ddev->struct_mutex);
256 }
257}
258
Jerome Glisse4c788672009-11-20 14:29:23 +0100259int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260{
Jerome Glissea4d68272009-09-11 13:00:43 +0200261 /* Add an MTRR for the VRAM */
262 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
263 MTRR_TYPE_WRCOMB, 1);
264 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
265 rdev->mc.mc_vram_size >> 20,
266 (unsigned long long)rdev->mc.aper_size >> 20);
267 DRM_INFO("RAM width %dbits %cDR\n",
268 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269 return radeon_ttm_init(rdev);
270}
271
Jerome Glisse4c788672009-11-20 14:29:23 +0100272void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273{
274 radeon_ttm_fini(rdev);
275}
276
Jerome Glisse4c788672009-11-20 14:29:23 +0100277void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
278 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279{
280 if (lobj->wdomain) {
281 list_add(&lobj->list, head);
282 } else {
283 list_add_tail(&lobj->list, head);
284 }
285}
286
Jerome Glisse4c788672009-11-20 14:29:23 +0100287int radeon_bo_list_reserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288{
Jerome Glisse4c788672009-11-20 14:29:23 +0100289 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290 int r;
291
Dave Airlie9d8401f2009-10-08 09:28:19 +1000292 list_for_each_entry(lobj, head, list){
Jerome Glisse4c788672009-11-20 14:29:23 +0100293 r = radeon_bo_reserve(lobj->bo, false);
294 if (unlikely(r != 0))
295 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296 }
297 return 0;
298}
299
Jerome Glisse4c788672009-11-20 14:29:23 +0100300void radeon_bo_list_unreserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301{
Jerome Glisse4c788672009-11-20 14:29:23 +0100302 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303
Dave Airlie9d8401f2009-10-08 09:28:19 +1000304 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100305 /* only unreserve object we successfully reserved */
306 if (radeon_bo_is_reserved(lobj->bo))
307 radeon_bo_unreserve(lobj->bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308 }
309}
310
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100311int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312{
Jerome Glisse4c788672009-11-20 14:29:23 +0100313 struct radeon_bo_list *lobj;
314 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315 int r;
316
Jerome Glisse4c788672009-11-20 14:29:23 +0100317 r = radeon_bo_list_reserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319 return r;
320 }
Dave Airlie9d8401f2009-10-08 09:28:19 +1000321 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100322 bo = lobj->bo;
323 if (!bo->pin_count) {
Michel Dänzer664f8652009-07-28 12:30:57 +0200324 if (lobj->wdomain) {
Jerome Glisse312ea8da2009-12-07 15:52:58 +0100325 radeon_ttm_placement_from_domain(bo,
326 lobj->wdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200327 } else {
Jerome Glisse312ea8da2009-12-07 15:52:58 +0100328 radeon_ttm_placement_from_domain(bo,
329 lobj->rdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200330 }
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100331 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse4c788672009-11-20 14:29:23 +0100332 true, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100333 if (unlikely(r))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200334 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100336 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
337 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200338 }
339 return 0;
340}
341
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100342void radeon_bo_list_fence(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343{
Jerome Glisse4c788672009-11-20 14:29:23 +0100344 struct radeon_bo_list *lobj;
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100345 struct radeon_bo *bo;
346 struct radeon_fence *old_fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100348 list_for_each_entry(lobj, head, list) {
349 bo = lobj->bo;
350 spin_lock(&bo->tbo.lock);
351 old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
352 bo->tbo.sync_obj = radeon_fence_ref(fence);
353 bo->tbo.sync_obj_arg = NULL;
354 spin_unlock(&bo->tbo.lock);
355 if (old_fence) {
356 radeon_fence_unref(&old_fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357 }
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100358 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359}
360
Jerome Glisse4c788672009-11-20 14:29:23 +0100361int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362 struct vm_area_struct *vma)
363{
Jerome Glisse4c788672009-11-20 14:29:23 +0100364 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365}
366
Dave Airlie550e2d92009-12-09 14:15:38 +1000367int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368{
Jerome Glisse4c788672009-11-20 14:29:23 +0100369 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000370 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100371 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000372 int steal;
373 int i;
374
Jerome Glisse4c788672009-11-20 14:29:23 +0100375 BUG_ON(!atomic_read(&bo->tbo.reserved));
376
377 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000378 return 0;
379
Jerome Glisse4c788672009-11-20 14:29:23 +0100380 if (bo->surface_reg >= 0) {
381 reg = &rdev->surface_regs[bo->surface_reg];
382 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000383 goto out;
384 }
385
386 steal = -1;
387 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
388
389 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100390 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000391 break;
392
Jerome Glisse4c788672009-11-20 14:29:23 +0100393 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000394 if (old_object->pin_count == 0)
395 steal = i;
396 }
397
398 /* if we are all out */
399 if (i == RADEON_GEM_MAX_SURFACES) {
400 if (steal == -1)
401 return -ENOMEM;
402 /* find someone with a surface reg and nuke their BO */
403 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000405 /* blow away the mapping */
406 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000408 old_object->surface_reg = -1;
409 i = steal;
410 }
411
Jerome Glisse4c788672009-11-20 14:29:23 +0100412 bo->surface_reg = i;
413 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000414
415out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100416 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
417 bo->tbo.mem.mm_node->start << PAGE_SHIFT,
418 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000419 return 0;
420}
421
Jerome Glisse4c788672009-11-20 14:29:23 +0100422static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000423{
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000425 struct radeon_surface_reg *reg;
426
Jerome Glisse4c788672009-11-20 14:29:23 +0100427 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000428 return;
429
Jerome Glisse4c788672009-11-20 14:29:23 +0100430 reg = &rdev->surface_regs[bo->surface_reg];
431 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000432
Jerome Glisse4c788672009-11-20 14:29:23 +0100433 reg->bo = NULL;
434 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000435}
436
Jerome Glisse4c788672009-11-20 14:29:23 +0100437int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
438 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000439{
Jerome Glisse4c788672009-11-20 14:29:23 +0100440 int r;
441
442 r = radeon_bo_reserve(bo, false);
443 if (unlikely(r != 0))
444 return r;
445 bo->tiling_flags = tiling_flags;
446 bo->pitch = pitch;
447 radeon_bo_unreserve(bo);
448 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000449}
450
Jerome Glisse4c788672009-11-20 14:29:23 +0100451void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
452 uint32_t *tiling_flags,
453 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000454{
Jerome Glisse4c788672009-11-20 14:29:23 +0100455 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000456 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100457 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000458 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100459 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000460}
461
Jerome Glisse4c788672009-11-20 14:29:23 +0100462int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
463 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000464{
Jerome Glisse4c788672009-11-20 14:29:23 +0100465 BUG_ON(!atomic_read(&bo->tbo.reserved));
466
467 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000468 return 0;
469
470 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100471 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000472 return 0;
473 }
474
Jerome Glisse4c788672009-11-20 14:29:23 +0100475 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000476 if (!has_moved)
477 return 0;
478
Jerome Glisse4c788672009-11-20 14:29:23 +0100479 if (bo->surface_reg >= 0)
480 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000481 return 0;
482 }
483
Jerome Glisse4c788672009-11-20 14:29:23 +0100484 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000485 return 0;
486
Jerome Glisse4c788672009-11-20 14:29:23 +0100487 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000488}
489
490void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100491 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000492{
Jerome Glissed03d8582009-12-14 21:02:09 +0100493 struct radeon_bo *rbo;
494 if (!radeon_ttm_bo_is_radeon_bo(bo))
495 return;
496 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100497 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000498}
499
500void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
501{
Jerome Glissed03d8582009-12-14 21:02:09 +0100502 struct radeon_bo *rbo;
503 if (!radeon_ttm_bo_is_radeon_bo(bo))
504 return;
505 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100506 radeon_bo_check_tiling(rbo, 0, 0);
Dave Airliee024e112009-06-24 09:48:08 +1000507}