blob: 8d1e8d95ea45d99b189c13e32b2229a89be2bce0 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090014#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090015#include <linux/percpu.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010016
Thomas Gleixner950f9d92008-01-30 13:34:06 +010017#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/processor.h>
19#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080020#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080021#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010022#include <asm/uaccess.h>
23#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010024#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070025#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Ingo Molnar9df84992008-02-04 16:48:09 +010027/*
28 * The current flushing context - we pass it instead of 5 arguments:
29 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010030struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080031 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010032 pgprot_t mask_set;
33 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010034 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080035 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010036 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010037 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080038 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070039 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010040};
41
Suresh Siddhaad5ca552008-09-23 14:00:42 -070042/*
43 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
44 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
45 * entries change the page attribute in parallel to some other cpu
46 * splitting a large page entry along with changing the attribute.
47 */
48static DEFINE_SPINLOCK(cpa_lock);
49
Shaohua Lid75586a2008-08-21 10:46:06 +080050#define CPA_FLUSHTLB 1
51#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070052#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080053
Thomas Gleixner65280e62008-05-05 16:35:21 +020054#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020055static unsigned long direct_pages_count[PG_LEVEL_NUM];
56
Thomas Gleixner65280e62008-05-05 16:35:21 +020057void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020058{
Andi Kleence0c0e52008-05-02 11:46:49 +020059 unsigned long flags;
Thomas Gleixner65280e62008-05-05 16:35:21 +020060
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
62 spin_lock_irqsave(&pgd_lock, flags);
63 direct_pages_count[level] += pages;
64 spin_unlock_irqrestore(&pgd_lock, flags);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
Alexey Dobriyane1759c22008-10-15 23:50:22 +040073void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020074{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000075 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010076 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000086 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020088#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020089}
90#else
91static inline void split_page_count(int level) { }
92#endif
93
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010094#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
98 return __pa(_text) >> PAGE_SHIFT;
99}
100
101static inline unsigned long highmap_end_pfn(void)
102{
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800103 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100104}
105
106#endif
107
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
Arjan van de Vened724be2008-01-30 13:34:04 +0100114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100116{
Arjan van de Vened724be2008-01-30 13:34:04 +0100117 return addr >= start && addr < end;
118}
119
120/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100121 * Flushing functions
122 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100124/**
125 * clflush_cache_range - flush a cache range with clflush
126 * @addr: virtual start address
127 * @size: number of bytes to flush
128 *
129 * clflush is an unordered instruction which needs fencing with mfence
130 * to avoid ordering issues.
131 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100136 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
139 clflush(vaddr);
140 /*
141 * Flush any possible final partial cacheline:
142 */
143 clflush(vend);
144
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100145 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100146}
Eric Anholte517a5e2009-09-10 17:48:48 -0700147EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100148
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100149static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100150{
Andi Kleen6bb83832008-02-04 16:48:06 +0100151 unsigned long cache = (unsigned long)arg;
152
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100153 /*
154 * Flush all to work around Errata in early athlons regarding
155 * large page flushing.
156 */
157 __flush_tlb_all();
158
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700159 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100160 wbinvd();
161}
162
Andi Kleen6bb83832008-02-04 16:48:06 +0100163static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100164{
165 BUG_ON(irqs_disabled());
166
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200167 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100168}
169
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100170static void __cpa_flush_range(void *arg)
171{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100172 /*
173 * We could optimize that further and do individual per page
174 * tlb invalidates for a low number of pages. Caveat: we must
175 * flush the high aliases on 64bit as well.
176 */
177 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100178}
179
Andi Kleen6bb83832008-02-04 16:48:06 +0100180static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100182 unsigned int i, level;
183 unsigned long addr;
184
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100185 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100186 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100187
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200188 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100189
Andi Kleen6bb83832008-02-04 16:48:06 +0100190 if (!cache)
191 return;
192
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100193 /*
194 * We only need to flush on one CPU,
195 * clflush is a MESI-coherent instruction that
196 * will cause all other CPUs to flush the same
197 * cachelines:
198 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100199 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
200 pte_t *pte = lookup_address(addr, &level);
201
202 /*
203 * Only flush present addresses:
204 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100205 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100206 clflush_cache_range((void *) addr, PAGE_SIZE);
207 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100208}
209
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700210static void cpa_flush_array(unsigned long *start, int numpages, int cache,
211 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800212{
213 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700214 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800215
216 BUG_ON(irqs_disabled());
217
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700218 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800219
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700220 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800221 return;
222
Shaohua Lid75586a2008-08-21 10:46:06 +0800223 /*
224 * We only need to flush on one CPU,
225 * clflush is a MESI-coherent instruction that
226 * will cause all other CPUs to flush the same
227 * cachelines:
228 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700229 for (i = 0; i < numpages; i++) {
230 unsigned long addr;
231 pte_t *pte;
232
233 if (in_flags & CPA_PAGES_ARRAY)
234 addr = (unsigned long)page_address(pages[i]);
235 else
236 addr = start[i];
237
238 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800239
240 /*
241 * Only flush present addresses:
242 */
243 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700244 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800245 }
246}
247
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100248/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100249 * Certain areas of memory on x86 require very specific protection flags,
250 * for example the BIOS area or kernel text. Callers don't always get this
251 * right (again, ioremap() on BIOS memory is not uncommon) so this function
252 * checks and fixes these known static required protection bits.
253 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100254static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
255 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100256{
257 pgprot_t forbidden = __pgprot(0);
258
Ingo Molnar687c4822008-01-30 13:34:04 +0100259 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100260 * The BIOS area between 640k and 1Mb needs to be executable for
261 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100262 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100263 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
265
266 /*
267 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100268 * Does not cover __inittext since that is gone later on. On
269 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100270 */
271 if (within(address, (unsigned long)_text, (unsigned long)_etext))
272 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100273
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100275 * The .rodata section needs to be read-only. Using the pfn
276 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100277 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100278 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
279 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100280 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100281
Steven Rostedt883242d2009-10-27 13:15:11 -0400282#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA) && \
283 !defined(CONFIG_DYNAMIC_FTRACE)
Suresh Siddha74e08172009-10-14 14:46:56 -0700284 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800285 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
286 * kernel text mappings for the large page aligned text, rodata sections
287 * will be always read-only. For the kernel identity mappings covering
288 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700289 *
290 * This will preserve the large page mappings for kernel text/data
291 * at no extra cost.
292 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800293 if (kernel_set_to_readonly &&
294 within(address, (unsigned long)_text,
Suresh Siddha74e08172009-10-14 14:46:56 -0700295 (unsigned long)__end_rodata_hpage_align))
296 pgprot_val(forbidden) |= _PAGE_RW;
297#endif
298
Arjan van de Vened724be2008-01-30 13:34:04 +0100299 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100300
301 return prot;
302}
303
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100304/*
305 * Lookup the page table entry for a virtual address. Return a pointer
306 * to the entry and the level of the mapping.
307 *
308 * Note: We return pud and pmd either when the entry is marked large
309 * or when the present bit is not set. Otherwise we would return a
310 * pointer to a nonexisting mapping.
311 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100312pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100313{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 pgd_t *pgd = pgd_offset_k(address);
315 pud_t *pud;
316 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100317
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100318 *level = PG_LEVEL_NONE;
319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 if (pgd_none(*pgd))
321 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 pud = pud_offset(pgd, address);
324 if (pud_none(*pud))
325 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100326
327 *level = PG_LEVEL_1G;
328 if (pud_large(*pud) || !pud_present(*pud))
329 return (pte_t *)pud;
330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 pmd = pmd_offset(pud, address);
332 if (pmd_none(*pmd))
333 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100334
335 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100336 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100339 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100340
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100341 return pte_offset_kernel(pmd, address);
342}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200343EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100344
Ingo Molnar9df84992008-02-04 16:48:09 +0100345/*
346 * Set the new pmd in all the pgds we know about:
347 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100348static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100349{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100350 /* change init_mm */
351 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100352#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100353 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100354 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100356 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100357 pgd_t *pgd;
358 pud_t *pud;
359 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100360
Ingo Molnar44af6c42008-01-30 13:34:03 +0100361 pgd = (pgd_t *)page_address(page) + pgd_index(address);
362 pud = pud_offset(pgd, address);
363 pmd = pmd_offset(pud, address);
364 set_pte_atomic((pte_t *)pmd, pte);
365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100367#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368}
369
Ingo Molnar9df84992008-02-04 16:48:09 +0100370static int
371try_preserve_large_page(pte_t *kpte, unsigned long address,
372 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100373{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100374 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100375 pte_t new_pte, old_pte, *tmp;
376 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100377 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100378 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100379
Andi Kleenc9caa022008-03-12 03:53:29 +0100380 if (cpa->force_split)
381 return 1;
382
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100383 spin_lock_irqsave(&pgd_lock, flags);
384 /*
385 * Check for races, another CPU might have split this page
386 * up already:
387 */
388 tmp = lookup_address(address, &level);
389 if (tmp != kpte)
390 goto out_unlock;
391
392 switch (level) {
393 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100394 psize = PMD_PAGE_SIZE;
395 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100396 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100397#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100398 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100399 psize = PUD_PAGE_SIZE;
400 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100401 break;
402#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100403 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100404 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100405 goto out_unlock;
406 }
407
408 /*
409 * Calculate the number of pages, which fit into this large
410 * page starting at address:
411 */
412 nextpage_addr = (address + psize) & pmask;
413 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100414 if (numpages < cpa->numpages)
415 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100416
417 /*
418 * We are safe now. Check whether the new pgprot is the same:
419 */
420 old_pte = *kpte;
421 old_prot = new_prot = pte_pgprot(old_pte);
422
423 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
424 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100425
426 /*
427 * old_pte points to the large page base address. So we need
428 * to add the offset of the virtual address:
429 */
430 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
431 cpa->pfn = pfn;
432
433 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100434
435 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100436 * We need to check the full range, whether
437 * static_protection() requires a different pgprot for one of
438 * the pages in the range we try to preserve:
439 */
440 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100441 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100442 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100443 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100444
445 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
446 goto out_unlock;
447 }
448
449 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100450 * If there are no changes, return. maxpages has been updated
451 * above:
452 */
453 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100454 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100455 goto out_unlock;
456 }
457
458 /*
459 * We need to change the attributes. Check, whether we can
460 * change the large page in one go. We request a split, when
461 * the address is not aligned and the number of pages is
462 * smaller than the number of pages in the large page. Note
463 * that we limited the number of possible pages already to
464 * the number of pages in the large page.
465 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100466 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100467 /*
468 * The address is aligned and the number of pages
469 * covers the full page.
470 */
471 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
472 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800473 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100474 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100475 }
476
477out_unlock:
478 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100479
Ingo Molnarbeaff632008-02-04 16:48:09 +0100480 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100481}
482
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100483static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100484{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100485 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100486 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100487 pte_t *pbase, *tmp;
488 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700489 struct page *base;
490
491 if (!debug_pagealloc)
492 spin_unlock(&cpa_lock);
Vegard Nossum9e730232009-02-22 11:28:25 +0100493 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700494 if (!debug_pagealloc)
495 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700496 if (!base)
497 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100498
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100499 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100500 /*
501 * Check for races, another CPU might have split this page
502 * up for us already:
503 */
504 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100505 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100506 goto out_unlock;
507
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100508 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700509 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100510 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100511 /*
512 * If we ever want to utilize the PAT bit, we need to
513 * update this function to make sure it's converted from
514 * bit 12 to bit 7 when we cross from the 2MB level to
515 * the 4K level:
516 */
517 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100518
Andi Kleenf07333f2008-02-04 16:48:09 +0100519#ifdef CONFIG_X86_64
520 if (level == PG_LEVEL_1G) {
521 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
522 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100523 }
524#endif
525
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100526 /*
527 * Get the target pfn from the original entry:
528 */
529 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100530 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100531 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100532
Andi Kleence0c0e52008-05-02 11:46:49 +0200533 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700534 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
535 split_page_count(level);
536
537#ifdef CONFIG_X86_64
538 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200539 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
540 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700541#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200542
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100543 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100544 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100545 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100546 * We use the standard kernel pagetable protections for the new
547 * pagetable protections, the actual ptes set above control the
548 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100549 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100550 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100551
552 /*
553 * Intel Atom errata AAH41 workaround.
554 *
555 * The real fix should be in hw or in a microcode update, but
556 * we also probabilistically try to reduce the window of having
557 * a large TLB mixed with 4K TLBs while instruction fetches are
558 * going on.
559 */
560 __flush_tlb_all();
561
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100562 base = NULL;
563
564out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100565 /*
566 * If we dropped out via the lookup_address check under
567 * pgd_lock then stick the page back into the pool:
568 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700569 if (base)
570 __free_page(base);
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100571 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100572
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100573 return 0;
574}
575
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800576static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
577 int primary)
578{
579 /*
580 * Ignore all non primary paths.
581 */
582 if (!primary)
583 return 0;
584
585 /*
586 * Ignore the NULL PTE for kernel identity mapping, as it is expected
587 * to have holes.
588 * Also set numpages to '1' indicating that we processed cpa req for
589 * one virtual address page and its pfn. TBD: numpages can be set based
590 * on the initial value and the level returned by lookup_address().
591 */
592 if (within(vaddr, PAGE_OFFSET,
593 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
594 cpa->numpages = 1;
595 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
596 return 0;
597 } else {
598 WARN(1, KERN_WARNING "CPA: called for zero pte. "
599 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
600 *cpa->vaddr);
601
602 return -EFAULT;
603 }
604}
605
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100606static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100607{
Shaohua Lid75586a2008-08-21 10:46:06 +0800608 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100609 int do_split, err;
610 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100611 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200613 if (cpa->flags & CPA_PAGES_ARRAY) {
614 struct page *page = cpa->pages[cpa->curpage];
615 if (unlikely(PageHighMem(page)))
616 return 0;
617 address = (unsigned long)page_address(page);
618 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800619 address = cpa->vaddr[cpa->curpage];
620 else
621 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100622repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100623 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800625 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100626
627 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800628 if (!pte_val(old_pte))
629 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100630
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100631 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100632 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100633 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100634 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100635
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100636 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
637 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100638
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100639 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100640
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100641 /*
642 * We need to keep the pfn from the existing PTE,
643 * after all we're only going to change it's attributes
644 * not the memory it points to
645 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100646 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
647 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100648 /*
649 * Do we really change anything ?
650 */
651 if (pte_val(old_pte) != pte_val(new_pte)) {
652 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800653 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100654 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100655 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100656 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100658
659 /*
660 * Check, whether we can keep the large page intact
661 * and just change the pte:
662 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100663 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100664 /*
665 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100666 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100667 * try_large_page:
668 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100669 if (do_split <= 0)
670 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100671
672 /*
673 * We have to split the large page:
674 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100675 err = split_large_page(kpte, address);
676 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700677 /*
678 * Do a global flush tlb after splitting the large page
679 * and before we do the actual change page attribute in the PTE.
680 *
681 * With out this, we violate the TLB application note, that says
682 * "The TLBs may contain both ordinary and large-page
683 * translations for a 4-KByte range of linear addresses. This
684 * may occur if software modifies the paging structures so that
685 * the page size used for the address range changes. If the two
686 * translations differ with respect to page frame or attributes
687 * (e.g., permissions), processor behavior is undefined and may
688 * be implementation-specific."
689 *
690 * We do this global tlb flush inside the cpa_lock, so that we
691 * don't allow any other cpu, with stale tlb entries change the
692 * page attribute in parallel, that also falls into the
693 * just split large page entry.
694 */
695 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100696 goto repeat;
697 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100698
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100699 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100700}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100702static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
703
704static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100705{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100706 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900707 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900708 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900709 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100710
Yinghai Lu965194c2008-07-12 14:31:28 -0700711 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100712 return 0;
713
Yinghai Luf361a452008-07-10 20:38:26 -0700714#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700715 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700716 return 0;
717#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100718 /*
719 * No need to redo, when the primary call touched the direct
720 * mapping already:
721 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200722 if (cpa->flags & CPA_PAGES_ARRAY) {
723 struct page *page = cpa->pages[cpa->curpage];
724 if (unlikely(PageHighMem(page)))
725 return 0;
726 vaddr = (unsigned long)page_address(page);
727 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800728 vaddr = cpa->vaddr[cpa->curpage];
729 else
730 vaddr = *cpa->vaddr;
731
732 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800733 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100734
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100735 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900736 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700737 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800738
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100739 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900740 if (ret)
741 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100742 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100743
Arjan van de Ven488fd992008-01-30 13:34:07 +0100744#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100745 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900746 * If the primary call didn't touch the high mapping already
747 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100748 * to touch the high mapped kernel as well:
749 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900750 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
751 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
752 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
753 __START_KERNEL_map - phys_base;
754 alias_cpa = *cpa;
755 alias_cpa.vaddr = &temp_cpa_vaddr;
756 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100757
Tejun Heo992f4c12009-06-22 11:56:24 +0900758 /*
759 * The high mapping range is imprecise, so ignore the
760 * return value.
761 */
762 __change_page_attr_set_clr(&alias_cpa, 0);
763 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100764#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900765
766 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100767}
768
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100769static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100770{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100771 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100772
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100773 while (numpages) {
774 /*
775 * Store the remaining nr of pages for the large page
776 * preservation check.
777 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100778 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800779 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700780 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800781 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100782
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700783 if (!debug_pagealloc)
784 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100785 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700786 if (!debug_pagealloc)
787 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100788 if (ret)
789 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100790
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100791 if (checkalias) {
792 ret = cpa_process_alias(cpa);
793 if (ret)
794 return ret;
795 }
796
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100797 /*
798 * Adjust the number of pages with the result of the
799 * CPA operation. Either a large page has been
800 * preserved or a single page update happened.
801 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100802 BUG_ON(cpa->numpages > numpages);
803 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700804 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800805 cpa->curpage++;
806 else
807 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
808
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100809 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100810 return 0;
811}
812
Andi Kleen6bb83832008-02-04 16:48:06 +0100813static inline int cache_attr(pgprot_t attr)
814{
815 return pgprot_val(attr) &
816 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
817}
818
Shaohua Lid75586a2008-08-21 10:46:06 +0800819static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100820 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700821 int force_split, int in_flag,
822 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100823{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100824 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200825 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500826 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100827
828 /*
829 * Check, if we are requested to change a not supported
830 * feature:
831 */
832 mask_set = canon_pgprot(mask_set);
833 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100834 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100835 return 0;
836
Thomas Gleixner69b14152008-02-13 11:04:50 +0100837 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700838 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800839 int i;
840 for (i = 0; i < numpages; i++) {
841 if (addr[i] & ~PAGE_MASK) {
842 addr[i] &= PAGE_MASK;
843 WARN_ON_ONCE(1);
844 }
845 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700846 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
847 /*
848 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
849 * No need to cehck in that case
850 */
851 if (*addr & ~PAGE_MASK) {
852 *addr &= PAGE_MASK;
853 /*
854 * People should not be passing in unaligned addresses:
855 */
856 WARN_ON_ONCE(1);
857 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500858 /*
859 * Save address for cache flush. *addr is modified in the call
860 * to __change_page_attr_set_clr() below.
861 */
862 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100863 }
864
Nick Piggin5843d9a2008-08-01 03:15:21 +0200865 /* Must avoid aliasing mappings in the highmem code */
866 kmap_flush_unused();
867
Nick Piggindb64fe02008-10-18 20:27:03 -0700868 vm_unmap_aliases();
869
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100870 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700871 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100872 cpa.numpages = numpages;
873 cpa.mask_set = mask_set;
874 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800875 cpa.flags = 0;
876 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100877 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100878
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700879 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
880 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800881
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100882 /* No alias checking for _NX bit modifications */
883 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
884
885 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100886
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100887 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100888 * Check whether we really changed something:
889 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800890 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800891 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200892
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100893 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100894 * No need to flush, when we did not set any of the caching
895 * attributes:
896 */
897 cache = cache_attr(mask_set);
898
899 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100900 * On success we use clflush, when the CPU supports it to
901 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100902 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100903 * wbindv):
904 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800905 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700906 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
907 cpa_flush_array(addr, numpages, cache,
908 cpa.flags, pages);
909 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500910 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800911 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100912 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200913
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100914out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100915 return ret;
916}
917
Shaohua Lid75586a2008-08-21 10:46:06 +0800918static inline int change_page_attr_set(unsigned long *addr, int numpages,
919 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100920{
Shaohua Lid75586a2008-08-21 10:46:06 +0800921 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700922 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100923}
924
Shaohua Lid75586a2008-08-21 10:46:06 +0800925static inline int change_page_attr_clear(unsigned long *addr, int numpages,
926 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100927{
Shaohua Lid75586a2008-08-21 10:46:06 +0800928 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700929 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100930}
931
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700932static inline int cpa_set_pages_array(struct page **pages, int numpages,
933 pgprot_t mask)
934{
935 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
936 CPA_PAGES_ARRAY, pages);
937}
938
939static inline int cpa_clear_pages_array(struct page **pages, int numpages,
940 pgprot_t mask)
941{
942 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
943 CPA_PAGES_ARRAY, pages);
944}
945
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700946int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100947{
Suresh Siddhade33c442008-04-25 17:07:22 -0700948 /*
949 * for now UC MINUS. see comments in ioremap_nocache()
950 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800951 return change_page_attr_set(&addr, numpages,
952 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100953}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700954
955int set_memory_uc(unsigned long addr, int numpages)
956{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700957 int ret;
958
Suresh Siddhade33c442008-04-25 17:07:22 -0700959 /*
960 * for now UC MINUS. see comments in ioremap_nocache()
961 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700962 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
963 _PAGE_CACHE_UC_MINUS, NULL);
964 if (ret)
965 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700966
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700967 ret = _set_memory_uc(addr, numpages);
968 if (ret)
969 goto out_free;
970
971 return 0;
972
973out_free:
974 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
975out_err:
976 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700977}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100978EXPORT_SYMBOL(set_memory_uc);
979
Shaohua Lid75586a2008-08-21 10:46:06 +0800980int set_memory_array_uc(unsigned long *addr, int addrinarray)
981{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700982 int i, j;
983 int ret;
984
Shaohua Lid75586a2008-08-21 10:46:06 +0800985 /*
986 * for now UC MINUS. see comments in ioremap_nocache()
987 */
988 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700989 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
990 _PAGE_CACHE_UC_MINUS, NULL);
991 if (ret)
992 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +0800993 }
994
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700995 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +0800996 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700997 if (ret)
998 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +0200999
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001000 return 0;
1001
1002out_free:
1003 for (j = 0; j < i; j++)
1004 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1005
1006 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001007}
1008EXPORT_SYMBOL(set_memory_array_uc);
1009
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001010int _set_memory_wc(unsigned long addr, int numpages)
1011{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001012 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001013 unsigned long addr_copy = addr;
1014
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001015 ret = change_page_attr_set(&addr, numpages,
1016 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001017 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001018 ret = change_page_attr_set_clr(&addr_copy, numpages,
1019 __pgprot(_PAGE_CACHE_WC),
1020 __pgprot(_PAGE_CACHE_MASK),
1021 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001022 }
1023 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001024}
1025
1026int set_memory_wc(unsigned long addr, int numpages)
1027{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001028 int ret;
1029
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001030 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001031 return set_memory_uc(addr, numpages);
1032
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001033 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1034 _PAGE_CACHE_WC, NULL);
1035 if (ret)
1036 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001037
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001038 ret = _set_memory_wc(addr, numpages);
1039 if (ret)
1040 goto out_free;
1041
1042 return 0;
1043
1044out_free:
1045 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1046out_err:
1047 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001048}
1049EXPORT_SYMBOL(set_memory_wc);
1050
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001051int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001052{
Shaohua Lid75586a2008-08-21 10:46:06 +08001053 return change_page_attr_clear(&addr, numpages,
1054 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001055}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001056
1057int set_memory_wb(unsigned long addr, int numpages)
1058{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001059 int ret;
1060
1061 ret = _set_memory_wb(addr, numpages);
1062 if (ret)
1063 return ret;
1064
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001065 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001066 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001067}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001068EXPORT_SYMBOL(set_memory_wb);
1069
Shaohua Lid75586a2008-08-21 10:46:06 +08001070int set_memory_array_wb(unsigned long *addr, int addrinarray)
1071{
1072 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001073 int ret;
1074
1075 ret = change_page_attr_clear(addr, addrinarray,
1076 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001077 if (ret)
1078 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001079
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001080 for (i = 0; i < addrinarray; i++)
1081 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001082
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001083 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001084}
1085EXPORT_SYMBOL(set_memory_array_wb);
1086
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001087int set_memory_x(unsigned long addr, int numpages)
1088{
Shaohua Lid75586a2008-08-21 10:46:06 +08001089 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001090}
1091EXPORT_SYMBOL(set_memory_x);
1092
1093int set_memory_nx(unsigned long addr, int numpages)
1094{
Shaohua Lid75586a2008-08-21 10:46:06 +08001095 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001096}
1097EXPORT_SYMBOL(set_memory_nx);
1098
1099int set_memory_ro(unsigned long addr, int numpages)
1100{
Shaohua Lid75586a2008-08-21 10:46:06 +08001101 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001102}
Bruce Allana03352d2008-09-29 20:19:22 -07001103EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001104
1105int set_memory_rw(unsigned long addr, int numpages)
1106{
Shaohua Lid75586a2008-08-21 10:46:06 +08001107 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001108}
Bruce Allana03352d2008-09-29 20:19:22 -07001109EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001110
1111int set_memory_np(unsigned long addr, int numpages)
1112{
Shaohua Lid75586a2008-08-21 10:46:06 +08001113 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001114}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001115
Andi Kleenc9caa022008-03-12 03:53:29 +01001116int set_memory_4k(unsigned long addr, int numpages)
1117{
Shaohua Lid75586a2008-08-21 10:46:06 +08001118 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001119 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001120}
1121
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001122int set_pages_uc(struct page *page, int numpages)
1123{
1124 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001125
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001126 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001127}
1128EXPORT_SYMBOL(set_pages_uc);
1129
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001130int set_pages_array_uc(struct page **pages, int addrinarray)
1131{
1132 unsigned long start;
1133 unsigned long end;
1134 int i;
1135 int free_idx;
1136
1137 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001138 if (PageHighMem(pages[i]))
1139 continue;
1140 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001141 end = start + PAGE_SIZE;
1142 if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL))
1143 goto err_out;
1144 }
1145
1146 if (cpa_set_pages_array(pages, addrinarray,
1147 __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) {
1148 return 0; /* Success */
1149 }
1150err_out:
1151 free_idx = i;
1152 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001153 if (PageHighMem(pages[i]))
1154 continue;
1155 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001156 end = start + PAGE_SIZE;
1157 free_memtype(start, end);
1158 }
1159 return -EINVAL;
1160}
1161EXPORT_SYMBOL(set_pages_array_uc);
1162
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001163int set_pages_wb(struct page *page, int numpages)
1164{
1165 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001166
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001167 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001168}
1169EXPORT_SYMBOL(set_pages_wb);
1170
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001171int set_pages_array_wb(struct page **pages, int addrinarray)
1172{
1173 int retval;
1174 unsigned long start;
1175 unsigned long end;
1176 int i;
1177
1178 retval = cpa_clear_pages_array(pages, addrinarray,
1179 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001180 if (retval)
1181 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001182
1183 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001184 if (PageHighMem(pages[i]))
1185 continue;
1186 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001187 end = start + PAGE_SIZE;
1188 free_memtype(start, end);
1189 }
1190
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001191 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001192}
1193EXPORT_SYMBOL(set_pages_array_wb);
1194
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001195int set_pages_x(struct page *page, int numpages)
1196{
1197 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001198
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001199 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001200}
1201EXPORT_SYMBOL(set_pages_x);
1202
1203int set_pages_nx(struct page *page, int numpages)
1204{
1205 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001206
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001207 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001208}
1209EXPORT_SYMBOL(set_pages_nx);
1210
1211int set_pages_ro(struct page *page, int numpages)
1212{
1213 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001214
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001215 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001216}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001217
1218int set_pages_rw(struct page *page, int numpages)
1219{
1220 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001221
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001222 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001223}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001224
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001226
1227static int __set_pages_p(struct page *page, int numpages)
1228{
Shaohua Lid75586a2008-08-21 10:46:06 +08001229 unsigned long tempaddr = (unsigned long) page_address(page);
1230 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001231 .numpages = numpages,
1232 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001233 .mask_clr = __pgprot(0),
1234 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001235
Suresh Siddha55121b42008-09-23 14:00:40 -07001236 /*
1237 * No alias checking needed for setting present flag. otherwise,
1238 * we may need to break large pages for 64-bit kernel text
1239 * mappings (this adds to complexity if we want to do this from
1240 * atomic context especially). Let's keep it simple!
1241 */
1242 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001243}
1244
1245static int __set_pages_np(struct page *page, int numpages)
1246{
Shaohua Lid75586a2008-08-21 10:46:06 +08001247 unsigned long tempaddr = (unsigned long) page_address(page);
1248 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001249 .numpages = numpages,
1250 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001251 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1252 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001253
Suresh Siddha55121b42008-09-23 14:00:40 -07001254 /*
1255 * No alias checking needed for setting not present flag. otherwise,
1256 * we may need to break large pages for 64-bit kernel text
1257 * mappings (this adds to complexity if we want to do this from
1258 * atomic context especially). Let's keep it simple!
1259 */
1260 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001261}
1262
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263void kernel_map_pages(struct page *page, int numpages, int enable)
1264{
1265 if (PageHighMem(page))
1266 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001267 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001268 debug_check_no_locks_freed(page_address(page),
1269 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001270 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001271
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001272 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +01001273 * If page allocator is not up yet then do not call c_p_a():
1274 */
1275 if (!debug_pagealloc_enabled)
1276 return;
1277
1278 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001279 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001280 * Large pages for identity mappings are not used at boot time
1281 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001283 if (enable)
1284 __set_pages_p(page, numpages);
1285 else
1286 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001287
1288 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001289 * We should perform an IPI and flush all tlbs,
1290 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 */
1292 __flush_tlb_all();
1293}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001294
1295#ifdef CONFIG_HIBERNATION
1296
1297bool kernel_page_present(struct page *page)
1298{
1299 unsigned int level;
1300 pte_t *pte;
1301
1302 if (PageHighMem(page))
1303 return false;
1304
1305 pte = lookup_address((unsigned long)page_address(page), &level);
1306 return (pte_val(*pte) & _PAGE_PRESENT);
1307}
1308
1309#endif /* CONFIG_HIBERNATION */
1310
1311#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001312
1313/*
1314 * The testcases use internal knowledge of the implementation that shouldn't
1315 * be exposed to the rest of the kernel. Include these directly here.
1316 */
1317#ifdef CONFIG_CPA_DEBUG
1318#include "pageattr-test.c"
1319#endif