blob: 84b054b084621260df3a7ecc9b16daa56ec64fa1 [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/ioport.h>
21#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020025#include <linux/platform_device.h>
26#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020027#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020029#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053030#include <linux/types.h>
Jean-Christophe PLAGNIOL-VILLARDbcd23602012-10-30 05:12:23 +080031#include <linux/platform_data/atmel.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020032
33#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010034#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080035
36#include <mach/atmel-mci.h>
Nicolas Ferrec42aa772008-11-20 15:59:12 +010037#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000038#include <linux/atmel_pdc.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020039
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020040#include <asm/io.h>
41#include <asm/unaligned.h>
42
Rob Emanuele04d699c2009-09-22 16:45:19 -070043#include <mach/cpu.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020044
45#include "atmel-mci-regs.h"
46
Ludovic Desroches2c96a292011-08-11 15:25:41 +000047#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020048#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020049
50enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +020051 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020052 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020053 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020054 EVENT_DATA_ERROR,
55};
56
57enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020058 STATE_IDLE = 0,
59 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020060 STATE_DATA_XFER,
61 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020062 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020063 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020064};
65
Ludovic Desroches796211b2011-08-11 15:25:44 +000066enum atmci_xfer_dir {
67 XFER_RECEIVE = 0,
68 XFER_TRANSMIT,
69};
70
71enum atmci_pdc_buf {
72 PDC_FIRST_BUF = 0,
73 PDC_SECOND_BUF,
74};
75
76struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +000077 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +000078 bool has_pdc;
79 bool has_cfg_reg;
80 bool has_cstor_reg;
81 bool has_highspeed;
82 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +010083 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +020084 bool has_bad_data_ordering;
85 bool need_reset_after_xfer;
86 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +020087 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +000088};
89
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020090struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020091 struct dma_chan *chan;
92 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020093};
94
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020095/**
96 * struct atmel_mci - MMC controller state shared between all slots
97 * @lock: Spinlock protecting the queue and associated data.
98 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +000099 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200100 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200101 * @buffer: Buffer used if we don't have the r/w proof capability. We
102 * don't have the time to switch pdc buffers so we have to use only
103 * one buffer for the full transaction.
104 * @buf_size: size of the buffer.
105 * @phys_buf_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200106 * @cur_slot: The slot which is currently using the controller.
107 * @mrq: The request currently being processed on @cur_slot,
108 * or NULL if the controller is idle.
109 * @cmd: The command currently being sent to the card, or NULL.
110 * @data: The data currently being transferred, or NULL if no data
111 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000112 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200113 * @dma: DMA client state.
114 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200115 * @cmd_status: Snapshot of SR taken upon completion of the current
116 * command. Only valid when EVENT_CMD_COMPLETE is pending.
117 * @data_status: Snapshot of SR taken upon completion of the current
118 * data transfer. Only valid when EVENT_DATA_COMPLETE or
119 * EVENT_DATA_ERROR is pending.
120 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
121 * to be sent.
122 * @tasklet: Tasklet running the request state machine.
123 * @pending_events: Bitmask of events flagged by the interrupt handler
124 * to be processed by the tasklet.
125 * @completed_events: Bitmask of events which the state machine has
126 * processed.
127 * @state: Tasklet state.
128 * @queue: List of slots waiting for access to the controller.
129 * @need_clock_update: Update the clock rate before the next request.
130 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200131 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200132 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800133 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200134 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
135 * rate and timeout calculations.
136 * @mapbase: Physical address of the MMIO registers.
137 * @mck: The peripheral bus clock hooked up to the MMC controller.
138 * @pdev: Platform device associated with the MMC controller.
139 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000140 * @caps: MCI capabilities depending on MCI version.
141 * @prepare_data: function to setup MCI before data transfer which
142 * depends on MCI capabilities.
143 * @submit_data: function to start data transfer which depends on MCI
144 * capabilities.
145 * @stop_transfer: function to stop data transfer which depends on MCI
146 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200147 *
148 * Locking
149 * =======
150 *
151 * @lock is a softirq-safe spinlock protecting @queue as well as
152 * @cur_slot, @mrq and @state. These must always be updated
153 * at the same time while holding @lock.
154 *
155 * @lock also protects mode_reg and need_clock_update since these are
156 * used to synchronize mode register updates with the queue
157 * processing.
158 *
159 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
160 * and must always be written at the same time as the slot is added to
161 * @queue.
162 *
163 * @pending_events and @completed_events are accessed using atomic bit
164 * operations, so they don't need any locking.
165 *
166 * None of the fields touched by the interrupt handler need any
167 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
168 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
169 * interrupts must be disabled and @data_status updated with a
170 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300171 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200172 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
173 * bytes_xfered field of @data must be written. This is ensured by
174 * using barriers.
175 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200176struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200177 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200178 void __iomem *regs;
179
180 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400181 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200182 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200183 unsigned int *buffer;
184 unsigned int buf_size;
185 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200186
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200187 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200188 struct mmc_request *mrq;
189 struct mmc_command *cmd;
190 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000191 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200192
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200193 struct atmel_mci_dma dma;
194 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530195 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200196
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200197 u32 cmd_status;
198 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200199 u32 stop_cmdr;
200
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200201 struct tasklet_struct tasklet;
202 unsigned long pending_events;
203 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200204 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200205 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200206
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200207 bool need_clock_update;
208 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200209 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200210 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800211 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200212 unsigned long bus_hz;
213 unsigned long mapbase;
214 struct clk *mck;
215 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200216
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000217 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000218
219 struct atmel_mci_caps caps;
220
221 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
222 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
223 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200224};
225
226/**
227 * struct atmel_mci_slot - MMC slot state
228 * @mmc: The mmc_host representing this slot.
229 * @host: The MMC controller this slot is using.
230 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700231 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200232 * @mrq: mmc_request currently being processed or waiting to be
233 * processed, or NULL when the slot is idle.
234 * @queue_node: List node for placing this node in the @queue list of
235 * &struct atmel_mci.
236 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
237 * @flags: Random state bits associated with the slot.
238 * @detect_pin: GPIO pin used for card detection, or negative if not
239 * available.
240 * @wp_pin: GPIO pin used for card write protect sending, or negative
241 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200242 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200243 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
244 */
245struct atmel_mci_slot {
246 struct mmc_host *mmc;
247 struct atmel_mci *host;
248
249 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700250 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200251
252 struct mmc_request *mrq;
253 struct list_head queue_node;
254
255 unsigned int clock;
256 unsigned long flags;
257#define ATMCI_CARD_PRESENT 0
258#define ATMCI_CARD_NEED_INIT 1
259#define ATMCI_SHUTDOWN 2
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +0200260#define ATMCI_SUSPENDED 3
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200261
262 int detect_pin;
263 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200264 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200265
266 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200267};
268
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200269#define atmci_test_and_clear_pending(host, event) \
270 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200271#define atmci_set_completed(host, event) \
272 set_bit(event, &host->completed_events)
273#define atmci_set_pending(host, event) \
274 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200275
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200276/*
277 * The debugfs stuff below is mostly optimized away when
278 * CONFIG_DEBUG_FS is not set.
279 */
280static int atmci_req_show(struct seq_file *s, void *v)
281{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200282 struct atmel_mci_slot *slot = s->private;
283 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200284 struct mmc_command *cmd;
285 struct mmc_command *stop;
286 struct mmc_data *data;
287
288 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200289 spin_lock_bh(&slot->host->lock);
290 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200291
292 if (mrq) {
293 cmd = mrq->cmd;
294 data = mrq->data;
295 stop = mrq->stop;
296
297 if (cmd)
298 seq_printf(s,
299 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
300 cmd->opcode, cmd->arg, cmd->flags,
301 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700302 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200303 if (data)
304 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
305 data->bytes_xfered, data->blocks,
306 data->blksz, data->flags, data->error);
307 if (stop)
308 seq_printf(s,
309 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
310 stop->opcode, stop->arg, stop->flags,
311 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700312 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200313 }
314
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200315 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200316
317 return 0;
318}
319
320static int atmci_req_open(struct inode *inode, struct file *file)
321{
322 return single_open(file, atmci_req_show, inode->i_private);
323}
324
325static const struct file_operations atmci_req_fops = {
326 .owner = THIS_MODULE,
327 .open = atmci_req_open,
328 .read = seq_read,
329 .llseek = seq_lseek,
330 .release = single_release,
331};
332
333static void atmci_show_status_reg(struct seq_file *s,
334 const char *regname, u32 value)
335{
336 static const char *sr_bit[] = {
337 [0] = "CMDRDY",
338 [1] = "RXRDY",
339 [2] = "TXRDY",
340 [3] = "BLKE",
341 [4] = "DTIP",
342 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700343 [6] = "ENDRX",
344 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200345 [8] = "SDIOIRQA",
346 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700347 [12] = "SDIOWAIT",
348 [14] = "RXBUFF",
349 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200350 [16] = "RINDE",
351 [17] = "RDIRE",
352 [18] = "RCRCE",
353 [19] = "RENDE",
354 [20] = "RTOE",
355 [21] = "DCRCE",
356 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700357 [23] = "CSTOE",
358 [24] = "BLKOVRE",
359 [25] = "DMADONE",
360 [26] = "FIFOEMPTY",
361 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200362 [30] = "OVRE",
363 [31] = "UNRE",
364 };
365 unsigned int i;
366
367 seq_printf(s, "%s:\t0x%08x", regname, value);
368 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
369 if (value & (1 << i)) {
370 if (sr_bit[i])
371 seq_printf(s, " %s", sr_bit[i]);
372 else
373 seq_puts(s, " UNKNOWN");
374 }
375 }
376 seq_putc(s, '\n');
377}
378
379static int atmci_regs_show(struct seq_file *s, void *v)
380{
381 struct atmel_mci *host = s->private;
382 u32 *buf;
383
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000384 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200385 if (!buf)
386 return -ENOMEM;
387
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200388 /*
389 * Grab a more or less consistent snapshot. Note that we're
390 * not disabling interrupts, so IMR and SR may not be
391 * consistent.
392 */
393 spin_lock_bh(&host->lock);
Haavard Skinnemoen87e60f22008-09-19 21:09:27 +0200394 clk_enable(host->mck);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000395 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen87e60f22008-09-19 21:09:27 +0200396 clk_disable(host->mck);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200397 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200398
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200399 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000400 buf[ATMCI_MR / 4],
401 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200402 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
403 if (host->caps.has_odd_clk_div)
404 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
405 ((buf[ATMCI_MR / 4] & 0xff) << 1)
406 | ((buf[ATMCI_MR / 4] >> 16) & 1));
407 else
408 seq_printf(s, "CLKDIV=%u\n",
409 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000410 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
411 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
412 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200413 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000414 buf[ATMCI_BLKR / 4],
415 buf[ATMCI_BLKR / 4] & 0xffff,
416 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000417 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000418 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200419
420 /* Don't read RSPR and RDR; it will consume the data there */
421
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000422 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
423 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200424
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000425 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800426 u32 val;
427
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000428 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800429 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
430 val, val & 3,
431 ((val >> 4) & 3) ?
432 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000433 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000434 }
435 if (host->caps.has_cfg_reg) {
436 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800437
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000438 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800439 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
440 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000441 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
442 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
443 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
444 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800445 }
446
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200447 kfree(buf);
448
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200449 return 0;
450}
451
452static int atmci_regs_open(struct inode *inode, struct file *file)
453{
454 return single_open(file, atmci_regs_show, inode->i_private);
455}
456
457static const struct file_operations atmci_regs_fops = {
458 .owner = THIS_MODULE,
459 .open = atmci_regs_open,
460 .read = seq_read,
461 .llseek = seq_lseek,
462 .release = single_release,
463};
464
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200465static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200466{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200467 struct mmc_host *mmc = slot->mmc;
468 struct atmel_mci *host = slot->host;
469 struct dentry *root;
470 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200471
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200472 root = mmc->debugfs_root;
473 if (!root)
474 return;
475
476 node = debugfs_create_file("regs", S_IRUSR, root, host,
477 &atmci_regs_fops);
478 if (IS_ERR(node))
479 return;
480 if (!node)
481 goto err;
482
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200483 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200484 if (!node)
485 goto err;
486
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200487 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
488 if (!node)
489 goto err;
490
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200491 node = debugfs_create_x32("pending_events", S_IRUSR, root,
492 (u32 *)&host->pending_events);
493 if (!node)
494 goto err;
495
496 node = debugfs_create_x32("completed_events", S_IRUSR, root,
497 (u32 *)&host->completed_events);
498 if (!node)
499 goto err;
500
501 return;
502
503err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200504 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200505}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200506
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200507#if defined(CONFIG_OF)
508static const struct of_device_id atmci_dt_ids[] = {
509 { .compatible = "atmel,hsmci" },
510 { /* sentinel */ }
511};
512
513MODULE_DEVICE_TABLE(of, atmci_dt_ids);
514
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500515static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200516atmci_of_init(struct platform_device *pdev)
517{
518 struct device_node *np = pdev->dev.of_node;
519 struct device_node *cnp;
520 struct mci_platform_data *pdata;
521 u32 slot_id;
522
523 if (!np) {
524 dev_err(&pdev->dev, "device node not found\n");
525 return ERR_PTR(-EINVAL);
526 }
527
528 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
529 if (!pdata) {
530 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
531 return ERR_PTR(-ENOMEM);
532 }
533
534 for_each_child_of_node(np, cnp) {
535 if (of_property_read_u32(cnp, "reg", &slot_id)) {
536 dev_warn(&pdev->dev, "reg property is missing for %s\n",
537 cnp->full_name);
538 continue;
539 }
540
541 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
542 dev_warn(&pdev->dev, "can't have more than %d slots\n",
543 ATMCI_MAX_NR_SLOTS);
544 break;
545 }
546
547 if (of_property_read_u32(cnp, "bus-width",
548 &pdata->slot[slot_id].bus_width))
549 pdata->slot[slot_id].bus_width = 1;
550
551 pdata->slot[slot_id].detect_pin =
552 of_get_named_gpio(cnp, "cd-gpios", 0);
553
554 pdata->slot[slot_id].detect_is_active_high =
555 of_property_read_bool(cnp, "cd-inverted");
556
557 pdata->slot[slot_id].wp_pin =
558 of_get_named_gpio(cnp, "wp-gpios", 0);
559 }
560
561 return pdata;
562}
563#else /* CONFIG_OF */
564static inline struct mci_platform_data*
565atmci_of_init(struct platform_device *dev)
566{
567 return ERR_PTR(-EINVAL);
568}
569#endif
570
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200571static inline unsigned int atmci_get_version(struct atmel_mci *host)
572{
573 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
574}
575
Ludovic Desroches24011f32012-05-16 15:26:00 +0200576static void atmci_timeout_timer(unsigned long data)
577{
578 struct atmel_mci *host;
579
580 host = (struct atmel_mci *)data;
581
582 dev_dbg(&host->pdev->dev, "software timeout\n");
583
584 if (host->mrq->cmd->data) {
585 host->mrq->cmd->data->error = -ETIMEDOUT;
586 host->data = NULL;
Ludovic Desroches6edfd032013-09-09 17:29:56 +0200587 /*
588 * With some SDIO modules, sometimes DMA transfer hangs. If
589 * stop_transfer() is not called then the DMA request is not
590 * removed, following ones are queued and never computed.
591 */
592 if (host->state == STATE_DATA_XFER)
593 host->stop_transfer(host);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200594 } else {
595 host->mrq->cmd->error = -ETIMEDOUT;
596 host->cmd = NULL;
597 }
598 host->need_reset = 1;
599 host->state = STATE_END_REQUEST;
600 smp_wmb();
601 tasklet_schedule(&host->tasklet);
602}
603
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000604static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200605 unsigned int ns)
606{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200607 /*
608 * It is easier here to use us instead of ns for the timeout,
609 * it prevents from overflows during calculation.
610 */
611 unsigned int us = DIV_ROUND_UP(ns, 1000);
612
613 /* Maximum clock frequency is host->bus_hz/2 */
614 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200615}
616
617static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200618 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200619{
620 static unsigned dtomul_to_shift[] = {
621 0, 4, 7, 8, 10, 12, 16, 20
622 };
623 unsigned timeout;
624 unsigned dtocyc;
625 unsigned dtomul;
626
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000627 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
628 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200629
630 for (dtomul = 0; dtomul < 8; dtomul++) {
631 unsigned shift = dtomul_to_shift[dtomul];
632 dtocyc = (timeout + (1 << shift) - 1) >> shift;
633 if (dtocyc < 15)
634 break;
635 }
636
637 if (dtomul >= 8) {
638 dtomul = 7;
639 dtocyc = 15;
640 }
641
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200642 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200643 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000644 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200645}
646
647/*
648 * Return mask with command flags to be enabled for this command.
649 */
650static u32 atmci_prepare_command(struct mmc_host *mmc,
651 struct mmc_command *cmd)
652{
653 struct mmc_data *data;
654 u32 cmdr;
655
656 cmd->error = -EINPROGRESS;
657
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000658 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200659
660 if (cmd->flags & MMC_RSP_PRESENT) {
661 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000662 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200663 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000664 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200665 }
666
667 /*
668 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
669 * it's too difficult to determine whether this is an ACMD or
670 * not. Better make it 64.
671 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000672 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200673
674 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000675 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200676
677 data = cmd->data;
678 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000679 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100680
681 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000682 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100683 } else {
684 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000685 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100686 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000687 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100688 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000689 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100690 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200691
692 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000693 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200694 }
695
696 return cmdr;
697}
698
Ludovic Desroches11d14882011-08-11 15:25:45 +0000699static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200700 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200701{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200702 WARN_ON(host->cmd);
703 host->cmd = cmd;
704
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200705 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200706 "start command: ARGR=0x%08x CMDR=0x%08x\n",
707 cmd->arg, cmd_flags);
708
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000709 atmci_writel(host, ATMCI_ARGR, cmd->arg);
710 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200711}
712
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000713static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200714{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200715 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000716 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000717 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200718}
719
Ludovic Desroches796211b2011-08-11 15:25:44 +0000720/*
721 * Configure given PDC buffer taking care of alignement issues.
722 * Update host->data_size and host->sg.
723 */
724static void atmci_pdc_set_single_buf(struct atmel_mci *host,
725 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200726{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000727 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200728 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200729
Ludovic Desroches796211b2011-08-11 15:25:44 +0000730 if (dir == XFER_RECEIVE) {
731 pointer_reg = ATMEL_PDC_RPR;
732 counter_reg = ATMEL_PDC_RCR;
733 } else {
734 pointer_reg = ATMEL_PDC_TPR;
735 counter_reg = ATMEL_PDC_TCR;
736 }
737
738 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000739 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
740 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000741 }
742
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200743 if (!host->caps.has_rwproof) {
744 buf_size = host->buf_size;
745 atmci_writel(host, pointer_reg, host->buf_phys_addr);
746 } else {
747 buf_size = sg_dma_len(host->sg);
748 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
749 }
750
751 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000752 if (host->data_size & 0x3) {
753 /* If size is different from modulo 4, transfer bytes */
754 atmci_writel(host, counter_reg, host->data_size);
755 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
756 } else {
757 /* Else transfer 32-bits words */
758 atmci_writel(host, counter_reg, host->data_size / 4);
759 }
760 host->data_size = 0;
761 } else {
762 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000763 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
764 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000765 if (host->data_size)
766 host->sg = sg_next(host->sg);
767 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200768}
769
Ludovic Desroches796211b2011-08-11 15:25:44 +0000770/*
771 * Configure PDC buffer according to the data size ie configuring one or two
772 * buffers. Don't use this function if you want to configure only the second
773 * buffer. In this case, use atmci_pdc_set_single_buf.
774 */
775static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200776{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000777 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
778 if (host->data_size)
779 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
780}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200781
Ludovic Desroches796211b2011-08-11 15:25:44 +0000782/*
783 * Unmap sg lists, called when transfer is finished.
784 */
785static void atmci_pdc_cleanup(struct atmel_mci *host)
786{
787 struct mmc_data *data = host->data;
788
789 if (data)
790 dma_unmap_sg(&host->pdev->dev,
791 data->sg, data->sg_len,
792 ((data->flags & MMC_DATA_WRITE)
793 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
794}
795
796/*
797 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
798 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
799 * interrupt needed for both transfer directions.
800 */
801static void atmci_pdc_complete(struct atmel_mci *host)
802{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200803 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200804 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200805
Ludovic Desroches796211b2011-08-11 15:25:44 +0000806 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200807
808 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200809 && (host->data->flags & MMC_DATA_READ)) {
810 if (host->caps.has_bad_data_ordering)
811 for (i = 0; i < transfer_size; i++)
812 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200813 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
814 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200815 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200816
Ludovic Desroches796211b2011-08-11 15:25:44 +0000817 atmci_pdc_cleanup(host);
818
819 /*
820 * If the card was removed, data will be NULL. No point trying
821 * to send the stop command or waiting for NBUSY in this case.
822 */
823 if (host->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200824 dev_dbg(&host->pdev->dev,
825 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200826 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000827 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200828 }
829}
830
Ludovic Desroches796211b2011-08-11 15:25:44 +0000831static void atmci_dma_cleanup(struct atmel_mci *host)
832{
833 struct mmc_data *data = host->data;
834
835 if (data)
836 dma_unmap_sg(host->dma.chan->device->dev,
837 data->sg, data->sg_len,
838 ((data->flags & MMC_DATA_WRITE)
839 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
840}
841
842/*
843 * This function is called by the DMA driver from tasklet context.
844 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200845static void atmci_dma_complete(void *arg)
846{
847 struct atmel_mci *host = arg;
848 struct mmc_data *data = host->data;
849
850 dev_vdbg(&host->pdev->dev, "DMA complete\n");
851
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000852 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800853 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000854 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800855
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200856 atmci_dma_cleanup(host);
857
858 /*
859 * If the card was removed, data will be NULL. No point trying
860 * to send the stop command or waiting for NBUSY in this case.
861 */
862 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200863 dev_dbg(&host->pdev->dev,
864 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200865 atmci_set_pending(host, EVENT_XFER_COMPLETE);
866 tasklet_schedule(&host->tasklet);
867
868 /*
869 * Regardless of what the documentation says, we have
870 * to wait for NOTBUSY even after block read
871 * operations.
872 *
873 * When the DMA transfer is complete, the controller
874 * may still be reading the CRC from the card, i.e.
875 * the data transfer is still in progress and we
876 * haven't seen all the potential error bits yet.
877 *
878 * The interrupt handler will schedule a different
879 * tasklet to finish things up when the data transfer
880 * is completely done.
881 *
882 * We may not complete the mmc request here anyway
883 * because the mmc layer may call back and cause us to
884 * violate the "don't submit new operations from the
885 * completion callback" rule of the dma engine
886 * framework.
887 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000888 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200889 }
890}
891
Ludovic Desroches796211b2011-08-11 15:25:44 +0000892/*
893 * Returns a mask of interrupt flags to be enabled after the whole
894 * request has been prepared.
895 */
896static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
897{
898 u32 iflags;
899
900 data->error = -EINPROGRESS;
901
902 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400903 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000904 host->data = data;
905 host->data_chan = NULL;
906
907 iflags = ATMCI_DATA_ERROR_FLAGS;
908
909 /*
910 * Errata: MMC data write operation with less than 12
911 * bytes is impossible.
912 *
913 * Errata: MCI Transmit Data Register (TDR) FIFO
914 * corruption when length is not multiple of 4.
915 */
916 if (data->blocks * data->blksz < 12
917 || (data->blocks * data->blksz) & 3)
918 host->need_reset = true;
919
920 host->pio_offset = 0;
921 if (data->flags & MMC_DATA_READ)
922 iflags |= ATMCI_RXRDY;
923 else
924 iflags |= ATMCI_TXRDY;
925
926 return iflags;
927}
928
929/*
930 * Set interrupt flags and set block length into the MCI mode register even
931 * if this value is also accessible in the MCI block register. It seems to be
932 * necessary before the High Speed MCI version. It also map sg and configure
933 * PDC registers.
934 */
935static u32
936atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
937{
938 u32 iflags, tmp;
939 unsigned int sg_len;
940 enum dma_data_direction dir;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200941 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000942
943 data->error = -EINPROGRESS;
944
945 host->data = data;
946 host->sg = data->sg;
947 iflags = ATMCI_DATA_ERROR_FLAGS;
948
949 /* Enable pdc mode */
950 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
951
952 if (data->flags & MMC_DATA_READ) {
953 dir = DMA_FROM_DEVICE;
954 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
955 } else {
956 dir = DMA_TO_DEVICE;
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200957 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000958 }
959
960 /* Set BLKLEN */
961 tmp = atmci_readl(host, ATMCI_MR);
962 tmp &= 0x0000ffff;
963 tmp |= ATMCI_BLKLEN(data->blksz);
964 atmci_writel(host, ATMCI_MR, tmp);
965
966 /* Configure PDC */
967 host->data_size = data->blocks * data->blksz;
968 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200969
970 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200971 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200972 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
973 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200974 if (host->caps.has_bad_data_ordering)
975 for (i = 0; i < host->data_size; i++)
976 host->buffer[i] = swab32(host->buffer[i]);
977 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200978
Ludovic Desroches796211b2011-08-11 15:25:44 +0000979 if (host->data_size)
980 atmci_pdc_set_both_buf(host,
981 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
982
983 return iflags;
984}
985
986static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800987atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200988{
989 struct dma_chan *chan;
990 struct dma_async_tx_descriptor *desc;
991 struct scatterlist *sg;
992 unsigned int i;
993 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530994 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700995 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +0200996 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000997 u32 iflags;
998
999 data->error = -EINPROGRESS;
1000
1001 WARN_ON(host->data);
1002 host->sg = NULL;
1003 host->data = data;
1004
1005 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001006
1007 /*
1008 * We don't do DMA on "complex" transfers, i.e. with
1009 * non-word-aligned buffers or lengths. Also, we don't bother
1010 * with all the DMA setup overhead for short transfers.
1011 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001012 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1013 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001014 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001015 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001016
1017 for_each_sg(data->sg, sg, data->sg_len, i) {
1018 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001019 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001020 }
1021
1022 /* If we don't have a channel, we can't do DMA */
1023 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001024 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001025 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001026
1027 if (!chan)
1028 return -ENODEV;
1029
Vinod Koule0d23ef2011-11-17 14:54:38 +05301030 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001031 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301032 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001033 maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301034 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001035 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301036 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001037 maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301038 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001039
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001040 if (host->caps.has_dma_conf_reg)
1041 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1042 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001043
Linus Walleij266ac3f2011-02-10 16:08:06 +01001044 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +00001045 data->sg_len, direction);
Linus Walleij88ce4db32011-02-10 16:08:16 +01001046
Viresh Kumare2b35f32012-02-01 16:12:27 +05301047 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001048 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301049 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001050 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1051 if (!desc)
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001052 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001053
1054 host->dma.data_desc = desc;
1055 desc->callback = atmci_dma_complete;
1056 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001057
Ludovic Desroches796211b2011-08-11 15:25:44 +00001058 return iflags;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001059unmap_exit:
Linus Walleij88ce4db32011-02-10 16:08:16 +01001060 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001061 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001062}
1063
Ludovic Desroches796211b2011-08-11 15:25:44 +00001064static void
1065atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1066{
1067 return;
1068}
1069
1070/*
1071 * Start PDC according to transfer direction.
1072 */
1073static void
1074atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1075{
1076 if (data->flags & MMC_DATA_READ)
1077 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1078 else
1079 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1080}
1081
1082static void
1083atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001084{
1085 struct dma_chan *chan = host->data_chan;
1086 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1087
1088 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001089 dmaengine_submit(desc);
1090 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001091 }
1092}
1093
Ludovic Desroches796211b2011-08-11 15:25:44 +00001094static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001095{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001096 dev_dbg(&host->pdev->dev,
1097 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001098 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001099 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001100}
1101
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001102/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001103 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001104 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001105static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001106{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001107 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001108}
1109
Ludovic Desroches796211b2011-08-11 15:25:44 +00001110static void atmci_stop_transfer_dma(struct atmel_mci *host)
1111{
1112 struct dma_chan *chan = host->data_chan;
1113
1114 if (chan) {
1115 dmaengine_terminate_all(chan);
1116 atmci_dma_cleanup(host);
1117 } else {
1118 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001119 dev_dbg(&host->pdev->dev,
1120 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001121 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1122 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1123 }
1124}
1125
1126/*
1127 * Start a request: prepare data if needed, prepare the command and activate
1128 * interrupts.
1129 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001130static void atmci_start_request(struct atmel_mci *host,
1131 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001132{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001133 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001134 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001135 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001136 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001137 u32 cmdflags;
1138
1139 mrq = slot->mrq;
1140 host->cur_slot = slot;
1141 host->mrq = mrq;
1142
1143 host->pending_events = 0;
1144 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001145 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001146 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001147
Ludovic Desroches6801c412012-05-16 15:26:01 +02001148 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1149
Ludovic Desroches24011f32012-05-16 15:26:00 +02001150 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001151 iflags = atmci_readl(host, ATMCI_IMR);
1152 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001153 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1154 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1155 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001156 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001157 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001158 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001159 host->need_reset = false;
1160 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001161 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001162
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001163 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001164 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001165 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001166 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001167
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001168 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1169 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001170 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1171 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001172 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001173 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001174 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001175 data = mrq->data;
1176 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001177 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001178
1179 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001180 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001181 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001182 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001183 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001184
Ludovic Desroches796211b2011-08-11 15:25:44 +00001185 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001186 }
1187
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001188 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001189 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001190 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches6bf18312013-11-20 16:01:11 +01001191
1192 /*
1193 * DMA transfer should be started before sending the command to avoid
1194 * unexpected errors especially for read operations in SDIO mode.
1195 * Unfortunately, in PDC mode, command has to be sent before starting
1196 * the transfer.
1197 */
1198 if (host->submit_data != &atmci_submit_data_dma)
1199 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001200
1201 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001202 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001203
Ludovic Desroches6bf18312013-11-20 16:01:11 +01001204 if (host->submit_data == &atmci_submit_data_dma)
1205 atmci_send_command(host, cmd, cmdflags);
1206
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001207 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001208 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001209 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001210 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001211 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001212 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001213 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001214 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001215 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001216 }
1217
1218 /*
1219 * We could have enabled interrupts earlier, but I suspect
1220 * that would open up a nice can of interesting race
1221 * conditions (e.g. command and data complete, but stop not
1222 * prepared yet.)
1223 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001224 atmci_writel(host, ATMCI_IER, iflags);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001225
1226 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001227}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001228
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001229static void atmci_queue_request(struct atmel_mci *host,
1230 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1231{
1232 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1233 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001234
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001235 spin_lock_bh(&host->lock);
1236 slot->mrq = mrq;
1237 if (host->state == STATE_IDLE) {
1238 host->state = STATE_SENDING_CMD;
1239 atmci_start_request(host, slot);
1240 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001241 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001242 list_add_tail(&slot->queue_node, &host->queue);
1243 }
1244 spin_unlock_bh(&host->lock);
1245}
1246
1247static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1248{
1249 struct atmel_mci_slot *slot = mmc_priv(mmc);
1250 struct atmel_mci *host = slot->host;
1251 struct mmc_data *data;
1252
1253 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001254 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001255
1256 /*
1257 * We may "know" the card is gone even though there's still an
1258 * electrical connection. If so, we really need to communicate
1259 * this to the MMC core since there won't be any more
1260 * interrupts as the card is completely removed. Otherwise,
1261 * the MMC core might believe the card is still there even
1262 * though the card was just removed very slowly.
1263 */
1264 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1265 mrq->cmd->error = -ENOMEDIUM;
1266 mmc_request_done(mmc, mrq);
1267 return;
1268 }
1269
1270 /* We don't support multiple blocks of weird lengths. */
1271 data = mrq->data;
1272 if (data && data->blocks > 1 && data->blksz & 3) {
1273 mrq->cmd->error = -EINVAL;
1274 mmc_request_done(mmc, mrq);
1275 }
1276
1277 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001278}
1279
1280static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1281{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001282 struct atmel_mci_slot *slot = mmc_priv(mmc);
1283 struct atmel_mci *host = slot->host;
1284 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001285
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001286 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001287 switch (ios->bus_width) {
1288 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001289 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001290 break;
1291 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001292 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001293 break;
1294 }
1295
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001296 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001297 unsigned int clock_min = ~0U;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001298 u32 clkdiv;
1299
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001300 spin_lock_bh(&host->lock);
1301 if (!host->mode_reg) {
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001302 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001303 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1304 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001305 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001306 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001307 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001308
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001309 /*
1310 * Use mirror of ios->clock to prevent race with mmc
1311 * core ios update when finding the minimum.
1312 */
1313 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001314 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001315 if (host->slot[i] && host->slot[i]->clock
1316 && host->slot[i]->clock < clock_min)
1317 clock_min = host->slot[i]->clock;
1318 }
1319
1320 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001321 if (host->caps.has_odd_clk_div) {
1322 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
1323 if (clkdiv > 511) {
1324 dev_warn(&mmc->class_dev,
1325 "clock %u too slow; using %lu\n",
1326 clock_min, host->bus_hz / (511 + 2));
1327 clkdiv = 511;
1328 }
1329 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1330 | ATMCI_MR_CLKODD(clkdiv & 1);
1331 } else {
1332 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1333 if (clkdiv > 255) {
1334 dev_warn(&mmc->class_dev,
1335 "clock %u too slow; using %lu\n",
1336 clock_min, host->bus_hz / (2 * 256));
1337 clkdiv = 255;
1338 }
1339 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001340 }
1341
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001342 /*
1343 * WRPROOF and RDPROOF prevent overruns/underruns by
1344 * stopping the clock when the FIFO is full/empty.
1345 * This state is not expected to last for long.
1346 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001347 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001348 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001349
Ludovic Desroches796211b2011-08-11 15:25:44 +00001350 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001351 /* setup High Speed mode in relation with card capacity */
1352 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001353 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001354 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001355 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001356 }
1357
1358 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001359 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001360 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001361 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001362 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001363 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001364 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001365
1366 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001367 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001368 bool any_slot_active = false;
1369
1370 spin_lock_bh(&host->lock);
1371 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001372 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001373 if (host->slot[i] && host->slot[i]->clock) {
1374 any_slot_active = true;
1375 break;
1376 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001377 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001378 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001379 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001380 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001381 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001382 clk_disable(host->mck);
1383 }
1384 host->mode_reg = 0;
1385 }
1386 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001387 }
1388
1389 switch (ios->power_mode) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001390 case MMC_POWER_UP:
1391 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
1392 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001393 default:
1394 /*
1395 * TODO: None of the currently available AVR32-based
1396 * boards allow MMC power to be turned off. Implement
1397 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001398 *
1399 * We also need to hook this into the clock management
1400 * somehow so that newly inserted cards aren't
1401 * subjected to a fast clock before we have a chance
1402 * to figure out what the maximum rate is. Currently,
1403 * there's no way to avoid this, and there never will
1404 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001405 */
1406 break;
1407 }
1408}
1409
1410static int atmci_get_ro(struct mmc_host *mmc)
1411{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001412 int read_only = -ENOSYS;
1413 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001414
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001415 if (gpio_is_valid(slot->wp_pin)) {
1416 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001417 dev_dbg(&mmc->class_dev, "card is %s\n",
1418 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001419 }
1420
1421 return read_only;
1422}
1423
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001424static int atmci_get_cd(struct mmc_host *mmc)
1425{
1426 int present = -ENOSYS;
1427 struct atmel_mci_slot *slot = mmc_priv(mmc);
1428
1429 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001430 present = !(gpio_get_value(slot->detect_pin) ^
1431 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001432 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1433 present ? "" : "not ");
1434 }
1435
1436 return present;
1437}
1438
Anders Grahn88ff82e2010-05-26 14:42:01 -07001439static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1440{
1441 struct atmel_mci_slot *slot = mmc_priv(mmc);
1442 struct atmel_mci *host = slot->host;
1443
1444 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001445 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001446 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001447 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001448}
1449
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001450static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001451 .request = atmci_request,
1452 .set_ios = atmci_set_ios,
1453 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001454 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001455 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001456};
1457
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001458/* Called with host->lock held */
1459static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1460 __releases(&host->lock)
1461 __acquires(&host->lock)
1462{
1463 struct atmel_mci_slot *slot = NULL;
1464 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1465
1466 WARN_ON(host->cmd || host->data);
1467
1468 /*
1469 * Update the MMC clock rate if necessary. This may be
1470 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001471 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001472 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001473 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001474 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001475 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001476 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001477 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001478
1479 host->cur_slot->mrq = NULL;
1480 host->mrq = NULL;
1481 if (!list_empty(&host->queue)) {
1482 slot = list_entry(host->queue.next,
1483 struct atmel_mci_slot, queue_node);
1484 list_del(&slot->queue_node);
1485 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1486 mmc_hostname(slot->mmc));
1487 host->state = STATE_SENDING_CMD;
1488 atmci_start_request(host, slot);
1489 } else {
1490 dev_vdbg(&host->pdev->dev, "list empty\n");
1491 host->state = STATE_IDLE;
1492 }
1493
Ludovic Desroches24011f32012-05-16 15:26:00 +02001494 del_timer(&host->timer);
1495
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001496 spin_unlock(&host->lock);
1497 mmc_request_done(prev_mmc, mrq);
1498 spin_lock(&host->lock);
1499}
1500
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001501static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001502 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001503{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001504 u32 status = host->cmd_status;
1505
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001506 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001507 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1508 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1509 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1510 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001511
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001512 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001513 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001514 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001515 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001516 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001517 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001518 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1519 if (host->caps.need_blksz_mul_4) {
1520 cmd->error = -EINVAL;
1521 host->need_reset = 1;
1522 }
1523 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001524 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001525}
1526
1527static void atmci_detect_change(unsigned long data)
1528{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001529 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1530 bool present;
1531 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001532
1533 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001534 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1535 * freeing the interrupt. We must not re-enable the interrupt
1536 * if it has been freed, and if we're shutting down, it
1537 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001538 */
1539 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001540 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001541 return;
1542
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001543 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001544 present = !(gpio_get_value(slot->detect_pin) ^
1545 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001546 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001547
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001548 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1549 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001550
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001551 if (present != present_old) {
1552 struct atmel_mci *host = slot->host;
1553 struct mmc_request *mrq;
1554
1555 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001556 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001557
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001558 spin_lock(&host->lock);
1559
1560 if (!present)
1561 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1562 else
1563 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001564
1565 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001566 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001567 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001568 if (mrq == host->mrq) {
1569 /*
1570 * Reset controller to terminate any ongoing
1571 * commands or data transfers.
1572 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001573 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1574 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1575 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001576 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001577 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001578
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001579 host->data = NULL;
1580 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001581
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001582 switch (host->state) {
1583 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001584 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001585 case STATE_SENDING_CMD:
1586 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001587 if (mrq->data)
1588 host->stop_transfer(host);
1589 break;
1590 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001591 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001592 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001593 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001594 case STATE_WAITING_NOTBUSY:
1595 mrq->data->error = -ENOMEDIUM;
1596 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001597 case STATE_SENDING_STOP:
1598 mrq->stop->error = -ENOMEDIUM;
1599 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001600 case STATE_END_REQUEST:
1601 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001602 }
1603
1604 atmci_request_end(host, mrq);
1605 } else {
1606 list_del(&slot->queue_node);
1607 mrq->cmd->error = -ENOMEDIUM;
1608 if (mrq->data)
1609 mrq->data->error = -ENOMEDIUM;
1610 if (mrq->stop)
1611 mrq->stop->error = -ENOMEDIUM;
1612
1613 spin_unlock(&host->lock);
1614 mmc_request_done(slot->mmc, mrq);
1615 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001616 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001617 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001618 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001619
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001620 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001621 }
1622}
1623
1624static void atmci_tasklet_func(unsigned long priv)
1625{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001626 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001627 struct mmc_request *mrq = host->mrq;
1628 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001629 enum atmel_mci_state state = host->state;
1630 enum atmel_mci_state prev_state;
1631 u32 status;
1632
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001633 spin_lock(&host->lock);
1634
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001635 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001636
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001637 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001638 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1639 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001640 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001641
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001642 do {
1643 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001644 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001645
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001646 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001647 case STATE_IDLE:
1648 break;
1649
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001650 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001651 /*
1652 * Command has been sent, we are waiting for command
1653 * ready. Then we have three next states possible:
1654 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1655 * command needing it or DATA_XFER if there is data.
1656 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001657 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001658 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001659 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001660 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001661
Ludovic Desroches6801c412012-05-16 15:26:01 +02001662 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001663 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001664 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001665 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001666 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001667 dev_dbg(&host->pdev->dev,
1668 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001669 /*
1670 * If there is a command error don't start
1671 * data transfer.
1672 */
1673 if (mrq->cmd->error) {
1674 host->stop_transfer(host);
1675 host->data = NULL;
1676 atmci_writel(host, ATMCI_IDR,
1677 ATMCI_TXRDY | ATMCI_RXRDY
1678 | ATMCI_DATA_ERROR_FLAGS);
1679 state = STATE_END_REQUEST;
1680 } else
1681 state = STATE_DATA_XFER;
1682 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001683 dev_dbg(&host->pdev->dev,
1684 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001685 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1686 state = STATE_WAITING_NOTBUSY;
1687 } else
1688 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001689
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001690 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001691
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001692 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001693 if (atmci_test_and_clear_pending(host,
1694 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001695 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001696 atmci_set_completed(host, EVENT_DATA_ERROR);
1697 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001698 break;
1699 }
1700
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001701 /*
1702 * A data transfer is in progress. The event expected
1703 * to move to the next state depends of data transfer
1704 * type (PDC or DMA). Once transfer done we can move
1705 * to the next step which is WAITING_NOTBUSY in write
1706 * case and directly SENDING_STOP in read case.
1707 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001708 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001709 if (!atmci_test_and_clear_pending(host,
1710 EVENT_XFER_COMPLETE))
1711 break;
1712
Ludovic Desroches6801c412012-05-16 15:26:01 +02001713 dev_dbg(&host->pdev->dev,
1714 "(%s) set completed xfer complete\n",
1715 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001716 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001717
Ludovic Desroches077d4072012-07-24 11:42:04 +02001718 if (host->caps.need_notbusy_for_read_ops ||
1719 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001720 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1721 state = STATE_WAITING_NOTBUSY;
1722 } else if (host->mrq->stop) {
1723 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1724 atmci_send_stop_cmd(host, data);
1725 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001726 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001727 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001728 data->bytes_xfered = data->blocks * data->blksz;
1729 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001730 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001731 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001732 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001733
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001734 case STATE_WAITING_NOTBUSY:
1735 /*
1736 * We can be in the state for two reasons: a command
1737 * requiring waiting not busy signal (stop command
1738 * included) or a write operation. In the latest case,
1739 * we need to send a stop command.
1740 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001741 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001742 if (!atmci_test_and_clear_pending(host,
1743 EVENT_NOTBUSY))
1744 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001745
Ludovic Desroches6801c412012-05-16 15:26:01 +02001746 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001747 atmci_set_completed(host, EVENT_NOTBUSY);
1748
1749 if (host->data) {
1750 /*
1751 * For some commands such as CMD53, even if
1752 * there is data transfer, there is no stop
1753 * command to send.
1754 */
1755 if (host->mrq->stop) {
1756 atmci_writel(host, ATMCI_IER,
1757 ATMCI_CMDRDY);
1758 atmci_send_stop_cmd(host, data);
1759 state = STATE_SENDING_STOP;
1760 } else {
1761 host->data = NULL;
1762 data->bytes_xfered = data->blocks
1763 * data->blksz;
1764 data->error = 0;
1765 state = STATE_END_REQUEST;
1766 }
1767 } else
1768 state = STATE_END_REQUEST;
1769 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001770
1771 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001772 /*
1773 * In this state, it is important to set host->data to
1774 * NULL (which is tested in the waiting notbusy state)
1775 * in order to go to the end request state instead of
1776 * sending stop again.
1777 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001778 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001779 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001780 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001781 break;
1782
Ludovic Desroches6801c412012-05-16 15:26:01 +02001783 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001784 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001785 data->bytes_xfered = data->blocks * data->blksz;
1786 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001787 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001788 if (mrq->stop->error) {
1789 host->stop_transfer(host);
1790 atmci_writel(host, ATMCI_IDR,
1791 ATMCI_TXRDY | ATMCI_RXRDY
1792 | ATMCI_DATA_ERROR_FLAGS);
1793 state = STATE_END_REQUEST;
1794 } else {
1795 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1796 state = STATE_WAITING_NOTBUSY;
1797 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001798 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001799 break;
1800
1801 case STATE_END_REQUEST:
1802 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1803 | ATMCI_DATA_ERROR_FLAGS);
1804 status = host->data_status;
1805 if (unlikely(status)) {
1806 host->stop_transfer(host);
1807 host->data = NULL;
Rodolfo Giometti63a23e32013-09-09 17:31:59 +02001808 if (data) {
1809 if (status & ATMCI_DTOE) {
1810 data->error = -ETIMEDOUT;
1811 } else if (status & ATMCI_DCRCE) {
1812 data->error = -EILSEQ;
1813 } else {
1814 data->error = -EIO;
1815 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001816 }
1817 }
1818
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001819 atmci_request_end(host, host->mrq);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001820 state = STATE_IDLE;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001821 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001822 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001823 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001824
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001825 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001826
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001827 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001828}
1829
1830static void atmci_read_data_pio(struct atmel_mci *host)
1831{
1832 struct scatterlist *sg = host->sg;
1833 void *buf = sg_virt(sg);
1834 unsigned int offset = host->pio_offset;
1835 struct mmc_data *data = host->data;
1836 u32 value;
1837 u32 status;
1838 unsigned int nbytes = 0;
1839
1840 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001841 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001842 if (likely(offset + 4 <= sg->length)) {
1843 put_unaligned(value, (u32 *)(buf + offset));
1844
1845 offset += 4;
1846 nbytes += 4;
1847
1848 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001849 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001850 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001851 host->sg_len--;
1852 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001853 goto done;
1854
1855 offset = 0;
1856 buf = sg_virt(sg);
1857 }
1858 } else {
1859 unsigned int remaining = sg->length - offset;
1860 memcpy(buf + offset, &value, remaining);
1861 nbytes += remaining;
1862
1863 flush_dcache_page(sg_page(sg));
1864 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001865 host->sg_len--;
1866 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001867 goto done;
1868
1869 offset = 4 - remaining;
1870 buf = sg_virt(sg);
1871 memcpy(buf, (u8 *)&value + remaining, offset);
1872 nbytes += offset;
1873 }
1874
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001875 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001876 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001877 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001878 | ATMCI_DATA_ERROR_FLAGS));
1879 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001880 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001881 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001882 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001883 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001884
1885 host->pio_offset = offset;
1886 data->bytes_xfered += nbytes;
1887
1888 return;
1889
1890done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001891 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1892 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001893 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001894 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001895 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001896}
1897
1898static void atmci_write_data_pio(struct atmel_mci *host)
1899{
1900 struct scatterlist *sg = host->sg;
1901 void *buf = sg_virt(sg);
1902 unsigned int offset = host->pio_offset;
1903 struct mmc_data *data = host->data;
1904 u32 value;
1905 u32 status;
1906 unsigned int nbytes = 0;
1907
1908 do {
1909 if (likely(offset + 4 <= sg->length)) {
1910 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001911 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001912
1913 offset += 4;
1914 nbytes += 4;
1915 if (offset == sg->length) {
1916 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001917 host->sg_len--;
1918 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001919 goto done;
1920
1921 offset = 0;
1922 buf = sg_virt(sg);
1923 }
1924 } else {
1925 unsigned int remaining = sg->length - offset;
1926
1927 value = 0;
1928 memcpy(&value, buf + offset, remaining);
1929 nbytes += remaining;
1930
1931 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001932 host->sg_len--;
1933 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001934 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001935 goto done;
1936 }
1937
1938 offset = 4 - remaining;
1939 buf = sg_virt(sg);
1940 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001941 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001942 nbytes += offset;
1943 }
1944
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001945 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001946 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001947 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001948 | ATMCI_DATA_ERROR_FLAGS));
1949 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001950 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001951 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001952 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001953 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001954
1955 host->pio_offset = offset;
1956 data->bytes_xfered += nbytes;
1957
1958 return;
1959
1960done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001961 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1962 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001963 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001964 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001965 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001966}
1967
Anders Grahn88ff82e2010-05-26 14:42:01 -07001968static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1969{
1970 int i;
1971
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001972 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001973 struct atmel_mci_slot *slot = host->slot[i];
1974 if (slot && (status & slot->sdio_irq)) {
1975 mmc_signal_sdio_irq(slot->mmc);
1976 }
1977 }
1978}
1979
1980
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001981static irqreturn_t atmci_interrupt(int irq, void *dev_id)
1982{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001983 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001984 u32 status, mask, pending;
1985 unsigned int pass_count = 0;
1986
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001987 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001988 status = atmci_readl(host, ATMCI_SR);
1989 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001990 pending = status & mask;
1991 if (!pending)
1992 break;
1993
1994 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001995 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001996 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001997 | ATMCI_RXRDY | ATMCI_TXRDY
1998 | ATMCI_ENDRX | ATMCI_ENDTX
1999 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002000
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002001 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02002002 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002003 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002004 atmci_set_pending(host, EVENT_DATA_ERROR);
2005 tasklet_schedule(&host->tasklet);
2006 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002007
Ludovic Desroches796211b2011-08-11 15:25:44 +00002008 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002009 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002010 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002011 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002012 /*
2013 * We can receive this interruption before having configured
2014 * the second pdc buffer, so we need to reconfigure first and
2015 * second buffers again
2016 */
2017 if (host->data_size) {
2018 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002019 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002020 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2021 } else {
2022 atmci_pdc_complete(host);
2023 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002024 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002025 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002026 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2027
2028 if (host->data_size) {
2029 atmci_pdc_set_single_buf(host,
2030 XFER_TRANSMIT, PDC_SECOND_BUF);
2031 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2032 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002033 }
2034
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002035 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002036 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002037 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2038 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2039 /*
2040 * We can receive this interruption before having configured
2041 * the second pdc buffer, so we need to reconfigure first and
2042 * second buffers again
2043 */
2044 if (host->data_size) {
2045 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2046 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2047 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2048 } else {
2049 atmci_pdc_complete(host);
2050 }
2051 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002052 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002053 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2054
2055 if (host->data_size) {
2056 atmci_pdc_set_single_buf(host,
2057 XFER_RECEIVE, PDC_SECOND_BUF);
2058 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2059 }
2060 }
2061
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002062 /*
2063 * First mci IPs, so mainly the ones having pdc, have some
2064 * issues with the notbusy signal. You can't get it after
2065 * data transmission if you have not sent a stop command.
2066 * The appropriate workaround is to use the BLKE signal.
2067 */
2068 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002069 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002070 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002071 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002072 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002073 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002074 tasklet_schedule(&host->tasklet);
2075 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002076
2077 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002078 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002079 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2080 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002081 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002082 atmci_set_pending(host, EVENT_NOTBUSY);
2083 tasklet_schedule(&host->tasklet);
2084 }
2085
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002086 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002087 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002088 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002089 atmci_write_data_pio(host);
2090
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002091 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002092 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002093 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2094 host->cmd_status = status;
2095 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002096 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002097 atmci_set_pending(host, EVENT_CMD_RDY);
2098 tasklet_schedule(&host->tasklet);
2099 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002100
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002101 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002102 atmci_sdio_interrupt(host, status);
2103
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002104 } while (pass_count++ < 5);
2105
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002106 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2107}
2108
2109static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2110{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002111 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002112
2113 /*
2114 * Disable interrupts until the pin has stabilized and check
2115 * the state then. Use mod_timer() since we may be in the
2116 * middle of the timer routine when this interrupt triggers.
2117 */
2118 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002119 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002120
2121 return IRQ_HANDLED;
2122}
2123
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002124static int __init atmci_init_slot(struct atmel_mci *host,
2125 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002126 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002127{
2128 struct mmc_host *mmc;
2129 struct atmel_mci_slot *slot;
2130
2131 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2132 if (!mmc)
2133 return -ENOMEM;
2134
2135 slot = mmc_priv(mmc);
2136 slot->mmc = mmc;
2137 slot->host = host;
2138 slot->detect_pin = slot_data->detect_pin;
2139 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002140 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002141 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002142 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002143
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002144 dev_dbg(&mmc->class_dev,
2145 "slot[%u]: bus_width=%u, detect_pin=%d, "
2146 "detect_is_active_high=%s, wp_pin=%d\n",
2147 id, slot_data->bus_width, slot_data->detect_pin,
2148 slot_data->detect_is_active_high ? "true" : "false",
2149 slot_data->wp_pin);
2150
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002151 mmc->ops = &atmci_ops;
2152 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2153 mmc->f_max = host->bus_hz / 2;
2154 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002155 if (sdio_irq)
2156 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002157 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002158 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002159 /*
2160 * Without the read/write proof capability, it is strongly suggested to
2161 * use only one bit for data to prevent fifo underruns and overruns
2162 * which will corrupt data.
2163 */
2164 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002165 mmc->caps |= MMC_CAP_4_BIT_DATA;
2166
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002167 if (atmci_get_version(host) < 0x200) {
2168 mmc->max_segs = 256;
2169 mmc->max_blk_size = 4095;
2170 mmc->max_blk_count = 256;
2171 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2172 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2173 } else {
2174 mmc->max_segs = 64;
2175 mmc->max_req_size = 32768 * 512;
2176 mmc->max_blk_size = 32768;
2177 mmc->max_blk_count = 512;
2178 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002179
2180 /* Assume card is present initially */
2181 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2182 if (gpio_is_valid(slot->detect_pin)) {
2183 if (gpio_request(slot->detect_pin, "mmc_detect")) {
2184 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2185 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002186 } else if (gpio_get_value(slot->detect_pin) ^
2187 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002188 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2189 }
2190 }
2191
2192 if (!gpio_is_valid(slot->detect_pin))
2193 mmc->caps |= MMC_CAP_NEEDS_POLL;
2194
2195 if (gpio_is_valid(slot->wp_pin)) {
2196 if (gpio_request(slot->wp_pin, "mmc_wp")) {
2197 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2198 slot->wp_pin = -EBUSY;
2199 }
2200 }
2201
2202 host->slot[id] = slot;
2203 mmc_add_host(mmc);
2204
2205 if (gpio_is_valid(slot->detect_pin)) {
2206 int ret;
2207
2208 setup_timer(&slot->detect_timer, atmci_detect_change,
2209 (unsigned long)slot);
2210
2211 ret = request_irq(gpio_to_irq(slot->detect_pin),
2212 atmci_detect_interrupt,
2213 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2214 "mmc-detect", slot);
2215 if (ret) {
2216 dev_dbg(&mmc->class_dev,
2217 "could not request IRQ %d for detect pin\n",
2218 gpio_to_irq(slot->detect_pin));
2219 gpio_free(slot->detect_pin);
2220 slot->detect_pin = -EBUSY;
2221 }
2222 }
2223
2224 atmci_init_debugfs(slot);
2225
2226 return 0;
2227}
2228
2229static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
2230 unsigned int id)
2231{
2232 /* Debugfs stuff is cleaned up by mmc core */
2233
2234 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2235 smp_wmb();
2236
2237 mmc_remove_host(slot->mmc);
2238
2239 if (gpio_is_valid(slot->detect_pin)) {
2240 int pin = slot->detect_pin;
2241
2242 free_irq(gpio_to_irq(pin), slot);
2243 del_timer_sync(&slot->detect_timer);
2244 gpio_free(pin);
2245 }
2246 if (gpio_is_valid(slot->wp_pin))
2247 gpio_free(slot->wp_pin);
2248
2249 slot->host->slot[id] = NULL;
2250 mmc_free_host(slot->mmc);
2251}
2252
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002253static bool atmci_filter(struct dma_chan *chan, void *pdata)
Dan Williams74465b42009-01-06 11:38:16 -07002254{
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002255 struct mci_platform_data *sl_pdata = pdata;
2256 struct mci_dma_data *sl;
Dan Williams74465b42009-01-06 11:38:16 -07002257
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002258 if (!sl_pdata)
2259 return false;
2260
2261 sl = sl_pdata->dma_slave;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002262 if (sl && find_slave_dev(sl) == chan->device->dev) {
2263 chan->private = slave_data_ptr(sl);
Dan Williams7dd60252009-01-06 11:38:19 -07002264 return true;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002265 } else {
Dan Williams7dd60252009-01-06 11:38:19 -07002266 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002267 }
Dan Williams74465b42009-01-06 11:38:16 -07002268}
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002269
Ludovic Desrochesef878192012-02-09 16:33:53 +01002270static bool atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002271{
2272 struct mci_platform_data *pdata;
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002273 dma_cap_mask_t mask;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002274
2275 if (host == NULL)
Ludovic Desrochesef878192012-02-09 16:33:53 +01002276 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002277
2278 pdata = host->pdev->dev.platform_data;
2279
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002280 dma_cap_zero(mask);
2281 dma_cap_set(DMA_SLAVE, mask);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002282
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002283 host->dma.chan = dma_request_slave_channel_compat(mask, atmci_filter, pdata,
2284 &host->pdev->dev, "rxtx");
Ludovic Desrochesef878192012-02-09 16:33:53 +01002285 if (!host->dma.chan) {
2286 dev_warn(&host->pdev->dev, "no DMA channel available\n");
2287 return false;
2288 } else {
Nicolas Ferre74791a22009-12-14 18:01:31 -08002289 dev_info(&host->pdev->dev,
Ludovic Desrochesb81cfc42012-02-09 16:33:54 +01002290 "using %s for DMA transfers\n",
Nicolas Ferre74791a22009-12-14 18:01:31 -08002291 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302292
2293 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2294 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2295 host->dma_conf.src_maxburst = 1;
2296 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2297 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2298 host->dma_conf.dst_maxburst = 1;
2299 host->dma_conf.device_fc = false;
Ludovic Desrochesef878192012-02-09 16:33:53 +01002300 return true;
2301 }
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002302}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002303
Ludovic Desroches796211b2011-08-11 15:25:44 +00002304/*
2305 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2306 * HSMCI provides DMA support and a new config register but no more supports
2307 * PDC.
2308 */
2309static void __init atmci_get_cap(struct atmel_mci *host)
2310{
2311 unsigned int version;
2312
2313 version = atmci_get_version(host);
2314 dev_info(&host->pdev->dev,
2315 "version: 0x%x\n", version);
2316
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002317 host->caps.has_dma_conf_reg = 0;
Hein_Tibosch6bf2af82012-08-30 16:34:27 +00002318 host->caps.has_pdc = ATMCI_PDC_CONNECTED;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002319 host->caps.has_cfg_reg = 0;
2320 host->caps.has_cstor_reg = 0;
2321 host->caps.has_highspeed = 0;
2322 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002323 host->caps.has_odd_clk_div = 0;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002324 host->caps.has_bad_data_ordering = 1;
2325 host->caps.need_reset_after_xfer = 1;
2326 host->caps.need_blksz_mul_4 = 1;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002327 host->caps.need_notbusy_for_read_ops = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002328
2329 /* keep only major version number */
2330 switch (version & 0xf00) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002331 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002332 host->caps.has_odd_clk_div = 1;
2333 case 0x400:
2334 case 0x300:
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002335 host->caps.has_dma_conf_reg = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002336 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002337 host->caps.has_cfg_reg = 1;
2338 host->caps.has_cstor_reg = 1;
2339 host->caps.has_highspeed = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002340 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002341 host->caps.has_rwproof = 1;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002342 host->caps.need_blksz_mul_4 = 0;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002343 host->caps.need_notbusy_for_read_ops = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002344 case 0x100:
Ludovic Desroches24011f32012-05-16 15:26:00 +02002345 host->caps.has_bad_data_ordering = 0;
2346 host->caps.need_reset_after_xfer = 0;
2347 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002348 break;
2349 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002350 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002351 dev_warn(&host->pdev->dev,
2352 "Unmanaged mci version, set minimum capabilities\n");
2353 break;
2354 }
2355}
Dan Williams74465b42009-01-06 11:38:16 -07002356
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002357static int __init atmci_probe(struct platform_device *pdev)
2358{
2359 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002360 struct atmel_mci *host;
2361 struct resource *regs;
2362 unsigned int nr_slots;
2363 int irq;
2364 int ret;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002365
2366 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2367 if (!regs)
2368 return -ENXIO;
2369 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002370 if (!pdata) {
2371 pdata = atmci_of_init(pdev);
2372 if (IS_ERR(pdata)) {
2373 dev_err(&pdev->dev, "platform data not available\n");
2374 return PTR_ERR(pdata);
2375 }
2376 }
2377
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002378 irq = platform_get_irq(pdev, 0);
2379 if (irq < 0)
2380 return irq;
2381
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002382 host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
2383 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002384 return -ENOMEM;
2385
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002386 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002387 spin_lock_init(&host->lock);
2388 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002389
2390 host->mck = clk_get(&pdev->dev, "mci_clk");
2391 if (IS_ERR(host->mck)) {
2392 ret = PTR_ERR(host->mck);
2393 goto err_clk_get;
2394 }
2395
2396 ret = -ENOMEM;
H Hartley Sweetene8e3f6c2009-12-14 14:11:56 -05002397 host->regs = ioremap(regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002398 if (!host->regs)
2399 goto err_ioremap;
2400
2401 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002402 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002403 host->bus_hz = clk_get_rate(host->mck);
2404 clk_disable(host->mck);
2405
2406 host->mapbase = regs->start;
2407
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002408 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002409
Kay Sievers89c8aa22009-02-02 21:08:30 +01002410 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002411 if (ret)
2412 goto err_request_irq;
2413
Ludovic Desroches796211b2011-08-11 15:25:44 +00002414 /* Get MCI capabilities and set operations according to it */
2415 atmci_get_cap(host);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002416 if (atmci_configure_dma(host)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002417 host->prepare_data = &atmci_prepare_data_dma;
2418 host->submit_data = &atmci_submit_data_dma;
2419 host->stop_transfer = &atmci_stop_transfer_dma;
2420 } else if (host->caps.has_pdc) {
2421 dev_info(&pdev->dev, "using PDC\n");
2422 host->prepare_data = &atmci_prepare_data_pdc;
2423 host->submit_data = &atmci_submit_data_pdc;
2424 host->stop_transfer = &atmci_stop_transfer_pdc;
2425 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002426 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002427 host->prepare_data = &atmci_prepare_data;
2428 host->submit_data = &atmci_submit_data;
2429 host->stop_transfer = &atmci_stop_transfer;
2430 }
2431
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002432 platform_set_drvdata(pdev, host);
2433
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002434 setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);
2435
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002436 /* We need at least one slot to succeed */
2437 nr_slots = 0;
2438 ret = -ENODEV;
2439 if (pdata->slot[0].bus_width) {
2440 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002441 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002442 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002443 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002444 host->buf_size = host->slot[0]->mmc->max_req_size;
2445 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002446 }
2447 if (pdata->slot[1].bus_width) {
2448 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002449 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002450 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002451 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002452 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2453 host->buf_size =
2454 host->slot[1]->mmc->max_req_size;
2455 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002456 }
2457
Rob Emanuele04d699c2009-09-22 16:45:19 -07002458 if (!nr_slots) {
2459 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002460 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002461 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002462
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002463 if (!host->caps.has_rwproof) {
2464 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2465 &host->buf_phys_addr,
2466 GFP_KERNEL);
2467 if (!host->buffer) {
2468 ret = -ENOMEM;
2469 dev_err(&pdev->dev, "buffer allocation failed\n");
2470 goto err_init_slot;
2471 }
2472 }
2473
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002474 dev_info(&pdev->dev,
2475 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2476 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002477
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002478 return 0;
2479
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002480err_init_slot:
Dan Williams74465b42009-01-06 11:38:16 -07002481 if (host->dma.chan)
2482 dma_release_channel(host->dma.chan);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002483 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002484err_request_irq:
2485 iounmap(host->regs);
2486err_ioremap:
2487 clk_put(host->mck);
2488err_clk_get:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002489 kfree(host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002490 return ret;
2491}
2492
2493static int __exit atmci_remove(struct platform_device *pdev)
2494{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002495 struct atmel_mci *host = platform_get_drvdata(pdev);
2496 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002497
2498 platform_set_drvdata(pdev, NULL);
2499
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002500 if (host->buffer)
2501 dma_free_coherent(&pdev->dev, host->buf_size,
2502 host->buffer, host->buf_phys_addr);
2503
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002504 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002505 if (host->slot[i])
2506 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002507 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002508
2509 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002510 atmci_writel(host, ATMCI_IDR, ~0UL);
2511 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2512 atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002513 clk_disable(host->mck);
2514
Dan Williams74465b42009-01-06 11:38:16 -07002515 if (host->dma.chan)
2516 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002517
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002518 free_irq(platform_get_irq(pdev, 0), host);
2519 iounmap(host->regs);
2520
2521 clk_put(host->mck);
2522 kfree(host);
2523
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002524 return 0;
2525}
2526
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002527#ifdef CONFIG_PM
2528static int atmci_suspend(struct device *dev)
2529{
2530 struct atmel_mci *host = dev_get_drvdata(dev);
2531 int i;
2532
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002533 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002534 struct atmel_mci_slot *slot = host->slot[i];
2535 int ret;
2536
2537 if (!slot)
2538 continue;
2539 ret = mmc_suspend_host(slot->mmc);
2540 if (ret < 0) {
2541 while (--i >= 0) {
2542 slot = host->slot[i];
2543 if (slot
2544 && test_bit(ATMCI_SUSPENDED, &slot->flags)) {
2545 mmc_resume_host(host->slot[i]->mmc);
2546 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2547 }
2548 }
2549 return ret;
2550 } else {
2551 set_bit(ATMCI_SUSPENDED, &slot->flags);
2552 }
2553 }
2554
2555 return 0;
2556}
2557
2558static int atmci_resume(struct device *dev)
2559{
2560 struct atmel_mci *host = dev_get_drvdata(dev);
2561 int i;
2562 int ret = 0;
2563
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002564 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002565 struct atmel_mci_slot *slot = host->slot[i];
2566 int err;
2567
2568 slot = host->slot[i];
2569 if (!slot)
2570 continue;
2571 if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
2572 continue;
2573 err = mmc_resume_host(slot->mmc);
2574 if (err < 0)
2575 ret = err;
2576 else
2577 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2578 }
2579
2580 return ret;
2581}
2582static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
2583#define ATMCI_PM_OPS (&atmci_pm)
2584#else
2585#define ATMCI_PM_OPS NULL
2586#endif
2587
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002588static struct platform_driver atmci_driver = {
2589 .remove = __exit_p(atmci_remove),
2590 .driver = {
2591 .name = "atmel_mci",
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002592 .pm = ATMCI_PM_OPS,
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002593 .of_match_table = of_match_ptr(atmci_dt_ids),
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002594 },
2595};
2596
2597static int __init atmci_init(void)
2598{
2599 return platform_driver_probe(&atmci_driver, atmci_probe);
2600}
2601
2602static void __exit atmci_exit(void)
2603{
2604 platform_driver_unregister(&atmci_driver);
2605}
2606
Dan Williams74465b42009-01-06 11:38:16 -07002607late_initcall(atmci_init); /* try to load after dma driver when built-in */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002608module_exit(atmci_exit);
2609
2610MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002611MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002612MODULE_LICENSE("GPL v2");