blob: 3f688b458143503f3f369a2c89d3f2eabd3b0934 [file] [log] [blame]
Christoffer Dall342cd0a2013-01-20 18:28:06 -05001/*
2 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
3 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License, version 2, as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
17 */
18
19#ifndef __ARM_KVM_MMU_H__
20#define __ARM_KVM_MMU_H__
21
Marc Zyngier5a677ce2013-04-12 19:12:06 +010022#include <asm/memory.h>
23#include <asm/page.h>
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010024
Marc Zyngier06e8c3b2012-10-28 01:09:14 +010025/*
26 * We directly use the kernel VA for the HYP, as we can directly share
27 * the mapping (HTTBR "covers" TTBR1).
28 */
Marc Zyngier5a677ce2013-04-12 19:12:06 +010029#define HYP_PAGE_OFFSET_MASK UL(~0)
Marc Zyngier06e8c3b2012-10-28 01:09:14 +010030#define HYP_PAGE_OFFSET PAGE_OFFSET
31#define KERN_TO_HYP(kva) (kva)
32
Marc Zyngier5a677ce2013-04-12 19:12:06 +010033/*
34 * Our virtual mapping for the boot-time MMU-enable code. Must be
35 * shared across all the page-tables. Conveniently, we use the vectors
36 * page, where no kernel data will ever be shared with HYP.
37 */
38#define TRAMPOLINE_VA UL(CONFIG_VECTORS_BASE)
39
40#ifndef __ASSEMBLY__
41
42#include <asm/cacheflush.h>
43#include <asm/pgalloc.h>
44
Christoffer Dall342cd0a2013-01-20 18:28:06 -050045int create_hyp_mappings(void *from, void *to);
46int create_hyp_io_mappings(void *from, void *to, phys_addr_t);
Marc Zyngierd157f4a2013-04-12 19:12:07 +010047void free_boot_hyp_pgd(void);
Marc Zyngier4f728272013-04-12 19:12:05 +010048void free_hyp_pgds(void);
Christoffer Dall342cd0a2013-01-20 18:28:06 -050049
Christoffer Dalld5d81842013-01-20 18:28:07 -050050int kvm_alloc_stage2_pgd(struct kvm *kvm);
51void kvm_free_stage2_pgd(struct kvm *kvm);
52int kvm_phys_addr_ioremap(struct kvm *kvm, phys_addr_t guest_ipa,
53 phys_addr_t pa, unsigned long size);
54
55int kvm_handle_guest_abort(struct kvm_vcpu *vcpu, struct kvm_run *run);
56
57void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
58
Christoffer Dall342cd0a2013-01-20 18:28:06 -050059phys_addr_t kvm_mmu_get_httbr(void);
Marc Zyngier5a677ce2013-04-12 19:12:06 +010060phys_addr_t kvm_mmu_get_boot_httbr(void);
61phys_addr_t kvm_get_idmap_vector(void);
Christoffer Dall342cd0a2013-01-20 18:28:06 -050062int kvm_mmu_init(void);
63void kvm_clear_hyp_idmap(void);
Christoffer Dall94f8e642013-01-20 18:28:12 -050064
Christoffer Dallcd709bb2012-11-01 17:14:45 +010065static inline void kvm_set_pmd(pmd_t *pmd, pmd_t new_pmd)
66{
67 *pmd = new_pmd;
68 flush_pmd_entry(pmd);
69}
70
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010071static inline void kvm_set_pte(pte_t *pte, pte_t new_pte)
72{
Christoffer Dall07557ca2013-08-08 20:35:07 -070073 *pte = new_pte;
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010074 /*
75 * flush_pmd_entry just takes a void pointer and cleans the necessary
76 * cache entries, so we can reuse the function for ptes.
77 */
78 flush_pmd_entry(pte);
79}
80
Marc Zyngierc62ee2b2012-10-15 11:27:37 +010081static inline void kvm_clean_pgd(pgd_t *pgd)
82{
83 clean_dcache_area(pgd, PTRS_PER_S2_PGD * sizeof(pgd_t));
84}
85
86static inline void kvm_clean_pmd_entry(pmd_t *pmd)
87{
88 clean_pmd_entry(pmd);
89}
90
91static inline void kvm_clean_pte(pte_t *pte)
92{
93 clean_pte_table(pte);
94}
95
96static inline void kvm_set_s2pte_writable(pte_t *pte)
97{
98 pte_val(*pte) |= L_PTE_S2_RDWR;
99}
100
Christoffer Dallcd709bb2012-11-01 17:14:45 +0100101static inline void kvm_set_s2pmd_writable(pmd_t *pmd)
102{
103 pmd_val(*pmd) |= L_PMD_S2_RDWR;
104}
105
Marc Zyngier086ffba2014-02-18 14:29:03 +0000106/* Open coded p*d_addr_end that can deal with 64bit addresses */
107#define kvm_pgd_addr_end(addr, end) \
108({ u64 __boundary = ((addr) + PGDIR_SIZE) & PGDIR_MASK; \
109 (__boundary - 1 < (end) - 1)? __boundary: (end); \
110})
111
112#define kvm_pud_addr_end(addr,end) (end)
113
114#define kvm_pmd_addr_end(addr, end) \
115({ u64 __boundary = ((addr) + PMD_SIZE) & PMD_MASK; \
116 (__boundary - 1 < (end) - 1)? __boundary: (end); \
117})
118
Christoffer Dallbdcfc462014-05-09 23:31:31 +0200119static inline bool kvm_page_empty(void *ptr)
120{
121 struct page *ptr_page = virt_to_page(ptr);
122 return page_count(ptr_page) == 1;
123}
124
125
126#define kvm_pte_table_empty(ptep) kvm_page_empty(ptep)
127#define kvm_pmd_table_empty(pmdp) kvm_page_empty(pmdp)
128#define kvm_pud_table_empty(pudp) (0)
129
130
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100131struct kvm;
132
Marc Zyngierebdea562014-01-14 19:13:10 +0000133#define kvm_flush_dcache_to_poc(a,l) __cpuc_flush_dcache_area((a), (l))
134
135static inline bool vcpu_has_cache_enabled(struct kvm_vcpu *vcpu)
136{
137 return (vcpu->arch.cp15[c1_SCTLR] & 0b101) == 0b101;
138}
139
Marc Zyngierfca92012014-01-14 19:13:10 +0000140static inline void coherent_cache_guest_page(struct kvm_vcpu *vcpu, hva_t hva,
141 unsigned long size)
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100142{
Marc Zyngierebdea562014-01-14 19:13:10 +0000143 if (!vcpu_has_cache_enabled(vcpu))
144 kvm_flush_dcache_to_poc((void *)hva, size);
145
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100146 /*
147 * If we are going to insert an instruction page and the icache is
148 * either VIPT or PIPT, there is a potential problem where the host
149 * (or another VM) may have used the same page as this guest, and we
150 * read incorrect data from the icache. If we're using a PIPT cache,
151 * we can invalidate just that page, but if we are using a VIPT cache
152 * we need to invalidate the entire icache - damn shame - as written
153 * in the ARM ARM (DDI 0406C.b - Page B3-1393).
154 *
155 * VIVT caches are tagged using both the ASID and the VMID and doesn't
156 * need any kind of flushing (DDI 0406C.b - Page B3-1392).
157 */
158 if (icache_is_pipt()) {
Christoffer Dallcd709bb2012-11-01 17:14:45 +0100159 __cpuc_coherent_user_range(hva, hva + size);
Marc Zyngierc62ee2b2012-10-15 11:27:37 +0100160 } else if (!icache_is_vivt_asid_tagged()) {
161 /* any kind of VIPT cache */
162 __flush_icache_all();
163 }
164}
165
Santosh Shilimkar4479f3b2013-11-19 14:59:12 -0500166#define kvm_virt_to_phys(x) virt_to_idmap((unsigned long)(x))
Marc Zyngier5a677ce2013-04-12 19:12:06 +0100167
Marc Zyngier5ac10a82014-01-15 12:50:23 +0000168void stage2_flush_vm(struct kvm *kvm);
169
Marc Zyngier5a677ce2013-04-12 19:12:06 +0100170#endif /* !__ASSEMBLY__ */
171
Christoffer Dall342cd0a2013-01-20 18:28:06 -0500172#endif /* __ARM_KVM_MMU_H__ */