blob: 941b08b71308238a7a9546270c143e9b544dd864 [file] [log] [blame]
Sujithf1dc5602008-10-29 10:16:30 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujithf1dc5602008-10-29 10:16:30 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070017#include "hw.h"
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -040018#include "hw-ops.h"
Paul Gortmakeree40fa02011-05-27 16:14:23 -040019#include <linux/export.h>
Sujithf1dc5602008-10-29 10:16:30 +053020
Sujithcbe61d8a2009-02-09 13:27:12 +053021static void ath9k_hw_set_txq_interrupts(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +053022 struct ath9k_tx_queue_info *qi)
23{
Joe Perchesd2182b62011-12-15 14:55:53 -080024 ath_dbg(ath9k_hw_common(ah), INTERRUPT,
Joe Perches226afe62010-12-02 19:12:37 -080025 "tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
26 ah->txok_interrupt_mask, ah->txerr_interrupt_mask,
27 ah->txdesc_interrupt_mask, ah->txeol_interrupt_mask,
28 ah->txurn_interrupt_mask);
Sujithf1dc5602008-10-29 10:16:30 +053029
Sujith7d0d0df2010-04-16 11:53:57 +053030 ENABLE_REGWRITE_BUFFER(ah);
31
Sujithf1dc5602008-10-29 10:16:30 +053032 REG_WRITE(ah, AR_IMR_S0,
Sujith2660b812009-02-09 13:27:26 +053033 SM(ah->txok_interrupt_mask, AR_IMR_S0_QCU_TXOK)
34 | SM(ah->txdesc_interrupt_mask, AR_IMR_S0_QCU_TXDESC));
Sujithf1dc5602008-10-29 10:16:30 +053035 REG_WRITE(ah, AR_IMR_S1,
Sujith2660b812009-02-09 13:27:26 +053036 SM(ah->txerr_interrupt_mask, AR_IMR_S1_QCU_TXERR)
37 | SM(ah->txeol_interrupt_mask, AR_IMR_S1_QCU_TXEOL));
Pavel Roskin74bad5c2010-02-23 18:15:27 -050038
39 ah->imrs2_reg &= ~AR_IMR_S2_QCU_TXURN;
40 ah->imrs2_reg |= (ah->txurn_interrupt_mask & AR_IMR_S2_QCU_TXURN);
41 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujith7d0d0df2010-04-16 11:53:57 +053042
43 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +053044}
45
Sujithcbe61d8a2009-02-09 13:27:12 +053046u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053047{
48 return REG_READ(ah, AR_QTXDP(q));
49}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040050EXPORT_SYMBOL(ath9k_hw_gettxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053051
Sujith54e4cec2009-08-07 09:45:09 +053052void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp)
Sujithf1dc5602008-10-29 10:16:30 +053053{
54 REG_WRITE(ah, AR_QTXDP(q), txdp);
Sujithf1dc5602008-10-29 10:16:30 +053055}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040056EXPORT_SYMBOL(ath9k_hw_puttxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053057
Sujith54e4cec2009-08-07 09:45:09 +053058void ath9k_hw_txstart(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053059{
Joe Perchesd2182b62011-12-15 14:55:53 -080060 ath_dbg(ath9k_hw_common(ah), QUEUE, "Enable TXE on queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +053061 REG_WRITE(ah, AR_Q_TXE, 1 << q);
Sujithf1dc5602008-10-29 10:16:30 +053062}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040063EXPORT_SYMBOL(ath9k_hw_txstart);
Sujithf1dc5602008-10-29 10:16:30 +053064
Sujithcbe61d8a2009-02-09 13:27:12 +053065u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053066{
67 u32 npend;
68
69 npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
70 if (npend == 0) {
71
72 if (REG_READ(ah, AR_Q_TXE) & (1 << q))
73 npend = 1;
74 }
75
76 return npend;
77}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040078EXPORT_SYMBOL(ath9k_hw_numtxpending);
Sujithf1dc5602008-10-29 10:16:30 +053079
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -050080/**
81 * ath9k_hw_updatetxtriglevel - adjusts the frame trigger level
82 *
83 * @ah: atheros hardware struct
84 * @bIncTrigLevel: whether or not the frame trigger level should be updated
85 *
86 * The frame trigger level specifies the minimum number of bytes,
87 * in units of 64 bytes, that must be DMA'ed into the PCU TX FIFO
88 * before the PCU will initiate sending the frame on the air. This can
89 * mean we initiate transmit before a full frame is on the PCU TX FIFO.
90 * Resets to 0x1 (meaning 64 bytes or a full frame, whichever occurs
91 * first)
92 *
93 * Caution must be taken to ensure to set the frame trigger level based
94 * on the DMA request size. For example if the DMA request size is set to
95 * 128 bytes the trigger level cannot exceed 6 * 64 = 384. This is because
96 * there need to be enough space in the tx FIFO for the requested transfer
97 * size. Hence the tx FIFO will stop with 512 - 128 = 384 bytes. If we set
98 * the threshold to a value beyond 6, then the transmit will hang.
99 *
100 * Current dual stream devices have a PCU TX FIFO size of 8 KB.
101 * Current single stream devices have a PCU TX FIFO size of 4 KB, however,
102 * there is a hardware issue which forces us to use 2 KB instead so the
103 * frame trigger level must not exceed 2 KB for these chipsets.
104 */
Sujithcbe61d8a2009-02-09 13:27:12 +0530105bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Sujithf1dc5602008-10-29 10:16:30 +0530107 u32 txcfg, curLevel, newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530108
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500109 if (ah->tx_trig_level >= ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530110 return false;
111
Felix Fietkau4df30712010-11-08 20:54:47 +0100112 ath9k_hw_disable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530113
114 txcfg = REG_READ(ah, AR_TXCFG);
115 curLevel = MS(txcfg, AR_FTRIG);
116 newLevel = curLevel;
117 if (bIncTrigLevel) {
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500118 if (curLevel < ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530119 newLevel++;
120 } else if (curLevel > MIN_TX_FIFO_THRESHOLD)
121 newLevel--;
122 if (newLevel != curLevel)
123 REG_WRITE(ah, AR_TXCFG,
124 (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));
125
Felix Fietkau4df30712010-11-08 20:54:47 +0100126 ath9k_hw_enable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530127
Sujith2660b812009-02-09 13:27:26 +0530128 ah->tx_trig_level = newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530129
130 return newLevel != curLevel;
131}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400132EXPORT_SYMBOL(ath9k_hw_updatetxtriglevel);
Sujithf1dc5602008-10-29 10:16:30 +0530133
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100134void ath9k_hw_abort_tx_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530135{
Felix Fietkau8d1bd2a2012-04-19 21:18:29 +0200136 int maxdelay = 1000;
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100137 int i, q;
138
Felix Fietkau8d1bd2a2012-04-19 21:18:29 +0200139 if (ah->curchan) {
140 if (IS_CHAN_HALF_RATE(ah->curchan))
141 maxdelay *= 2;
142 else if (IS_CHAN_QUARTER_RATE(ah->curchan))
143 maxdelay *= 4;
144 }
145
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100146 REG_WRITE(ah, AR_Q_TXD, AR_Q_TXD_M);
147
148 REG_SET_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
149 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
150 REG_SET_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
151
152 for (q = 0; q < AR_NUM_QCU; q++) {
Felix Fietkau8d1bd2a2012-04-19 21:18:29 +0200153 for (i = 0; i < maxdelay; i++) {
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100154 if (i)
155 udelay(5);
156
157 if (!ath9k_hw_numtxpending(ah, q))
158 break;
159 }
160 }
161
162 REG_CLR_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
163 REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
164 REG_CLR_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
165
166 REG_WRITE(ah, AR_Q_TXD, 0);
167}
168EXPORT_SYMBOL(ath9k_hw_abort_tx_dma);
169
Felix Fietkauefff3952011-03-11 21:38:20 +0100170bool ath9k_hw_stop_dma_queue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530171{
Felix Fietkauefff3952011-03-11 21:38:20 +0100172#define ATH9K_TX_STOP_DMA_TIMEOUT 1000 /* usec */
Sujith94ff91d2009-01-27 15:06:38 +0530173#define ATH9K_TIME_QUANTUM 100 /* usec */
Felix Fietkauefff3952011-03-11 21:38:20 +0100174 int wait_time = ATH9K_TX_STOP_DMA_TIMEOUT / ATH9K_TIME_QUANTUM;
175 int wait;
Sujithf1dc5602008-10-29 10:16:30 +0530176
177 REG_WRITE(ah, AR_Q_TXD, 1 << q);
178
Sujith94ff91d2009-01-27 15:06:38 +0530179 for (wait = wait_time; wait != 0; wait--) {
Felix Fietkauefff3952011-03-11 21:38:20 +0100180 if (wait != wait_time)
181 udelay(ATH9K_TIME_QUANTUM);
182
Sujithf1dc5602008-10-29 10:16:30 +0530183 if (ath9k_hw_numtxpending(ah, q) == 0)
184 break;
Sujithf1dc5602008-10-29 10:16:30 +0530185 }
186
187 REG_WRITE(ah, AR_Q_TXD, 0);
Felix Fietkauefff3952011-03-11 21:38:20 +0100188
Sujithf1dc5602008-10-29 10:16:30 +0530189 return wait != 0;
Sujith94ff91d2009-01-27 15:06:38 +0530190
191#undef ATH9K_TX_STOP_DMA_TIMEOUT
192#undef ATH9K_TIME_QUANTUM
Sujithf1dc5602008-10-29 10:16:30 +0530193}
Felix Fietkauefff3952011-03-11 21:38:20 +0100194EXPORT_SYMBOL(ath9k_hw_stop_dma_queue);
Sujithf1dc5602008-10-29 10:16:30 +0530195
Sujithcbe61d8a2009-02-09 13:27:12 +0530196bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530197 const struct ath9k_tx_queue_info *qinfo)
198{
199 u32 cw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700200 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530201 struct ath9k_tx_queue_info *qi;
202
Sujith2660b812009-02-09 13:27:26 +0530203 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530204 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800205 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -0800206 "Set TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530207 return false;
208 }
209
Joe Perchesd2182b62011-12-15 14:55:53 -0800210 ath_dbg(common, QUEUE, "Set queue properties for: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530211
212 qi->tqi_ver = qinfo->tqi_ver;
213 qi->tqi_subtype = qinfo->tqi_subtype;
214 qi->tqi_qflags = qinfo->tqi_qflags;
215 qi->tqi_priority = qinfo->tqi_priority;
216 if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
217 qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
218 else
219 qi->tqi_aifs = INIT_AIFS;
220 if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
221 cw = min(qinfo->tqi_cwmin, 1024U);
222 qi->tqi_cwmin = 1;
223 while (qi->tqi_cwmin < cw)
224 qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
225 } else
226 qi->tqi_cwmin = qinfo->tqi_cwmin;
227 if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
228 cw = min(qinfo->tqi_cwmax, 1024U);
229 qi->tqi_cwmax = 1;
230 while (qi->tqi_cwmax < cw)
231 qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
232 } else
233 qi->tqi_cwmax = INIT_CWMAX;
234
235 if (qinfo->tqi_shretry != 0)
236 qi->tqi_shretry = min((u32) qinfo->tqi_shretry, 15U);
237 else
238 qi->tqi_shretry = INIT_SH_RETRY;
239 if (qinfo->tqi_lgretry != 0)
240 qi->tqi_lgretry = min((u32) qinfo->tqi_lgretry, 15U);
241 else
242 qi->tqi_lgretry = INIT_LG_RETRY;
243 qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
244 qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
245 qi->tqi_burstTime = qinfo->tqi_burstTime;
246 qi->tqi_readyTime = qinfo->tqi_readyTime;
247
248 switch (qinfo->tqi_subtype) {
249 case ATH9K_WME_UPSD:
250 if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
251 qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
252 break;
253 default:
254 break;
255 }
256
257 return true;
258}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400259EXPORT_SYMBOL(ath9k_hw_set_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530260
Sujithcbe61d8a2009-02-09 13:27:12 +0530261bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530262 struct ath9k_tx_queue_info *qinfo)
263{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700264 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530265 struct ath9k_tx_queue_info *qi;
266
Sujith2660b812009-02-09 13:27:26 +0530267 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530268 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800269 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -0800270 "Get TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530271 return false;
272 }
273
274 qinfo->tqi_qflags = qi->tqi_qflags;
275 qinfo->tqi_ver = qi->tqi_ver;
276 qinfo->tqi_subtype = qi->tqi_subtype;
277 qinfo->tqi_qflags = qi->tqi_qflags;
278 qinfo->tqi_priority = qi->tqi_priority;
279 qinfo->tqi_aifs = qi->tqi_aifs;
280 qinfo->tqi_cwmin = qi->tqi_cwmin;
281 qinfo->tqi_cwmax = qi->tqi_cwmax;
282 qinfo->tqi_shretry = qi->tqi_shretry;
283 qinfo->tqi_lgretry = qi->tqi_lgretry;
284 qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
285 qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
286 qinfo->tqi_burstTime = qi->tqi_burstTime;
287 qinfo->tqi_readyTime = qi->tqi_readyTime;
288
289 return true;
290}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400291EXPORT_SYMBOL(ath9k_hw_get_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530292
Sujithcbe61d8a2009-02-09 13:27:12 +0530293int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
Sujithf1dc5602008-10-29 10:16:30 +0530294 const struct ath9k_tx_queue_info *qinfo)
295{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700296 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530297 struct ath9k_tx_queue_info *qi;
Sujithf1dc5602008-10-29 10:16:30 +0530298 int q;
299
300 switch (type) {
301 case ATH9K_TX_QUEUE_BEACON:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100302 q = ATH9K_NUM_TX_QUEUES - 1;
Sujithf1dc5602008-10-29 10:16:30 +0530303 break;
304 case ATH9K_TX_QUEUE_CAB:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100305 q = ATH9K_NUM_TX_QUEUES - 2;
Sujithf1dc5602008-10-29 10:16:30 +0530306 break;
307 case ATH9K_TX_QUEUE_PSPOLL:
308 q = 1;
309 break;
310 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100311 q = ATH9K_NUM_TX_QUEUES - 3;
Sujithf1dc5602008-10-29 10:16:30 +0530312 break;
313 case ATH9K_TX_QUEUE_DATA:
Felix Fietkauf85105342014-11-30 20:38:40 +0100314 q = qinfo->tqi_subtype;
Sujithf1dc5602008-10-29 10:16:30 +0530315 break;
316 default:
Joe Perches38002762010-12-02 19:12:36 -0800317 ath_err(common, "Invalid TX queue type: %u\n", type);
Sujithf1dc5602008-10-29 10:16:30 +0530318 return -1;
319 }
320
Joe Perchesd2182b62011-12-15 14:55:53 -0800321 ath_dbg(common, QUEUE, "Setup TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530322
Sujith2660b812009-02-09 13:27:26 +0530323 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530324 if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches38002762010-12-02 19:12:36 -0800325 ath_err(common, "TX queue: %u already active\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530326 return -1;
327 }
328 memset(qi, 0, sizeof(struct ath9k_tx_queue_info));
329 qi->tqi_type = type;
Rajkumar Manoharan479c6892011-08-13 10:28:12 +0530330 qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
331 (void) ath9k_hw_set_txq_props(ah, q, qinfo);
Sujithf1dc5602008-10-29 10:16:30 +0530332
333 return q;
334}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400335EXPORT_SYMBOL(ath9k_hw_setuptxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530336
Felix Fietkau7e030722012-03-14 16:40:21 +0100337static void ath9k_hw_clear_queue_interrupts(struct ath_hw *ah, u32 q)
338{
339 ah->txok_interrupt_mask &= ~(1 << q);
340 ah->txerr_interrupt_mask &= ~(1 << q);
341 ah->txdesc_interrupt_mask &= ~(1 << q);
342 ah->txeol_interrupt_mask &= ~(1 << q);
343 ah->txurn_interrupt_mask &= ~(1 << q);
344}
345
Sujithcbe61d8a2009-02-09 13:27:12 +0530346bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530347{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700348 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530349 struct ath9k_tx_queue_info *qi;
350
Sujith2660b812009-02-09 13:27:26 +0530351 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530352 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800353 ath_dbg(common, QUEUE, "Release TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530354 return false;
355 }
356
Joe Perchesd2182b62011-12-15 14:55:53 -0800357 ath_dbg(common, QUEUE, "Release TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530358
359 qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
Felix Fietkau7e030722012-03-14 16:40:21 +0100360 ath9k_hw_clear_queue_interrupts(ah, q);
Sujithf1dc5602008-10-29 10:16:30 +0530361 ath9k_hw_set_txq_interrupts(ah, qi);
362
363 return true;
364}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400365EXPORT_SYMBOL(ath9k_hw_releasetxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530366
Sujithcbe61d8a2009-02-09 13:27:12 +0530367bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530368{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700369 struct ath_common *common = ath9k_hw_common(ah);
Sujith2660b812009-02-09 13:27:26 +0530370 struct ath9k_channel *chan = ah->curchan;
Sujithf1dc5602008-10-29 10:16:30 +0530371 struct ath9k_tx_queue_info *qi;
372 u32 cwMin, chanCwMin, value;
373
Sujith2660b812009-02-09 13:27:26 +0530374 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530375 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800376 ath_dbg(common, QUEUE, "Reset TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530377 return true;
378 }
379
Joe Perchesd2182b62011-12-15 14:55:53 -0800380 ath_dbg(common, QUEUE, "Reset TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530381
382 if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
383 if (chan && IS_CHAN_B(chan))
384 chanCwMin = INIT_CWMIN_11B;
385 else
386 chanCwMin = INIT_CWMIN;
387
388 for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1);
389 } else
390 cwMin = qi->tqi_cwmin;
391
Sujith7d0d0df2010-04-16 11:53:57 +0530392 ENABLE_REGWRITE_BUFFER(ah);
393
Sujithf1dc5602008-10-29 10:16:30 +0530394 REG_WRITE(ah, AR_DLCL_IFS(q),
395 SM(cwMin, AR_D_LCL_IFS_CWMIN) |
396 SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
397 SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
398
399 REG_WRITE(ah, AR_DRETRY_LIMIT(q),
400 SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
401 SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
402 SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));
403
404 REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
Rajkumar Manoharan94333f52011-05-09 19:11:27 +0530405
Felix Fietkau86c157b2013-05-23 12:20:56 +0200406 if (AR_SREV_9340(ah) && !AR_SREV_9340_13_OR_LATER(ah))
Rajkumar Manoharan94333f52011-05-09 19:11:27 +0530407 REG_WRITE(ah, AR_DMISC(q),
408 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x1);
409 else
410 REG_WRITE(ah, AR_DMISC(q),
411 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);
Sujithf1dc5602008-10-29 10:16:30 +0530412
413 if (qi->tqi_cbrPeriod) {
414 REG_WRITE(ah, AR_QCBRCFG(q),
415 SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
416 SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100417 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_FSP_CBR |
418 (qi->tqi_cbrOverflowLimit ?
419 AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
Sujithf1dc5602008-10-29 10:16:30 +0530420 }
421 if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
422 REG_WRITE(ah, AR_QRDYTIMECFG(q),
423 SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
424 AR_Q_RDYTIMECFG_EN);
425 }
426
427 REG_WRITE(ah, AR_DCHNTIME(q),
428 SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
429 (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));
430
431 if (qi->tqi_burstTime
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100432 && (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE))
433 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_RDYTIME_EXP_POLICY);
Sujithf1dc5602008-10-29 10:16:30 +0530434
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100435 if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE)
436 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530437
438 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530439
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100440 if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE)
441 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_FRAG_BKOFF_EN);
442
Sujithf1dc5602008-10-29 10:16:30 +0530443 switch (qi->tqi_type) {
444 case ATH9K_TX_QUEUE_BEACON:
Sujith7d0d0df2010-04-16 11:53:57 +0530445 ENABLE_REGWRITE_BUFFER(ah);
446
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100447 REG_SET_BIT(ah, AR_QMISC(q),
448 AR_Q_MISC_FSP_DBA_GATED
449 | AR_Q_MISC_BEACON_USE
450 | AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530451
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100452 REG_SET_BIT(ah, AR_DMISC(q),
453 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530454 AR_D_MISC_ARB_LOCKOUT_CNTRL_S)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100455 | AR_D_MISC_BEACON_USE
456 | AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530457
458 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530459
Luis R. Rodriguez9a2af882010-06-14 20:17:36 -0400460 /*
461 * cwmin and cwmax should be 0 for beacon queue
462 * but not for IBSS as we would create an imbalance
463 * on beaconing fairness for participating nodes.
464 */
465 if (AR_SREV_9300_20_OR_LATER(ah) &&
466 ah->opmode != NL80211_IFTYPE_ADHOC) {
Luis R. Rodriguez3deb4da2010-04-15 17:39:32 -0400467 REG_WRITE(ah, AR_DLCL_IFS(q), SM(0, AR_D_LCL_IFS_CWMIN)
468 | SM(0, AR_D_LCL_IFS_CWMAX)
469 | SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
470 }
Sujithf1dc5602008-10-29 10:16:30 +0530471 break;
472 case ATH9K_TX_QUEUE_CAB:
Sujith7d0d0df2010-04-16 11:53:57 +0530473 ENABLE_REGWRITE_BUFFER(ah);
474
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100475 REG_SET_BIT(ah, AR_QMISC(q),
476 AR_Q_MISC_FSP_DBA_GATED
477 | AR_Q_MISC_CBR_INCR_DIS1
478 | AR_Q_MISC_CBR_INCR_DIS0);
Sujithf1dc5602008-10-29 10:16:30 +0530479 value = (qi->tqi_readyTime -
Sujith2660b812009-02-09 13:27:26 +0530480 (ah->config.sw_beacon_response_time -
481 ah->config.dma_beacon_response_time) -
482 ah->config.additional_swba_backoff) * 1024;
Sujithf1dc5602008-10-29 10:16:30 +0530483 REG_WRITE(ah, AR_QRDYTIMECFG(q),
484 value | AR_Q_RDYTIMECFG_EN);
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100485 REG_SET_BIT(ah, AR_DMISC(q),
486 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530487 AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
Sujith7d0d0df2010-04-16 11:53:57 +0530488
489 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530490
Sujithf1dc5602008-10-29 10:16:30 +0530491 break;
492 case ATH9K_TX_QUEUE_PSPOLL:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100493 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530494 break;
495 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100496 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530497 break;
498 default:
499 break;
500 }
501
502 if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100503 REG_SET_BIT(ah, AR_DMISC(q),
504 SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
505 AR_D_MISC_ARB_LOCKOUT_CNTRL) |
506 AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530507 }
508
Luis R. Rodriguez79de2372010-04-15 17:39:31 -0400509 if (AR_SREV_9300_20_OR_LATER(ah))
510 REG_WRITE(ah, AR_Q_DESC_CRCCHK, AR_Q_DESC_CRCCHK_EN);
511
Felix Fietkau7e030722012-03-14 16:40:21 +0100512 ath9k_hw_clear_queue_interrupts(ah, q);
Felix Fietkauce8fdf62012-03-14 16:40:22 +0100513 if (qi->tqi_qflags & TXQ_FLAG_TXINT_ENABLE) {
Sujith2660b812009-02-09 13:27:26 +0530514 ah->txok_interrupt_mask |= 1 << q;
Sujith2660b812009-02-09 13:27:26 +0530515 ah->txerr_interrupt_mask |= 1 << q;
Felix Fietkauce8fdf62012-03-14 16:40:22 +0100516 }
Sujithf1dc5602008-10-29 10:16:30 +0530517 if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530518 ah->txdesc_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530519 if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530520 ah->txeol_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530521 if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530522 ah->txurn_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530523 ath9k_hw_set_txq_interrupts(ah, qi);
524
525 return true;
526}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400527EXPORT_SYMBOL(ath9k_hw_resettxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530528
Sujithcbe61d8a2009-02-09 13:27:12 +0530529int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
Rajkumar Manoharan3de21112011-08-13 10:28:11 +0530530 struct ath_rx_status *rs)
Sujithf1dc5602008-10-29 10:16:30 +0530531{
532 struct ar5416_desc ads;
533 struct ar5416_desc *adsp = AR5416DESC(ds);
534 u32 phyerr;
535
536 if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
537 return -EINPROGRESS;
538
539 ads.u.rx = adsp->u.rx;
540
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700541 rs->rs_status = 0;
542 rs->rs_flags = 0;
Sujithf1dc5602008-10-29 10:16:30 +0530543
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700544 rs->rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
545 rs->rs_tstamp = ads.AR_RcvTimestamp;
Sujithf1dc5602008-10-29 10:16:30 +0530546
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400547 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700548 rs->rs_rssi = ATH9K_RSSI_BAD;
549 rs->rs_rssi_ctl0 = ATH9K_RSSI_BAD;
550 rs->rs_rssi_ctl1 = ATH9K_RSSI_BAD;
551 rs->rs_rssi_ctl2 = ATH9K_RSSI_BAD;
552 rs->rs_rssi_ext0 = ATH9K_RSSI_BAD;
553 rs->rs_rssi_ext1 = ATH9K_RSSI_BAD;
554 rs->rs_rssi_ext2 = ATH9K_RSSI_BAD;
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400555 } else {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700556 rs->rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
557 rs->rs_rssi_ctl0 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400558 AR_RxRSSIAnt00);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700559 rs->rs_rssi_ctl1 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400560 AR_RxRSSIAnt01);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700561 rs->rs_rssi_ctl2 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400562 AR_RxRSSIAnt02);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700563 rs->rs_rssi_ext0 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400564 AR_RxRSSIAnt10);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700565 rs->rs_rssi_ext1 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400566 AR_RxRSSIAnt11);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700567 rs->rs_rssi_ext2 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400568 AR_RxRSSIAnt12);
569 }
Sujithf1dc5602008-10-29 10:16:30 +0530570 if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700571 rs->rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
Sujithf1dc5602008-10-29 10:16:30 +0530572 else
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700573 rs->rs_keyix = ATH9K_RXKEYIX_INVALID;
Sujithf1dc5602008-10-29 10:16:30 +0530574
Felix Fietkau1b8714f2011-09-15 14:25:35 +0200575 rs->rs_rate = MS(ads.ds_rxstatus0, AR_RxRate);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700576 rs->rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
Sujithf1dc5602008-10-29 10:16:30 +0530577
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700578 rs->rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
579 rs->rs_moreaggr =
Sujithf1dc5602008-10-29 10:16:30 +0530580 (ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700581 rs->rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
582 rs->rs_flags =
Sujithf1dc5602008-10-29 10:16:30 +0530583 (ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700584 rs->rs_flags |=
Sujithf1dc5602008-10-29 10:16:30 +0530585 (ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;
586
587 if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700588 rs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
Sujithf1dc5602008-10-29 10:16:30 +0530589 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700590 rs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
Sujithf1dc5602008-10-29 10:16:30 +0530591 if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700592 rs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
Sujithf1dc5602008-10-29 10:16:30 +0530593
594 if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
Felix Fietkau115dad72011-01-14 00:06:27 +0100595 /*
596 * Treat these errors as mutually exclusive to avoid spurious
597 * extra error reports from the hardware. If a CRC error is
598 * reported, then decryption and MIC errors are irrelevant,
599 * the frame is going to be dropped either way
600 */
Simon Wunderlich3a325562013-01-23 17:38:06 +0100601 if (ads.ds_rxstatus8 & AR_PHYErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700602 rs->rs_status |= ATH9K_RXERR_PHY;
Sujithf1dc5602008-10-29 10:16:30 +0530603 phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700604 rs->rs_phyerr = phyerr;
Simon Wunderlich3a325562013-01-23 17:38:06 +0100605 } else if (ads.ds_rxstatus8 & AR_CRCErr)
606 rs->rs_status |= ATH9K_RXERR_CRC;
607 else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700608 rs->rs_status |= ATH9K_RXERR_DECRYPT;
Felix Fietkau115dad72011-01-14 00:06:27 +0100609 else if (ads.ds_rxstatus8 & AR_MichaelErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700610 rs->rs_status |= ATH9K_RXERR_MIC;
Felix Fietkau3747c3e2013-04-08 00:04:12 +0200611 } else {
612 if (ads.ds_rxstatus8 &
613 (AR_CRCErr | AR_PHYErr | AR_DecryptCRCErr | AR_MichaelErr))
614 rs->rs_status |= ATH9K_RXERR_CORRUPT_DESC;
615
616 /* Only up to MCS16 supported, everything above is invalid */
617 if (rs->rs_rate >= 0x90)
618 rs->rs_status |= ATH9K_RXERR_CORRUPT_DESC;
Sujithf1dc5602008-10-29 10:16:30 +0530619 }
620
Felix Fietkau7a532fe2012-01-14 15:08:34 +0100621 if (ads.ds_rxstatus8 & AR_KeyMiss)
622 rs->rs_status |= ATH9K_RXERR_KEYMISS;
623
Sujithf1dc5602008-10-29 10:16:30 +0530624 return 0;
625}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400626EXPORT_SYMBOL(ath9k_hw_rxprocdesc);
Sujithf1dc5602008-10-29 10:16:30 +0530627
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -0500628/*
629 * This can stop or re-enables RX.
630 *
631 * If bool is set this will kill any frame which is currently being
632 * transferred between the MAC and baseband and also prevent any new
633 * frames from getting started.
634 */
Sujithcbe61d8a2009-02-09 13:27:12 +0530635bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set)
Sujithf1dc5602008-10-29 10:16:30 +0530636{
637 u32 reg;
638
639 if (set) {
640 REG_SET_BIT(ah, AR_DIAG_SW,
641 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
642
Sujith0caa7b12009-02-16 13:23:20 +0530643 if (!ath9k_hw_wait(ah, AR_OBS_BUS_1, AR_OBS_BUS_1_RX_STATE,
644 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +0530645 REG_CLR_BIT(ah, AR_DIAG_SW,
646 (AR_DIAG_RX_DIS |
647 AR_DIAG_RX_ABORT));
648
649 reg = REG_READ(ah, AR_OBS_BUS_1);
Joe Perches38002762010-12-02 19:12:36 -0800650 ath_err(ath9k_hw_common(ah),
651 "RX failed to go idle in 10 ms RXSM=0x%x\n",
652 reg);
Sujithf1dc5602008-10-29 10:16:30 +0530653
654 return false;
655 }
656 } else {
657 REG_CLR_BIT(ah, AR_DIAG_SW,
658 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
659 }
660
661 return true;
662}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400663EXPORT_SYMBOL(ath9k_hw_setrxabort);
Sujithf1dc5602008-10-29 10:16:30 +0530664
Sujithcbe61d8a2009-02-09 13:27:12 +0530665void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp)
Sujithf1dc5602008-10-29 10:16:30 +0530666{
667 REG_WRITE(ah, AR_RXDP, rxdp);
668}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400669EXPORT_SYMBOL(ath9k_hw_putrxbuf);
Sujithf1dc5602008-10-29 10:16:30 +0530670
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400671void ath9k_hw_startpcureceive(struct ath_hw *ah, bool is_scanning)
Sujithf1dc5602008-10-29 10:16:30 +0530672{
Sujithf1dc5602008-10-29 10:16:30 +0530673 ath9k_enable_mib_counters(ah);
674
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400675 ath9k_ani_reset(ah, is_scanning);
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530676
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +0530677 REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
Sujithf1dc5602008-10-29 10:16:30 +0530678}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400679EXPORT_SYMBOL(ath9k_hw_startpcureceive);
Sujithf1dc5602008-10-29 10:16:30 +0530680
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -0400681void ath9k_hw_abortpcurecv(struct ath_hw *ah)
682{
683 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_ABORT | AR_DIAG_RX_DIS);
684
685 ath9k_hw_disable_mib_counters(ah);
686}
687EXPORT_SYMBOL(ath9k_hw_abortpcurecv);
688
Felix Fietkau5882da022011-04-08 20:13:18 +0200689bool ath9k_hw_stopdmarecv(struct ath_hw *ah, bool *reset)
Sujithf1dc5602008-10-29 10:16:30 +0530690{
Sujith0caa7b12009-02-16 13:23:20 +0530691#define AH_RX_STOP_DMA_TIMEOUT 10000 /* usec */
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700692 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau5882da022011-04-08 20:13:18 +0200693 u32 mac_status, last_mac_status = 0;
Sujith0caa7b12009-02-16 13:23:20 +0530694 int i;
695
Felix Fietkau5882da022011-04-08 20:13:18 +0200696 /* Enable access to the DMA observation bus */
697 REG_WRITE(ah, AR_MACMISC,
698 ((AR_MACMISC_DMA_OBS_LINE_8 << AR_MACMISC_DMA_OBS_S) |
699 (AR_MACMISC_MISC_OBS_BUS_1 <<
700 AR_MACMISC_MISC_OBS_BUS_MSB_S)));
701
Sujithf1dc5602008-10-29 10:16:30 +0530702 REG_WRITE(ah, AR_CR, AR_CR_RXD);
703
Sujith0caa7b12009-02-16 13:23:20 +0530704 /* Wait for rx enable bit to go low */
705 for (i = AH_RX_STOP_DMA_TIMEOUT / AH_TIME_QUANTUM; i != 0; i--) {
706 if ((REG_READ(ah, AR_CR) & AR_CR_RXE) == 0)
707 break;
Felix Fietkau5882da022011-04-08 20:13:18 +0200708
709 if (!AR_SREV_9300_20_OR_LATER(ah)) {
710 mac_status = REG_READ(ah, AR_DMADBG_7) & 0x7f0;
711 if (mac_status == 0x1c0 && mac_status == last_mac_status) {
712 *reset = true;
713 break;
714 }
715
716 last_mac_status = mac_status;
717 }
718
Sujith0caa7b12009-02-16 13:23:20 +0530719 udelay(AH_TIME_QUANTUM);
720 }
721
722 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -0800723 ath_err(common,
Felix Fietkau5882da022011-04-08 20:13:18 +0200724 "DMA failed to stop in %d ms AR_CR=0x%08x AR_DIAG_SW=0x%08x DMADBG_7=0x%08x\n",
Joe Perches38002762010-12-02 19:12:36 -0800725 AH_RX_STOP_DMA_TIMEOUT / 1000,
726 REG_READ(ah, AR_CR),
Felix Fietkau5882da022011-04-08 20:13:18 +0200727 REG_READ(ah, AR_DIAG_SW),
728 REG_READ(ah, AR_DMADBG_7));
Sujithf1dc5602008-10-29 10:16:30 +0530729 return false;
730 } else {
731 return true;
732 }
Sujith0caa7b12009-02-16 13:23:20 +0530733
Sujith0caa7b12009-02-16 13:23:20 +0530734#undef AH_RX_STOP_DMA_TIMEOUT
Sujithf1dc5602008-10-29 10:16:30 +0530735}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400736EXPORT_SYMBOL(ath9k_hw_stopdmarecv);
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400737
738int ath9k_hw_beaconq_setup(struct ath_hw *ah)
739{
740 struct ath9k_tx_queue_info qi;
741
742 memset(&qi, 0, sizeof(qi));
743 qi.tqi_aifs = 1;
744 qi.tqi_cwmin = 0;
745 qi.tqi_cwmax = 0;
Felix Fietkau627e67a2012-02-27 19:58:41 +0100746
747 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
Felix Fietkauce8fdf62012-03-14 16:40:22 +0100748 qi.tqi_qflags = TXQ_FLAG_TXINT_ENABLE;
Felix Fietkau627e67a2012-02-27 19:58:41 +0100749
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400750 return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
751}
752EXPORT_SYMBOL(ath9k_hw_beaconq_setup);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400753
754bool ath9k_hw_intrpend(struct ath_hw *ah)
755{
756 u32 host_isr;
757
758 if (AR_SREV_9100(ah))
759 return true;
760
761 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
Mohammed Shafi Shajakhane3584812011-11-30 10:41:20 +0530762
763 if (((host_isr & AR_INTR_MAC_IRQ) ||
764 (host_isr & AR_INTR_ASYNC_MASK_MCI)) &&
765 (host_isr != AR_INTR_SPURIOUS))
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400766 return true;
767
768 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
769 if ((host_isr & AR_INTR_SYNC_DEFAULT)
770 && (host_isr != AR_INTR_SPURIOUS))
771 return true;
772
773 return false;
774}
775EXPORT_SYMBOL(ath9k_hw_intrpend);
776
Felix Fietkauf41a9b32012-08-08 16:25:03 +0200777void ath9k_hw_kill_interrupts(struct ath_hw *ah)
Felix Fietkau4df30712010-11-08 20:54:47 +0100778{
779 struct ath_common *common = ath9k_hw_common(ah);
780
Joe Perchesd2182b62011-12-15 14:55:53 -0800781 ath_dbg(common, INTERRUPT, "disable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100782 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
783 (void) REG_READ(ah, AR_IER);
784 if (!AR_SREV_9100(ah)) {
785 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
786 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
787
788 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
789 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
790 }
791}
Felix Fietkauf41a9b32012-08-08 16:25:03 +0200792EXPORT_SYMBOL(ath9k_hw_kill_interrupts);
793
794void ath9k_hw_disable_interrupts(struct ath_hw *ah)
795{
796 if (!(ah->imask & ATH9K_INT_GLOBAL))
797 atomic_set(&ah->intr_ref_cnt, -1);
798 else
799 atomic_dec(&ah->intr_ref_cnt);
800
801 ath9k_hw_kill_interrupts(ah);
802}
Felix Fietkau4df30712010-11-08 20:54:47 +0100803EXPORT_SYMBOL(ath9k_hw_disable_interrupts);
804
805void ath9k_hw_enable_interrupts(struct ath_hw *ah)
806{
807 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530808 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530809 u32 async_mask;
Felix Fietkau4df30712010-11-08 20:54:47 +0100810
811 if (!(ah->imask & ATH9K_INT_GLOBAL))
812 return;
813
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530814 if (!atomic_inc_and_test(&ah->intr_ref_cnt)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800815 ath_dbg(common, INTERRUPT, "Do not enable IER ref count %d\n",
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530816 atomic_read(&ah->intr_ref_cnt));
817 return;
818 }
819
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200820 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530821 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
822
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530823 async_mask = AR_INTR_MAC_IRQ;
824
825 if (ah->imask & ATH9K_INT_MCI)
826 async_mask |= AR_INTR_ASYNC_MASK_MCI;
827
Joe Perchesd2182b62011-12-15 14:55:53 -0800828 ath_dbg(common, INTERRUPT, "enable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100829 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
830 if (!AR_SREV_9100(ah)) {
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530831 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, async_mask);
832 REG_WRITE(ah, AR_INTR_ASYNC_MASK, async_mask);
Felix Fietkau4df30712010-11-08 20:54:47 +0100833
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530834 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
835 REG_WRITE(ah, AR_INTR_SYNC_MASK, sync_default);
Felix Fietkau4df30712010-11-08 20:54:47 +0100836 }
Joe Perchesd2182b62011-12-15 14:55:53 -0800837 ath_dbg(common, INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800838 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Felix Fietkau4df30712010-11-08 20:54:47 +0100839}
840EXPORT_SYMBOL(ath9k_hw_enable_interrupts);
841
Felix Fietkau72d874c2011-10-08 20:06:19 +0200842void ath9k_hw_set_interrupts(struct ath_hw *ah)
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400843{
Felix Fietkau72d874c2011-10-08 20:06:19 +0200844 enum ath9k_int ints = ah->imask;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400845 u32 mask, mask2;
846 struct ath9k_hw_capabilities *pCap = &ah->caps;
847 struct ath_common *common = ath9k_hw_common(ah);
848
Felix Fietkau4df30712010-11-08 20:54:47 +0100849 if (!(ints & ATH9K_INT_GLOBAL))
Stanislaw Gruszka385918c2011-02-21 15:02:41 +0100850 ath9k_hw_disable_interrupts(ah);
Felix Fietkau4df30712010-11-08 20:54:47 +0100851
Joe Perchesd2182b62011-12-15 14:55:53 -0800852 ath_dbg(common, INTERRUPT, "New interrupt mask 0x%x\n", ints);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400853
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400854 mask = ints & ATH9K_INT_COMMON;
855 mask2 = 0;
856
857 if (ints & ATH9K_INT_TX) {
858 if (ah->config.tx_intr_mitigation)
859 mask |= AR_IMR_TXMINTR | AR_IMR_TXINTM;
Luis R. Rodriguez5bea4002010-04-26 15:04:41 -0400860 else {
861 if (ah->txok_interrupt_mask)
862 mask |= AR_IMR_TXOK;
863 if (ah->txdesc_interrupt_mask)
864 mask |= AR_IMR_TXDESC;
865 }
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400866 if (ah->txerr_interrupt_mask)
867 mask |= AR_IMR_TXERR;
868 if (ah->txeol_interrupt_mask)
869 mask |= AR_IMR_TXEOL;
870 }
871 if (ints & ATH9K_INT_RX) {
872 if (AR_SREV_9300_20_OR_LATER(ah)) {
873 mask |= AR_IMR_RXERR | AR_IMR_RXOK_HP;
874 if (ah->config.rx_intr_mitigation) {
875 mask &= ~AR_IMR_RXOK_LP;
876 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
877 } else {
878 mask |= AR_IMR_RXOK_LP;
879 }
880 } else {
881 if (ah->config.rx_intr_mitigation)
882 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
883 else
884 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
885 }
886 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
887 mask |= AR_IMR_GENTMR;
888 }
889
Vivek Natarajanf78eb652011-04-26 10:39:54 +0530890 if (ints & ATH9K_INT_GENTIMER)
891 mask |= AR_IMR_GENTMR;
892
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400893 if (ints & (ATH9K_INT_BMISC)) {
894 mask |= AR_IMR_BCNMISC;
895 if (ints & ATH9K_INT_TIM)
896 mask2 |= AR_IMR_S2_TIM;
897 if (ints & ATH9K_INT_DTIM)
898 mask2 |= AR_IMR_S2_DTIM;
899 if (ints & ATH9K_INT_DTIMSYNC)
900 mask2 |= AR_IMR_S2_DTIMSYNC;
901 if (ints & ATH9K_INT_CABEND)
902 mask2 |= AR_IMR_S2_CABEND;
903 if (ints & ATH9K_INT_TSFOOR)
904 mask2 |= AR_IMR_S2_TSFOOR;
905 }
906
907 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
908 mask |= AR_IMR_BCNMISC;
909 if (ints & ATH9K_INT_GTT)
910 mask2 |= AR_IMR_S2_GTT;
911 if (ints & ATH9K_INT_CST)
912 mask2 |= AR_IMR_S2_CST;
913 }
914
Joe Perchesd2182b62011-12-15 14:55:53 -0800915 ath_dbg(common, INTERRUPT, "new IMR 0x%x\n", mask);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400916 REG_WRITE(ah, AR_IMR, mask);
917 ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
918 AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
919 AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
920 ah->imrs2_reg |= mask2;
921 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
922
923 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
924 if (ints & ATH9K_INT_TIM_TIMER)
925 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
926 else
927 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
928 }
929
Felix Fietkau4df30712010-11-08 20:54:47 +0100930 return;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400931}
932EXPORT_SYMBOL(ath9k_hw_set_interrupts);