blob: a84de32a91f57dbcddfeeefaf60310dad02c29e9 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include <asm/div64.h>
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036static void avivo_crtc_load_lut(struct drm_crtc *crtc)
37{
38 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
39 struct drm_device *dev = crtc->dev;
40 struct radeon_device *rdev = dev->dev_private;
41 int i;
42
Dave Airlied9fdaaf2010-08-02 10:42:55 +100043 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020044 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
45
46 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
47 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
48 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
49
50 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
51 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
52 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
53
54 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
55 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
56 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
57
58 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
59 for (i = 0; i < 256; i++) {
60 WREG32(AVIVO_DC_LUT_30_COLOR,
61 (radeon_crtc->lut_r[i] << 20) |
62 (radeon_crtc->lut_g[i] << 10) |
63 (radeon_crtc->lut_b[i] << 0));
64 }
65
66 WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
67}
68
Alex Deucherfee298f2011-01-06 21:19:30 -050069static void dce4_crtc_load_lut(struct drm_crtc *crtc)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050070{
71 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
72 struct drm_device *dev = crtc->dev;
73 struct radeon_device *rdev = dev->dev_private;
74 int i;
75
Dave Airlied9fdaaf2010-08-02 10:42:55 +100076 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050077 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
78
79 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
80 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
81 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
82
83 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
84 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
85 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
86
Alex Deucher677d0762010-04-22 22:58:50 -040087 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
88 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050089
Alex Deucher677d0762010-04-22 22:58:50 -040090 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050091 for (i = 0; i < 256; i++) {
Alex Deucher677d0762010-04-22 22:58:50 -040092 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050093 (radeon_crtc->lut_r[i] << 20) |
94 (radeon_crtc->lut_g[i] << 10) |
95 (radeon_crtc->lut_b[i] << 0));
96 }
97}
98
Alex Deucherfee298f2011-01-06 21:19:30 -050099static void dce5_crtc_load_lut(struct drm_crtc *crtc)
100{
101 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
102 struct drm_device *dev = crtc->dev;
103 struct radeon_device *rdev = dev->dev_private;
104 int i;
105
106 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
107
108 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
109 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
110 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
111 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
112 NI_GRPH_PRESCALE_BYPASS);
113 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
114 NI_OVL_PRESCALE_BYPASS);
115 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
116 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
117 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
118
119 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
120
121 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
122 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
123 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
124
125 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
126 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
127 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
128
129 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
130 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
131
132 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
133 for (i = 0; i < 256; i++) {
134 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
135 (radeon_crtc->lut_r[i] << 20) |
136 (radeon_crtc->lut_g[i] << 10) |
137 (radeon_crtc->lut_b[i] << 0));
138 }
139
140 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
141 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
142 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
143 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
144 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
145 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
146 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
147 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
148 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
149 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
150 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
151 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
152 (NI_OUTPUT_CSC_GRPH_MODE(NI_OUTPUT_CSC_BYPASS) |
153 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
154 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
155 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
156
157}
158
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159static void legacy_crtc_load_lut(struct drm_crtc *crtc)
160{
161 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
162 struct drm_device *dev = crtc->dev;
163 struct radeon_device *rdev = dev->dev_private;
164 int i;
165 uint32_t dac2_cntl;
166
167 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
168 if (radeon_crtc->crtc_id == 0)
169 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
170 else
171 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
172 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
173
174 WREG8(RADEON_PALETTE_INDEX, 0);
175 for (i = 0; i < 256; i++) {
176 WREG32(RADEON_PALETTE_30_DATA,
177 (radeon_crtc->lut_r[i] << 20) |
178 (radeon_crtc->lut_g[i] << 10) |
179 (radeon_crtc->lut_b[i] << 0));
180 }
181}
182
183void radeon_crtc_load_lut(struct drm_crtc *crtc)
184{
185 struct drm_device *dev = crtc->dev;
186 struct radeon_device *rdev = dev->dev_private;
187
188 if (!crtc->enabled)
189 return;
190
Alex Deucherfee298f2011-01-06 21:19:30 -0500191 if (ASIC_IS_DCE5(rdev))
192 dce5_crtc_load_lut(crtc);
193 else if (ASIC_IS_DCE4(rdev))
194 dce4_crtc_load_lut(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500195 else if (ASIC_IS_AVIVO(rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 avivo_crtc_load_lut(crtc);
197 else
198 legacy_crtc_load_lut(crtc);
199}
200
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000201/** Sets the color ramps on behalf of fbcon */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
203 u16 blue, int regno)
204{
205 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
206
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207 radeon_crtc->lut_r[regno] = red >> 6;
208 radeon_crtc->lut_g[regno] = green >> 6;
209 radeon_crtc->lut_b[regno] = blue >> 6;
210}
211
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000212/** Gets the color ramps on behalf of fbcon */
213void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
214 u16 *blue, int regno)
215{
216 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
217
218 *red = radeon_crtc->lut_r[regno] << 6;
219 *green = radeon_crtc->lut_g[regno] << 6;
220 *blue = radeon_crtc->lut_b[regno] << 6;
221}
222
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +0100224 u16 *blue, uint32_t start, uint32_t size)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225{
226 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
James Simmons72034252010-08-03 01:33:19 +0100227 int end = (start + size > 256) ? 256 : start + size, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000229 /* userspace palettes are always correct as is */
James Simmons72034252010-08-03 01:33:19 +0100230 for (i = start; i < end; i++) {
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000231 radeon_crtc->lut_r[i] = red[i] >> 6;
232 radeon_crtc->lut_g[i] = green[i] >> 6;
233 radeon_crtc->lut_b[i] = blue[i] >> 6;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 radeon_crtc_load_lut(crtc);
236}
237
238static void radeon_crtc_destroy(struct drm_crtc *crtc)
239{
240 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
241
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 drm_crtc_cleanup(crtc);
243 kfree(radeon_crtc);
244}
245
Alex Deucher6f34be52010-11-21 10:59:01 -0500246/*
247 * Handle unpin events outside the interrupt handler proper.
248 */
249static void radeon_unpin_work_func(struct work_struct *__work)
250{
251 struct radeon_unpin_work *work =
252 container_of(__work, struct radeon_unpin_work, work);
253 int r;
254
255 /* unpin of the old buffer */
256 r = radeon_bo_reserve(work->old_rbo, false);
257 if (likely(r == 0)) {
258 r = radeon_bo_unpin(work->old_rbo);
259 if (unlikely(r != 0)) {
260 DRM_ERROR("failed to unpin buffer after flip\n");
261 }
262 radeon_bo_unreserve(work->old_rbo);
263 } else
264 DRM_ERROR("failed to reserve buffer after flip\n");
Dave Airlie498c5552011-05-29 17:48:32 +1000265
266 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500267 kfree(work);
268}
269
270void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
271{
272 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
273 struct radeon_unpin_work *work;
Alex Deucher6f34be52010-11-21 10:59:01 -0500274 unsigned long flags;
275 u32 update_pending;
276 int vpos, hpos;
277
278 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
279 work = radeon_crtc->unpin_work;
280 if (work == NULL ||
Michel Dänzerfcc485d2011-07-13 15:18:09 +0000281 (work->fence && !radeon_fence_signaled(work->fence))) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500282 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
283 return;
284 }
285 /* New pageflip, or just completion of a previous one? */
286 if (!radeon_crtc->deferred_flip_completion) {
287 /* do the flip (mmio) */
288 update_pending = radeon_page_flip(rdev, crtc_id, work->new_crtc_base);
289 } else {
290 /* This is just a completion of a flip queued in crtc
291 * at last invocation. Make sure we go directly to
292 * completion routine.
293 */
294 update_pending = 0;
295 radeon_crtc->deferred_flip_completion = 0;
296 }
297
298 /* Has the pageflip already completed in crtc, or is it certain
299 * to complete in this vblank?
300 */
301 if (update_pending &&
302 (DRM_SCANOUTPOS_VALID & radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id,
303 &vpos, &hpos)) &&
Felix Kuehling81ffbbe2012-02-23 19:16:12 -0500304 ((vpos >= (99 * rdev->mode_info.crtcs[crtc_id]->base.hwmode.crtc_vdisplay)/100) ||
305 (vpos < 0 && !ASIC_IS_AVIVO(rdev)))) {
306 /* crtc didn't flip in this target vblank interval,
307 * but flip is pending in crtc. Based on the current
308 * scanout position we know that the current frame is
309 * (nearly) complete and the flip will (likely)
310 * complete before the start of the next frame.
311 */
312 update_pending = 0;
313 }
314 if (update_pending) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500315 /* crtc didn't flip in this target vblank interval,
316 * but flip is pending in crtc. It will complete it
317 * in next vblank interval, so complete the flip at
318 * next vblank irq.
319 */
320 radeon_crtc->deferred_flip_completion = 1;
321 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
322 return;
323 }
324
325 /* Pageflip (will be) certainly completed in this vblank. Clean up. */
326 radeon_crtc->unpin_work = NULL;
327
328 /* wakeup userspace */
Rob Clark26ae4662012-10-08 19:50:42 +0000329 if (work->event)
330 drm_send_vblank_event(rdev->ddev, crtc_id, work->event);
331
Alex Deucher6f34be52010-11-21 10:59:01 -0500332 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
333
334 drm_vblank_put(rdev->ddev, radeon_crtc->crtc_id);
335 radeon_fence_unref(&work->fence);
336 radeon_post_page_flip(work->rdev, work->crtc_id);
337 schedule_work(&work->work);
338}
339
340static int radeon_crtc_page_flip(struct drm_crtc *crtc,
341 struct drm_framebuffer *fb,
342 struct drm_pending_vblank_event *event)
343{
344 struct drm_device *dev = crtc->dev;
345 struct radeon_device *rdev = dev->dev_private;
346 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
347 struct radeon_framebuffer *old_radeon_fb;
348 struct radeon_framebuffer *new_radeon_fb;
349 struct drm_gem_object *obj;
350 struct radeon_bo *rbo;
Alex Deucher6f34be52010-11-21 10:59:01 -0500351 struct radeon_unpin_work *work;
352 unsigned long flags;
353 u32 tiling_flags, pitch_pixels;
354 u64 base;
355 int r;
356
357 work = kzalloc(sizeof *work, GFP_KERNEL);
358 if (work == NULL)
359 return -ENOMEM;
360
Alex Deucher6f34be52010-11-21 10:59:01 -0500361 work->event = event;
362 work->rdev = rdev;
363 work->crtc_id = radeon_crtc->crtc_id;
Alex Deucher6f34be52010-11-21 10:59:01 -0500364 old_radeon_fb = to_radeon_framebuffer(crtc->fb);
365 new_radeon_fb = to_radeon_framebuffer(fb);
366 /* schedule unpin of the old buffer */
367 obj = old_radeon_fb->obj;
Dave Airlie498c5552011-05-29 17:48:32 +1000368 /* take a reference to the old object */
369 drm_gem_object_reference(obj);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100370 rbo = gem_to_radeon_bo(obj);
Alex Deucher6f34be52010-11-21 10:59:01 -0500371 work->old_rbo = rbo;
Michel Dänzerfcc485d2011-07-13 15:18:09 +0000372 obj = new_radeon_fb->obj;
373 rbo = gem_to_radeon_bo(obj);
Daniel Vetter9af20792012-12-11 23:42:24 +0100374
375 spin_lock(&rbo->tbo.bdev->fence_lock);
Michel Dänzerfcc485d2011-07-13 15:18:09 +0000376 if (rbo->tbo.sync_obj)
377 work->fence = radeon_fence_ref(rbo->tbo.sync_obj);
Daniel Vetter9af20792012-12-11 23:42:24 +0100378 spin_unlock(&rbo->tbo.bdev->fence_lock);
379
Alex Deucher6f34be52010-11-21 10:59:01 -0500380 INIT_WORK(&work->work, radeon_unpin_work_func);
381
382 /* We borrow the event spin lock for protecting unpin_work */
383 spin_lock_irqsave(&dev->event_lock, flags);
384 if (radeon_crtc->unpin_work) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500385 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Dave Airlie498c5552011-05-29 17:48:32 +1000386 r = -EBUSY;
387 goto unlock_free;
Alex Deucher6f34be52010-11-21 10:59:01 -0500388 }
389 radeon_crtc->unpin_work = work;
390 radeon_crtc->deferred_flip_completion = 0;
391 spin_unlock_irqrestore(&dev->event_lock, flags);
392
393 /* pin the new buffer */
Alex Deucher6f34be52010-11-21 10:59:01 -0500394 DRM_DEBUG_DRIVER("flip-ioctl() cur_fbo = %p, cur_bbo = %p\n",
395 work->old_rbo, rbo);
396
397 r = radeon_bo_reserve(rbo, false);
398 if (unlikely(r != 0)) {
399 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
400 goto pflip_cleanup;
401 }
Michel Dänzer0349af72012-03-14 17:12:42 +0100402 /* Only 27 bit offset for legacy CRTC */
403 r = radeon_bo_pin_restricted(rbo, RADEON_GEM_DOMAIN_VRAM,
404 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500405 if (unlikely(r != 0)) {
406 radeon_bo_unreserve(rbo);
407 r = -EINVAL;
408 DRM_ERROR("failed to pin new rbo buffer before flip\n");
409 goto pflip_cleanup;
410 }
411 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
412 radeon_bo_unreserve(rbo);
413
414 if (!ASIC_IS_AVIVO(rdev)) {
415 /* crtc offset is from display base addr not FB location */
416 base -= radeon_crtc->legacy_display_base_addr;
Ville Syrjälä01f2c772011-12-20 00:06:49 +0200417 pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8);
Alex Deucher6f34be52010-11-21 10:59:01 -0500418
419 if (tiling_flags & RADEON_TILING_MACRO) {
420 if (ASIC_IS_R300(rdev)) {
421 base &= ~0x7ff;
422 } else {
423 int byteshift = fb->bits_per_pixel >> 4;
424 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
425 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
426 }
427 } else {
428 int offset = crtc->y * pitch_pixels + crtc->x;
429 switch (fb->bits_per_pixel) {
430 case 8:
431 default:
432 offset *= 1;
433 break;
434 case 15:
435 case 16:
436 offset *= 2;
437 break;
438 case 24:
439 offset *= 3;
440 break;
441 case 32:
442 offset *= 4;
443 break;
444 }
445 base += offset;
446 }
447 base &= ~7;
448 }
449
450 spin_lock_irqsave(&dev->event_lock, flags);
451 work->new_crtc_base = base;
452 spin_unlock_irqrestore(&dev->event_lock, flags);
453
454 /* update crtc fb */
455 crtc->fb = fb;
456
457 r = drm_vblank_get(dev, radeon_crtc->crtc_id);
458 if (r) {
459 DRM_ERROR("failed to get vblank before flip\n");
460 goto pflip_cleanup1;
461 }
462
Alex Deucher6f34be52010-11-21 10:59:01 -0500463 /* set the proper interrupt */
464 radeon_pre_page_flip(rdev, radeon_crtc->crtc_id);
Alex Deucher6f34be52010-11-21 10:59:01 -0500465
466 return 0;
467
Alex Deucher6f34be52010-11-21 10:59:01 -0500468pflip_cleanup1:
Michel Dänzerd0254d52011-07-13 15:18:10 +0000469 if (unlikely(radeon_bo_reserve(rbo, false) != 0)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500470 DRM_ERROR("failed to reserve new rbo in error path\n");
471 goto pflip_cleanup;
472 }
Michel Dänzerd0254d52011-07-13 15:18:10 +0000473 if (unlikely(radeon_bo_unpin(rbo) != 0)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500474 DRM_ERROR("failed to unpin new rbo in error path\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500475 }
476 radeon_bo_unreserve(rbo);
477
478pflip_cleanup:
479 spin_lock_irqsave(&dev->event_lock, flags);
480 radeon_crtc->unpin_work = NULL;
Dave Airlie498c5552011-05-29 17:48:32 +1000481unlock_free:
Alex Deucher6f34be52010-11-21 10:59:01 -0500482 spin_unlock_irqrestore(&dev->event_lock, flags);
Michel Dänzerdb318d72011-09-13 11:29:12 +0200483 drm_gem_object_unreference_unlocked(old_radeon_fb->obj);
Michel Dänzerfcc485d2011-07-13 15:18:09 +0000484 radeon_fence_unref(&work->fence);
Alex Deucher6f34be52010-11-21 10:59:01 -0500485 kfree(work);
486
487 return r;
488}
489
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200490static const struct drm_crtc_funcs radeon_crtc_funcs = {
491 .cursor_set = radeon_crtc_cursor_set,
492 .cursor_move = radeon_crtc_cursor_move,
493 .gamma_set = radeon_crtc_gamma_set,
494 .set_config = drm_crtc_helper_set_config,
495 .destroy = radeon_crtc_destroy,
Alex Deucher6f34be52010-11-21 10:59:01 -0500496 .page_flip = radeon_crtc_page_flip,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497};
498
499static void radeon_crtc_init(struct drm_device *dev, int index)
500{
501 struct radeon_device *rdev = dev->dev_private;
502 struct radeon_crtc *radeon_crtc;
503 int i;
504
505 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
506 if (radeon_crtc == NULL)
507 return;
508
509 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
510
511 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
512 radeon_crtc->crtc_id = index;
Jerome Glissec93bb852009-07-13 21:04:08 +0200513 rdev->mode_info.crtcs[index] = radeon_crtc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514
Dave Airlie785b93e2009-08-28 15:46:53 +1000515#if 0
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200516 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
517 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
518 radeon_crtc->mode_set.num_connectors = 0;
Dave Airlie785b93e2009-08-28 15:46:53 +1000519#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520
521 for (i = 0; i < 256; i++) {
522 radeon_crtc->lut_r[i] = i << 2;
523 radeon_crtc->lut_g[i] = i << 2;
524 radeon_crtc->lut_b[i] = i << 2;
525 }
526
527 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
528 radeon_atombios_init_crtc(dev, radeon_crtc);
529 else
530 radeon_legacy_init_crtc(dev, radeon_crtc);
531}
532
Ilija Hadzicdf391c02012-04-19 12:22:20 -0400533static const char *encoder_names[37] = {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534 "NONE",
535 "INTERNAL_LVDS",
536 "INTERNAL_TMDS1",
537 "INTERNAL_TMDS2",
538 "INTERNAL_DAC1",
539 "INTERNAL_DAC2",
540 "INTERNAL_SDVOA",
541 "INTERNAL_SDVOB",
542 "SI170B",
543 "CH7303",
544 "CH7301",
545 "INTERNAL_DVO1",
546 "EXTERNAL_SDVOA",
547 "EXTERNAL_SDVOB",
548 "TITFP513",
549 "INTERNAL_LVTM1",
550 "VT1623",
551 "HDMI_SI1930",
552 "HDMI_INTERNAL",
553 "INTERNAL_KLDSCP_TMDS1",
554 "INTERNAL_KLDSCP_DVO1",
555 "INTERNAL_KLDSCP_DAC1",
556 "INTERNAL_KLDSCP_DAC2",
557 "SI178",
558 "MVPU_FPGA",
559 "INTERNAL_DDI",
560 "VT1625",
561 "HDMI_SI1932",
562 "DP_AN9801",
563 "DP_DP501",
564 "INTERNAL_UNIPHY",
565 "INTERNAL_KLDSCP_LVTMA",
566 "INTERNAL_UNIPHY1",
567 "INTERNAL_UNIPHY2",
Alex Deucherbf982eb2010-11-22 17:56:24 -0500568 "NUTMEG",
569 "TRAVIS",
Ilija Hadzicdf391c02012-04-19 12:22:20 -0400570 "INTERNAL_VCE"
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571};
572
Alex Deuchercbd46232010-06-07 02:24:54 -0400573static const char *hpd_names[6] = {
Alex Deuchereed45b32009-12-04 14:45:27 -0500574 "HPD1",
575 "HPD2",
576 "HPD3",
577 "HPD4",
578 "HPD5",
579 "HPD6",
580};
581
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582static void radeon_print_display_setup(struct drm_device *dev)
583{
584 struct drm_connector *connector;
585 struct radeon_connector *radeon_connector;
586 struct drm_encoder *encoder;
587 struct radeon_encoder *radeon_encoder;
588 uint32_t devices;
589 int i = 0;
590
591 DRM_INFO("Radeon Display Connectors\n");
592 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
593 radeon_connector = to_radeon_connector(connector);
594 DRM_INFO("Connector %d:\n", i);
Ilija Hadzicc1d2dbd2012-05-04 11:25:12 -0400595 DRM_INFO(" %s\n", drm_get_connector_name(connector));
Alex Deuchereed45b32009-12-04 14:45:27 -0500596 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
597 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000598 if (radeon_connector->ddc_bus) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
600 radeon_connector->ddc_bus->rec.mask_clk_reg,
601 radeon_connector->ddc_bus->rec.mask_data_reg,
602 radeon_connector->ddc_bus->rec.a_clk_reg,
603 radeon_connector->ddc_bus->rec.a_data_reg,
Alex Deucher9b9fe722009-11-10 15:59:44 -0500604 radeon_connector->ddc_bus->rec.en_clk_reg,
605 radeon_connector->ddc_bus->rec.en_data_reg,
606 radeon_connector->ddc_bus->rec.y_clk_reg,
607 radeon_connector->ddc_bus->rec.y_data_reg);
Alex Deucherfb939df2010-11-08 16:08:29 +0000608 if (radeon_connector->router.ddc_valid)
Alex Deucher26b5bc92010-08-05 21:21:18 -0400609 DRM_INFO(" DDC Router 0x%x/0x%x\n",
Alex Deucherfb939df2010-11-08 16:08:29 +0000610 radeon_connector->router.ddc_mux_control_pin,
611 radeon_connector->router.ddc_mux_state);
612 if (radeon_connector->router.cd_valid)
613 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
614 radeon_connector->router.cd_mux_control_pin,
615 radeon_connector->router.cd_mux_state);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000616 } else {
617 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
618 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
619 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
620 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
621 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
622 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
623 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
624 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 DRM_INFO(" Encoders:\n");
626 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
627 radeon_encoder = to_radeon_encoder(encoder);
628 devices = radeon_encoder->devices & radeon_connector->devices;
629 if (devices) {
630 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
631 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
632 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
633 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
634 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
635 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
636 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
637 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
638 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
639 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
640 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
641 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
642 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
643 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
644 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
645 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
Alex Deucher73758a52010-09-24 14:59:32 -0400646 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
647 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648 if (devices & ATOM_DEVICE_TV1_SUPPORT)
649 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
650 if (devices & ATOM_DEVICE_CV_SUPPORT)
651 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
652 }
653 }
654 i++;
655 }
656}
657
Dave Airlie4ce001a2009-08-13 16:32:14 +1000658static bool radeon_setup_enc_conn(struct drm_device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659{
660 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661 bool ret = false;
662
663 if (rdev->bios) {
664 if (rdev->is_atom_bios) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400665 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
666 if (ret == false)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667 ret = radeon_get_atom_connector_info_from_object_table(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500668 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669 ret = radeon_get_legacy_connector_info_from_bios(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500670 if (ret == false)
671 ret = radeon_get_legacy_connector_info_from_table(dev);
672 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200673 } else {
674 if (!ASIC_IS_AVIVO(rdev))
675 ret = radeon_get_legacy_connector_info_from_table(dev);
676 }
677 if (ret) {
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000678 radeon_setup_encoder_clones(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679 radeon_print_display_setup(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200680 }
681
682 return ret;
683}
684
685int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
686{
Alex Deucher3c537882010-02-05 04:21:19 -0500687 struct drm_device *dev = radeon_connector->base.dev;
688 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689 int ret = 0;
690
Alex Deucherc08ca3d2014-07-14 17:57:19 -0400691 /* don't leak the edid if we already fetched it in detect() */
692 if (radeon_connector->edid)
693 goto got_edid;
694
Alex Deucher26b5bc92010-08-05 21:21:18 -0400695 /* on hw with routers, select right port */
Alex Deucherfb939df2010-11-08 16:08:29 +0000696 if (radeon_connector->router.ddc_valid)
697 radeon_router_select_ddc_port(radeon_connector);
Alex Deucher26b5bc92010-08-05 21:21:18 -0400698
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100699 if (radeon_connector_encoder_get_dp_bridge_encoder_id(&radeon_connector->base) !=
700 ENCODER_OBJECT_ID_NONE) {
701 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
702
703 if (dig->dp_i2c_bus)
704 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
705 &dig->dp_i2c_bus->adapter);
706 } else if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
707 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
Dave Airlie746c1aa2009-12-08 07:07:28 +1000708 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
Alex Deucherb06947b2011-09-02 14:23:09 +0000709
Dave Airlie7a15cbd42010-01-14 11:42:17 +1000710 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
711 dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) && dig->dp_i2c_bus)
Alex Deucherb06947b2011-09-02 14:23:09 +0000712 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
713 &dig->dp_i2c_bus->adapter);
714 else if (radeon_connector->ddc_bus && !radeon_connector->edid)
715 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
716 &radeon_connector->ddc_bus->adapter);
717 } else {
718 if (radeon_connector->ddc_bus && !radeon_connector->edid)
719 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
720 &radeon_connector->ddc_bus->adapter);
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400721 }
Alex Deucherc324acd2010-12-08 22:13:06 -0500722
723 if (!radeon_connector->edid) {
724 if (rdev->is_atom_bios) {
725 /* some laptops provide a hardcoded edid in rom for LCDs */
726 if (((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_LVDS) ||
727 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)))
728 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
729 } else
730 /* some servers provide a hardcoded edid in rom for KVMs */
731 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
732 }
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400733 if (radeon_connector->edid) {
Alex Deucherc08ca3d2014-07-14 17:57:19 -0400734got_edid:
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400735 drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
736 ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
Alex Deucher6d611182014-03-31 11:19:46 -0400737 drm_edid_to_eld(&radeon_connector->base, radeon_connector->edid);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 return ret;
739 }
740 drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
Dave Airlie42dea5d2009-09-15 20:21:11 +1000741 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742}
743
Alex Deucherf523f742011-01-31 16:48:52 -0500744/* avivo */
745static void avivo_get_fb_div(struct radeon_pll *pll,
746 u32 target_clock,
747 u32 post_div,
748 u32 ref_div,
749 u32 *fb_div,
750 u32 *frac_fb_div)
751{
752 u32 tmp = post_div * ref_div;
753
754 tmp *= target_clock;
755 *fb_div = tmp / pll->reference_freq;
756 *frac_fb_div = tmp % pll->reference_freq;
Alex Deuchera4b40d52011-02-14 11:43:10 -0500757
758 if (*fb_div > pll->max_feedback_div)
759 *fb_div = pll->max_feedback_div;
760 else if (*fb_div < pll->min_feedback_div)
761 *fb_div = pll->min_feedback_div;
Alex Deucherf523f742011-01-31 16:48:52 -0500762}
763
764static u32 avivo_get_post_div(struct radeon_pll *pll,
765 u32 target_clock)
766{
767 u32 vco, post_div, tmp;
768
769 if (pll->flags & RADEON_PLL_USE_POST_DIV)
770 return pll->post_div;
771
772 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) {
773 if (pll->flags & RADEON_PLL_IS_LCD)
774 vco = pll->lcd_pll_out_min;
775 else
776 vco = pll->pll_out_min;
777 } else {
778 if (pll->flags & RADEON_PLL_IS_LCD)
779 vco = pll->lcd_pll_out_max;
780 else
781 vco = pll->pll_out_max;
782 }
783
784 post_div = vco / target_clock;
785 tmp = vco % target_clock;
786
787 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) {
788 if (tmp)
789 post_div++;
790 } else {
791 if (!tmp)
792 post_div--;
793 }
794
Alex Deuchera4b40d52011-02-14 11:43:10 -0500795 if (post_div > pll->max_post_div)
796 post_div = pll->max_post_div;
797 else if (post_div < pll->min_post_div)
798 post_div = pll->min_post_div;
799
Alex Deucherf523f742011-01-31 16:48:52 -0500800 return post_div;
801}
802
803#define MAX_TOLERANCE 10
804
805void radeon_compute_pll_avivo(struct radeon_pll *pll,
806 u32 freq,
807 u32 *dot_clock_p,
808 u32 *fb_div_p,
809 u32 *frac_fb_div_p,
810 u32 *ref_div_p,
811 u32 *post_div_p)
812{
813 u32 target_clock = freq / 10;
814 u32 post_div = avivo_get_post_div(pll, target_clock);
815 u32 ref_div = pll->min_ref_div;
816 u32 fb_div = 0, frac_fb_div = 0, tmp;
817
818 if (pll->flags & RADEON_PLL_USE_REF_DIV)
819 ref_div = pll->reference_div;
820
821 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
822 avivo_get_fb_div(pll, target_clock, post_div, ref_div, &fb_div, &frac_fb_div);
823 frac_fb_div = (100 * frac_fb_div) / pll->reference_freq;
824 if (frac_fb_div >= 5) {
825 frac_fb_div -= 5;
826 frac_fb_div = frac_fb_div / 10;
827 frac_fb_div++;
828 }
829 if (frac_fb_div >= 10) {
830 fb_div++;
831 frac_fb_div = 0;
832 }
833 } else {
834 while (ref_div <= pll->max_ref_div) {
835 avivo_get_fb_div(pll, target_clock, post_div, ref_div,
836 &fb_div, &frac_fb_div);
837 if (frac_fb_div >= (pll->reference_freq / 2))
838 fb_div++;
839 frac_fb_div = 0;
840 tmp = (pll->reference_freq * fb_div) / (post_div * ref_div);
841 tmp = (tmp * 10000) / target_clock;
842
843 if (tmp > (10000 + MAX_TOLERANCE))
844 ref_div++;
845 else if (tmp >= (10000 - MAX_TOLERANCE))
846 break;
847 else
848 ref_div++;
849 }
850 }
851
852 *dot_clock_p = ((pll->reference_freq * fb_div * 10) + (pll->reference_freq * frac_fb_div)) /
853 (ref_div * post_div * 10);
854 *fb_div_p = fb_div;
855 *frac_fb_div_p = frac_fb_div;
856 *ref_div_p = ref_div;
857 *post_div_p = post_div;
858 DRM_DEBUG_KMS("%d, pll dividers - fb: %d.%d ref: %d, post %d\n",
859 *dot_clock_p, fb_div, frac_fb_div, ref_div, post_div);
860}
861
862/* pre-avivo */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863static inline uint32_t radeon_div(uint64_t n, uint32_t d)
864{
865 uint64_t mod;
866
867 n += d / 2;
868
869 mod = do_div(n, d);
870 return n;
871}
872
Alex Deucherf523f742011-01-31 16:48:52 -0500873void radeon_compute_pll_legacy(struct radeon_pll *pll,
874 uint64_t freq,
875 uint32_t *dot_clock_p,
876 uint32_t *fb_div_p,
877 uint32_t *frac_fb_div_p,
878 uint32_t *ref_div_p,
879 uint32_t *post_div_p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880{
881 uint32_t min_ref_div = pll->min_ref_div;
882 uint32_t max_ref_div = pll->max_ref_div;
Alex Deucherfc103322010-01-19 17:16:10 -0500883 uint32_t min_post_div = pll->min_post_div;
884 uint32_t max_post_div = pll->max_post_div;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885 uint32_t min_fractional_feed_div = 0;
886 uint32_t max_fractional_feed_div = 0;
887 uint32_t best_vco = pll->best_vco;
888 uint32_t best_post_div = 1;
889 uint32_t best_ref_div = 1;
890 uint32_t best_feedback_div = 1;
891 uint32_t best_frac_feedback_div = 0;
892 uint32_t best_freq = -1;
893 uint32_t best_error = 0xffffffff;
894 uint32_t best_vco_diff = 1;
895 uint32_t post_div;
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500896 u32 pll_out_min, pll_out_max;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200897
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000898 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899 freq = freq * 1000;
900
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500901 if (pll->flags & RADEON_PLL_IS_LCD) {
902 pll_out_min = pll->lcd_pll_out_min;
903 pll_out_max = pll->lcd_pll_out_max;
904 } else {
905 pll_out_min = pll->pll_out_min;
906 pll_out_max = pll->pll_out_max;
907 }
908
Alex Deucher619efb12011-01-31 16:48:53 -0500909 if (pll_out_min > 64800)
910 pll_out_min = 64800;
911
Alex Deucherfc103322010-01-19 17:16:10 -0500912 if (pll->flags & RADEON_PLL_USE_REF_DIV)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913 min_ref_div = max_ref_div = pll->reference_div;
914 else {
915 while (min_ref_div < max_ref_div-1) {
916 uint32_t mid = (min_ref_div + max_ref_div) / 2;
917 uint32_t pll_in = pll->reference_freq / mid;
918 if (pll_in < pll->pll_in_min)
919 max_ref_div = mid;
920 else if (pll_in > pll->pll_in_max)
921 min_ref_div = mid;
922 else
923 break;
924 }
925 }
926
Alex Deucherfc103322010-01-19 17:16:10 -0500927 if (pll->flags & RADEON_PLL_USE_POST_DIV)
928 min_post_div = max_post_div = pll->post_div;
929
930 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931 min_fractional_feed_div = pll->min_frac_feedback_div;
932 max_fractional_feed_div = pll->max_frac_feedback_div;
933 }
934
Alex Deucherbd6a60a2011-02-21 01:11:59 -0500935 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200936 uint32_t ref_div;
937
Alex Deucherfc103322010-01-19 17:16:10 -0500938 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200939 continue;
940
941 /* legacy radeons only have a few post_divs */
Alex Deucherfc103322010-01-19 17:16:10 -0500942 if (pll->flags & RADEON_PLL_LEGACY) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200943 if ((post_div == 5) ||
944 (post_div == 7) ||
945 (post_div == 9) ||
946 (post_div == 10) ||
947 (post_div == 11) ||
948 (post_div == 13) ||
949 (post_div == 14) ||
950 (post_div == 15))
951 continue;
952 }
953
954 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
955 uint32_t feedback_div, current_freq = 0, error, vco_diff;
956 uint32_t pll_in = pll->reference_freq / ref_div;
957 uint32_t min_feed_div = pll->min_feedback_div;
958 uint32_t max_feed_div = pll->max_feedback_div + 1;
959
960 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
961 continue;
962
963 while (min_feed_div < max_feed_div) {
964 uint32_t vco;
965 uint32_t min_frac_feed_div = min_fractional_feed_div;
966 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
967 uint32_t frac_feedback_div;
968 uint64_t tmp;
969
970 feedback_div = (min_feed_div + max_feed_div) / 2;
971
972 tmp = (uint64_t)pll->reference_freq * feedback_div;
973 vco = radeon_div(tmp, ref_div);
974
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500975 if (vco < pll_out_min) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976 min_feed_div = feedback_div + 1;
977 continue;
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500978 } else if (vco > pll_out_max) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979 max_feed_div = feedback_div;
980 continue;
981 }
982
983 while (min_frac_feed_div < max_frac_feed_div) {
984 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
985 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
986 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
987 current_freq = radeon_div(tmp, ref_div * post_div);
988
Alex Deucherfc103322010-01-19 17:16:10 -0500989 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
Dan Carpenter167ffc42010-07-17 12:28:02 +0200990 if (freq < current_freq)
991 error = 0xffffffff;
992 else
993 error = freq - current_freq;
Alex Deucherd0e275a2009-07-13 11:08:18 -0400994 } else
995 error = abs(current_freq - freq);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996 vco_diff = abs(vco - best_vco);
997
998 if ((best_vco == 0 && error < best_error) ||
999 (best_vco != 0 &&
Dan Carpenter167ffc42010-07-17 12:28:02 +02001000 ((best_error > 100 && error < best_error - 100) ||
Dave Airlie5480f722010-10-19 10:36:47 +10001001 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001002 best_post_div = post_div;
1003 best_ref_div = ref_div;
1004 best_feedback_div = feedback_div;
1005 best_frac_feedback_div = frac_feedback_div;
1006 best_freq = current_freq;
1007 best_error = error;
1008 best_vco_diff = vco_diff;
Dave Airlie5480f722010-10-19 10:36:47 +10001009 } else if (current_freq == freq) {
1010 if (best_freq == -1) {
1011 best_post_div = post_div;
1012 best_ref_div = ref_div;
1013 best_feedback_div = feedback_div;
1014 best_frac_feedback_div = frac_feedback_div;
1015 best_freq = current_freq;
1016 best_error = error;
1017 best_vco_diff = vco_diff;
1018 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1019 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1020 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1021 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1022 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1023 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1024 best_post_div = post_div;
1025 best_ref_div = ref_div;
1026 best_feedback_div = feedback_div;
1027 best_frac_feedback_div = frac_feedback_div;
1028 best_freq = current_freq;
1029 best_error = error;
1030 best_vco_diff = vco_diff;
1031 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032 }
1033 if (current_freq < freq)
1034 min_frac_feed_div = frac_feedback_div + 1;
1035 else
1036 max_frac_feed_div = frac_feedback_div;
1037 }
1038 if (current_freq < freq)
1039 min_feed_div = feedback_div + 1;
1040 else
1041 max_feed_div = feedback_div;
1042 }
1043 }
1044 }
1045
1046 *dot_clock_p = best_freq / 10000;
1047 *fb_div_p = best_feedback_div;
1048 *frac_fb_div_p = best_frac_feedback_div;
1049 *ref_div_p = best_ref_div;
1050 *post_div_p = best_post_div;
Joe Perchesbbb0aef52011-04-17 20:35:52 -07001051 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1052 (long long)freq,
1053 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
Alex Deucher51d4bf82011-01-31 16:48:51 -05001054 best_ref_div, best_post_div);
1055
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056}
1057
1058static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1059{
1060 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001061
Dave Airlie29d08b32010-09-27 16:17:17 +10001062 if (radeon_fb->obj) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00001063 drm_gem_object_unreference_unlocked(radeon_fb->obj);
Dave Airlie29d08b32010-09-27 16:17:17 +10001064 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065 drm_framebuffer_cleanup(fb);
1066 kfree(radeon_fb);
1067}
1068
1069static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1070 struct drm_file *file_priv,
1071 unsigned int *handle)
1072{
1073 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1074
1075 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1076}
1077
1078static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1079 .destroy = radeon_user_framebuffer_destroy,
1080 .create_handle = radeon_user_framebuffer_create_handle,
1081};
1082
Dave Airlieaaefcd42012-03-06 10:44:40 +00001083int
Dave Airlie38651672010-03-30 05:34:13 +00001084radeon_framebuffer_init(struct drm_device *dev,
1085 struct radeon_framebuffer *rfb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001086 struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +00001087 struct drm_gem_object *obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001088{
Dave Airlieaaefcd42012-03-06 10:44:40 +00001089 int ret;
Dave Airlie38651672010-03-30 05:34:13 +00001090 rfb->obj = obj;
Daniel Vetterc7d73f62012-12-13 23:38:38 +01001091 drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001092 ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1093 if (ret) {
1094 rfb->obj = NULL;
1095 return ret;
1096 }
Dave Airlieaaefcd42012-03-06 10:44:40 +00001097 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001098}
1099
1100static struct drm_framebuffer *
1101radeon_user_framebuffer_create(struct drm_device *dev,
1102 struct drm_file *file_priv,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001103 struct drm_mode_fb_cmd2 *mode_cmd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001104{
1105 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00001106 struct radeon_framebuffer *radeon_fb;
Dave Airlieaaefcd42012-03-06 10:44:40 +00001107 int ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001108
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001109 obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001110 if (obj == NULL) {
1111 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001112 "can't create framebuffer\n", mode_cmd->handles[0]);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001113 return ERR_PTR(-ENOENT);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001114 }
Dave Airlie38651672010-03-30 05:34:13 +00001115
1116 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001117 if (radeon_fb == NULL) {
1118 drm_gem_object_unreference_unlocked(obj);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001119 return ERR_PTR(-ENOMEM);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001120 }
Dave Airlie38651672010-03-30 05:34:13 +00001121
Dave Airlieaaefcd42012-03-06 10:44:40 +00001122 ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1123 if (ret) {
1124 kfree(radeon_fb);
1125 drm_gem_object_unreference_unlocked(obj);
xueminsub2f4b032013-01-22 22:16:53 +08001126 return ERR_PTR(ret);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001127 }
Dave Airlie38651672010-03-30 05:34:13 +00001128
1129 return &radeon_fb->base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130}
1131
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001132static void radeon_output_poll_changed(struct drm_device *dev)
1133{
1134 struct radeon_device *rdev = dev->dev_private;
1135 radeon_fb_output_poll_changed(rdev);
1136}
1137
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001138static const struct drm_mode_config_funcs radeon_mode_funcs = {
1139 .fb_create = radeon_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001140 .output_poll_changed = radeon_output_poll_changed
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001141};
1142
Dave Airlie445282d2009-09-09 17:40:54 +10001143static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1144{ { 0, "driver" },
1145 { 1, "bios" },
1146};
1147
1148static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1149{ { TV_STD_NTSC, "ntsc" },
1150 { TV_STD_PAL, "pal" },
1151 { TV_STD_PAL_M, "pal-m" },
1152 { TV_STD_PAL_60, "pal-60" },
1153 { TV_STD_NTSC_J, "ntsc-j" },
1154 { TV_STD_SCART_PAL, "scart-pal" },
1155 { TV_STD_PAL_CN, "pal-cn" },
1156 { TV_STD_SECAM, "secam" },
1157};
1158
Alex Deucher5b1714d2010-08-03 19:59:20 -04001159static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1160{ { UNDERSCAN_OFF, "off" },
1161 { UNDERSCAN_ON, "on" },
1162 { UNDERSCAN_AUTO, "auto" },
1163};
1164
Alex Deucherd79766f2009-12-17 19:00:29 -05001165static int radeon_modeset_create_props(struct radeon_device *rdev)
Dave Airlie445282d2009-09-09 17:40:54 +10001166{
Sascha Hauer4a67d392012-02-06 10:58:17 +01001167 int sz;
Dave Airlie445282d2009-09-09 17:40:54 +10001168
1169 if (rdev->is_atom_bios) {
1170 rdev->mode_info.coherent_mode_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001171 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001172 if (!rdev->mode_info.coherent_mode_property)
1173 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001174 }
1175
1176 if (!ASIC_IS_AVIVO(rdev)) {
1177 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1178 rdev->mode_info.tmds_pll_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001179 drm_property_create_enum(rdev->ddev, 0,
1180 "tmds_pll",
1181 radeon_tmds_pll_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001182 }
1183
1184 rdev->mode_info.load_detect_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001185 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001186 if (!rdev->mode_info.load_detect_property)
1187 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001188
1189 drm_mode_create_scaling_mode_property(rdev->ddev);
1190
1191 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1192 rdev->mode_info.tv_std_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001193 drm_property_create_enum(rdev->ddev, 0,
1194 "tv standard",
1195 radeon_tv_std_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001196
Alex Deucher5b1714d2010-08-03 19:59:20 -04001197 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1198 rdev->mode_info.underscan_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001199 drm_property_create_enum(rdev->ddev, 0,
1200 "underscan",
1201 radeon_underscan_enum_list, sz);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001202
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001203 rdev->mode_info.underscan_hborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001204 drm_property_create_range(rdev->ddev, 0,
1205 "underscan hborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001206 if (!rdev->mode_info.underscan_hborder_property)
1207 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001208
1209 rdev->mode_info.underscan_vborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001210 drm_property_create_range(rdev->ddev, 0,
1211 "underscan vborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001212 if (!rdev->mode_info.underscan_vborder_property)
1213 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001214
Dave Airlie445282d2009-09-09 17:40:54 +10001215 return 0;
1216}
1217
Alex Deucherf46c0122010-03-31 00:33:27 -04001218void radeon_update_display_priority(struct radeon_device *rdev)
1219{
1220 /* adjustment options for the display watermarks */
1221 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1222 /* set display priority to high for r3xx, rv515 chips
1223 * this avoids flickering due to underflow to the
1224 * display controllers during heavy acceleration.
Alex Deucher45737442010-05-20 11:26:11 -04001225 * Don't force high on rs4xx igp chips as it seems to
1226 * affect the sound card. See kernel bug 15982.
Alex Deucherf46c0122010-03-31 00:33:27 -04001227 */
Alex Deucher45737442010-05-20 11:26:11 -04001228 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1229 !(rdev->flags & RADEON_IS_IGP))
Alex Deucherf46c0122010-03-31 00:33:27 -04001230 rdev->disp_priority = 2;
1231 else
1232 rdev->disp_priority = 0;
1233 } else
1234 rdev->disp_priority = radeon_disp_priority;
1235
1236}
1237
Alex Deucher07839862012-05-14 16:52:29 +02001238/*
1239 * Allocate hdmi structs and determine register offsets
1240 */
1241static void radeon_afmt_init(struct radeon_device *rdev)
1242{
1243 int i;
1244
1245 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1246 rdev->mode_info.afmt[i] = NULL;
1247
1248 if (ASIC_IS_DCE6(rdev)) {
1249 /* todo */
1250 } else if (ASIC_IS_DCE4(rdev)) {
1251 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1252 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
1253 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1254 if (rdev->mode_info.afmt[0]) {
1255 rdev->mode_info.afmt[0]->offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
1256 rdev->mode_info.afmt[0]->id = 0;
1257 }
1258 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1259 if (rdev->mode_info.afmt[1]) {
1260 rdev->mode_info.afmt[1]->offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
1261 rdev->mode_info.afmt[1]->id = 1;
1262 }
1263 if (!ASIC_IS_DCE41(rdev)) {
1264 rdev->mode_info.afmt[2] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1265 if (rdev->mode_info.afmt[2]) {
1266 rdev->mode_info.afmt[2]->offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
1267 rdev->mode_info.afmt[2]->id = 2;
1268 }
1269 rdev->mode_info.afmt[3] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1270 if (rdev->mode_info.afmt[3]) {
1271 rdev->mode_info.afmt[3]->offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
1272 rdev->mode_info.afmt[3]->id = 3;
1273 }
1274 rdev->mode_info.afmt[4] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1275 if (rdev->mode_info.afmt[4]) {
1276 rdev->mode_info.afmt[4]->offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
1277 rdev->mode_info.afmt[4]->id = 4;
1278 }
1279 rdev->mode_info.afmt[5] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1280 if (rdev->mode_info.afmt[5]) {
1281 rdev->mode_info.afmt[5]->offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
1282 rdev->mode_info.afmt[5]->id = 5;
1283 }
1284 }
1285 } else if (ASIC_IS_DCE3(rdev)) {
1286 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1287 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1288 if (rdev->mode_info.afmt[0]) {
1289 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1290 rdev->mode_info.afmt[0]->id = 0;
1291 }
1292 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1293 if (rdev->mode_info.afmt[1]) {
1294 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1295 rdev->mode_info.afmt[1]->id = 1;
1296 }
1297 } else if (ASIC_IS_DCE2(rdev)) {
1298 /* DCE2 has at least 1 routable audio block */
1299 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1300 if (rdev->mode_info.afmt[0]) {
1301 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1302 rdev->mode_info.afmt[0]->id = 0;
1303 }
1304 /* r6xx has 2 routable audio blocks */
1305 if (rdev->family >= CHIP_R600) {
1306 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1307 if (rdev->mode_info.afmt[1]) {
1308 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1309 rdev->mode_info.afmt[1]->id = 1;
1310 }
1311 }
1312 }
1313}
1314
1315static void radeon_afmt_fini(struct radeon_device *rdev)
1316{
1317 int i;
1318
1319 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1320 kfree(rdev->mode_info.afmt[i]);
1321 rdev->mode_info.afmt[i] = NULL;
1322 }
1323}
1324
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001325int radeon_modeset_init(struct radeon_device *rdev)
1326{
Alex Deucher18917b62010-02-01 16:02:25 -05001327 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001328 int ret;
1329
1330 drm_mode_config_init(rdev->ddev);
1331 rdev->mode_info.mode_config_initialized = true;
1332
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02001333 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001334
Alex Deucher881dd742011-01-06 21:19:14 -05001335 if (ASIC_IS_DCE5(rdev)) {
1336 rdev->ddev->mode_config.max_width = 16384;
1337 rdev->ddev->mode_config.max_height = 16384;
1338 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001339 rdev->ddev->mode_config.max_width = 8192;
1340 rdev->ddev->mode_config.max_height = 8192;
1341 } else {
1342 rdev->ddev->mode_config.max_width = 4096;
1343 rdev->ddev->mode_config.max_height = 4096;
1344 }
1345
Dave Airlie019d96c2011-09-29 16:20:42 +01001346 rdev->ddev->mode_config.preferred_depth = 24;
1347 rdev->ddev->mode_config.prefer_shadow = 1;
1348
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001349 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1350
Dave Airlie445282d2009-09-09 17:40:54 +10001351 ret = radeon_modeset_create_props(rdev);
1352 if (ret) {
1353 return ret;
1354 }
Dave Airliedfee5612009-10-02 09:19:09 +10001355
Alex Deucherf376b942010-08-05 21:21:16 -04001356 /* init i2c buses */
1357 radeon_i2c_init(rdev);
1358
Alex Deucher3c537882010-02-05 04:21:19 -05001359 /* check combios for a valid hardcoded EDID - Sun servers */
1360 if (!rdev->is_atom_bios) {
1361 /* check for hardcoded EDID in BIOS */
1362 radeon_combios_check_hardcoded_edid(rdev);
1363 }
1364
Dave Airliedfee5612009-10-02 09:19:09 +10001365 /* allocate crtcs */
Alex Deucher18917b62010-02-01 16:02:25 -05001366 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001367 radeon_crtc_init(rdev->ddev, i);
1368 }
1369
1370 /* okay we should have all the bios connectors */
1371 ret = radeon_setup_enc_conn(rdev->ddev);
1372 if (!ret) {
1373 return ret;
1374 }
Alex Deucherac89af12011-05-22 13:20:36 -04001375
Alex Deucher3fa47d92012-01-20 14:56:39 -05001376 /* init dig PHYs, disp eng pll */
1377 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001378 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001379 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001380 }
Alex Deucherac89af12011-05-22 13:20:36 -04001381
Alex Deucherd4877cf2009-12-04 16:56:37 -05001382 /* initialize hpd */
1383 radeon_hpd_init(rdev);
Dave Airlie38651672010-03-30 05:34:13 +00001384
Alex Deucher07839862012-05-14 16:52:29 +02001385 /* setup afmt */
1386 radeon_afmt_init(rdev);
1387
Alex Deucherce8f5372010-05-07 15:10:16 -04001388 /* Initialize power management */
1389 radeon_pm_init(rdev);
1390
Dave Airlie38651672010-03-30 05:34:13 +00001391 radeon_fbdev_init(rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001392 drm_kms_helper_poll_init(rdev->ddev);
1393
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001394 return 0;
1395}
1396
1397void radeon_modeset_fini(struct radeon_device *rdev)
1398{
Dave Airlie38651672010-03-30 05:34:13 +00001399 radeon_fbdev_fini(rdev);
Alex Deucher3c537882010-02-05 04:21:19 -05001400 kfree(rdev->mode_info.bios_hardcoded_edid);
Alex Deucherce8f5372010-05-07 15:10:16 -04001401 radeon_pm_fini(rdev);
Alex Deucher3c537882010-02-05 04:21:19 -05001402
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001403 if (rdev->mode_info.mode_config_initialized) {
Alex Deucher07839862012-05-14 16:52:29 +02001404 radeon_afmt_fini(rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001405 drm_kms_helper_poll_fini(rdev->ddev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001406 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001407 drm_mode_config_cleanup(rdev->ddev);
1408 rdev->mode_info.mode_config_initialized = false;
1409 }
Alex Deucherf376b942010-08-05 21:21:16 -04001410 /* free i2c buses */
1411 radeon_i2c_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001412}
1413
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001414static bool is_hdtv_mode(const struct drm_display_mode *mode)
Alex Deucher039ed2d2010-08-20 11:57:19 -04001415{
1416 /* try and guess if this is a tv or a monitor */
1417 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1418 (mode->vdisplay == 576) || /* 576p */
1419 (mode->vdisplay == 720) || /* 720p */
1420 (mode->vdisplay == 1080)) /* 1080p */
1421 return true;
1422 else
1423 return false;
1424}
1425
Jerome Glissec93bb852009-07-13 21:04:08 +02001426bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001427 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +02001428 struct drm_display_mode *adjusted_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001429{
Jerome Glissec93bb852009-07-13 21:04:08 +02001430 struct drm_device *dev = crtc->dev;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001431 struct radeon_device *rdev = dev->dev_private;
Jerome Glissec93bb852009-07-13 21:04:08 +02001432 struct drm_encoder *encoder;
1433 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1434 struct radeon_encoder *radeon_encoder;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001435 struct drm_connector *connector;
1436 struct radeon_connector *radeon_connector;
Jerome Glissec93bb852009-07-13 21:04:08 +02001437 bool first = true;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001438 u32 src_v = 1, dst_v = 1;
1439 u32 src_h = 1, dst_h = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001440
Alex Deucher5b1714d2010-08-03 19:59:20 -04001441 radeon_crtc->h_border = 0;
1442 radeon_crtc->v_border = 0;
1443
Jerome Glissec93bb852009-07-13 21:04:08 +02001444 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001445 if (encoder->crtc != crtc)
1446 continue;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001447 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001448 connector = radeon_get_connector_for_encoder(encoder);
1449 radeon_connector = to_radeon_connector(connector);
1450
Jerome Glissec93bb852009-07-13 21:04:08 +02001451 if (first) {
Alex Deucher80297e82009-11-12 14:55:14 -05001452 /* set scaling */
1453 if (radeon_encoder->rmx_type == RMX_OFF)
1454 radeon_crtc->rmx_type = RMX_OFF;
1455 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1456 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1457 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1458 else
1459 radeon_crtc->rmx_type = RMX_OFF;
1460 /* copy native mode */
Jerome Glissec93bb852009-07-13 21:04:08 +02001461 memcpy(&radeon_crtc->native_mode,
Alex Deucher80297e82009-11-12 14:55:14 -05001462 &radeon_encoder->native_mode,
Alex Deucherde2103e2009-10-09 15:14:30 -04001463 sizeof(struct drm_display_mode));
Alex Deucherff32a592010-09-07 13:26:39 -04001464 src_v = crtc->mode.vdisplay;
1465 dst_v = radeon_crtc->native_mode.vdisplay;
1466 src_h = crtc->mode.hdisplay;
1467 dst_h = radeon_crtc->native_mode.hdisplay;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001468
1469 /* fix up for overscan on hdmi */
1470 if (ASIC_IS_AVIVO(rdev) &&
Alex Deuchere6db0da2010-09-10 03:19:05 -04001471 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
Alex Deucher5b1714d2010-08-03 19:59:20 -04001472 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1473 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
Alex Deucher039ed2d2010-08-20 11:57:19 -04001474 drm_detect_hdmi_monitor(radeon_connector->edid) &&
1475 is_hdtv_mode(mode)))) {
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001476 if (radeon_encoder->underscan_hborder != 0)
1477 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1478 else
1479 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1480 if (radeon_encoder->underscan_vborder != 0)
1481 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1482 else
1483 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001484 radeon_crtc->rmx_type = RMX_FULL;
1485 src_v = crtc->mode.vdisplay;
1486 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1487 src_h = crtc->mode.hdisplay;
1488 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1489 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001490 first = false;
1491 } else {
1492 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1493 /* WARNING: Right now this can't happen but
1494 * in the future we need to check that scaling
Alex Deucherd65d65b2010-08-03 19:58:49 -04001495 * are consistent across different encoder
Jerome Glissec93bb852009-07-13 21:04:08 +02001496 * (ie all encoder can work with the same
1497 * scaling).
1498 */
Alex Deucherd65d65b2010-08-03 19:58:49 -04001499 DRM_ERROR("Scaling not consistent across encoder.\n");
Jerome Glissec93bb852009-07-13 21:04:08 +02001500 return false;
1501 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001502 }
1503 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001504 if (radeon_crtc->rmx_type != RMX_OFF) {
1505 fixed20_12 a, b;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001506 a.full = dfixed_const(src_v);
1507 b.full = dfixed_const(dst_v);
Ben Skeggs68adac52010-04-28 11:46:42 +10001508 radeon_crtc->vsc.full = dfixed_div(a, b);
Alex Deucherd65d65b2010-08-03 19:58:49 -04001509 a.full = dfixed_const(src_h);
1510 b.full = dfixed_const(dst_h);
Ben Skeggs68adac52010-04-28 11:46:42 +10001511 radeon_crtc->hsc.full = dfixed_div(a, b);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001512 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001513 radeon_crtc->vsc.full = dfixed_const(1);
1514 radeon_crtc->hsc.full = dfixed_const(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001515 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001516 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001517}
Mario Kleiner6383cf72010-10-05 19:57:36 -04001518
1519/*
1520 * Retrieve current video scanout position of crtc on a given gpu.
1521 *
Mario Kleinerf5a80202010-10-23 04:42:17 +02001522 * \param dev Device to query.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001523 * \param crtc Crtc to query.
1524 * \param *vpos Location where vertical scanout position should be stored.
1525 * \param *hpos Location where horizontal scanout position should go.
1526 *
1527 * Returns vpos as a positive number while in active scanout area.
1528 * Returns vpos as a negative number inside vblank, counting the number
1529 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1530 * until start of active scanout / end of vblank."
1531 *
1532 * \return Flags, or'ed together as follows:
1533 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001534 * DRM_SCANOUTPOS_VALID = Query successful.
Mario Kleinerf5a80202010-10-23 04:42:17 +02001535 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1536 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
Mario Kleiner6383cf72010-10-05 19:57:36 -04001537 * this flag means that returned position may be offset by a constant but
1538 * unknown small number of scanlines wrt. real scanout position.
1539 *
1540 */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001541int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, int *vpos, int *hpos)
Mario Kleiner6383cf72010-10-05 19:57:36 -04001542{
1543 u32 stat_crtc = 0, vbl = 0, position = 0;
1544 int vbl_start, vbl_end, vtotal, ret = 0;
1545 bool in_vbl = true;
1546
Mario Kleinerf5a80202010-10-23 04:42:17 +02001547 struct radeon_device *rdev = dev->dev_private;
1548
Mario Kleiner6383cf72010-10-05 19:57:36 -04001549 if (ASIC_IS_DCE4(rdev)) {
1550 if (crtc == 0) {
1551 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1552 EVERGREEN_CRTC0_REGISTER_OFFSET);
1553 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1554 EVERGREEN_CRTC0_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001555 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001556 }
1557 if (crtc == 1) {
1558 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1559 EVERGREEN_CRTC1_REGISTER_OFFSET);
1560 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1561 EVERGREEN_CRTC1_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001562 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001563 }
1564 if (crtc == 2) {
1565 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1566 EVERGREEN_CRTC2_REGISTER_OFFSET);
1567 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1568 EVERGREEN_CRTC2_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001569 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001570 }
1571 if (crtc == 3) {
1572 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1573 EVERGREEN_CRTC3_REGISTER_OFFSET);
1574 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1575 EVERGREEN_CRTC3_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001576 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001577 }
1578 if (crtc == 4) {
1579 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1580 EVERGREEN_CRTC4_REGISTER_OFFSET);
1581 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1582 EVERGREEN_CRTC4_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001583 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001584 }
1585 if (crtc == 5) {
1586 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1587 EVERGREEN_CRTC5_REGISTER_OFFSET);
1588 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1589 EVERGREEN_CRTC5_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001590 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001591 }
1592 } else if (ASIC_IS_AVIVO(rdev)) {
1593 if (crtc == 0) {
1594 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1595 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001596 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001597 }
1598 if (crtc == 1) {
1599 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1600 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001601 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001602 }
1603 } else {
1604 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1605 if (crtc == 0) {
1606 /* Assume vbl_end == 0, get vbl_start from
1607 * upper 16 bits.
1608 */
1609 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1610 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1611 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1612 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1613 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1614 if (!(stat_crtc & 1))
1615 in_vbl = false;
1616
Mario Kleinerf5a80202010-10-23 04:42:17 +02001617 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001618 }
1619 if (crtc == 1) {
1620 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1621 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1622 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1623 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1624 if (!(stat_crtc & 1))
1625 in_vbl = false;
1626
Mario Kleinerf5a80202010-10-23 04:42:17 +02001627 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001628 }
1629 }
1630
1631 /* Decode into vertical and horizontal scanout position. */
1632 *vpos = position & 0x1fff;
1633 *hpos = (position >> 16) & 0x1fff;
1634
1635 /* Valid vblank area boundaries from gpu retrieved? */
1636 if (vbl > 0) {
1637 /* Yes: Decode. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001638 ret |= DRM_SCANOUTPOS_ACCURATE;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001639 vbl_start = vbl & 0x1fff;
1640 vbl_end = (vbl >> 16) & 0x1fff;
1641 }
1642 else {
1643 /* No: Fake something reasonable which gives at least ok results. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001644 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001645 vbl_end = 0;
1646 }
1647
1648 /* Test scanout position against vblank region. */
1649 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1650 in_vbl = false;
1651
1652 /* Check if inside vblank area and apply corrective offsets:
1653 * vpos will then be >=0 in video scanout area, but negative
1654 * within vblank area, counting down the number of lines until
1655 * start of scanout.
1656 */
1657
1658 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1659 if (in_vbl && (*vpos >= vbl_start)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001660 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001661 *vpos = *vpos - vtotal;
1662 }
1663
1664 /* Correct for shifted end of vbl at vbl_end. */
1665 *vpos = *vpos - vbl_end;
1666
1667 /* In vblank? */
1668 if (in_vbl)
Mario Kleinerf5a80202010-10-23 04:42:17 +02001669 ret |= DRM_SCANOUTPOS_INVBL;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001670
1671 return ret;
1672}