blob: 90b007594e32fb014a84efc2b1797a0c8a368209 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
Alex Deucherf13f7732013-01-18 18:12:22 -050097static const u32 crtc_offsets[2] =
98{
99 0,
100 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
101};
102
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000103int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104
Jerome Glisse1a029b72009-10-06 19:04:30 +0200105/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400107static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000108void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400109void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500110static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher454d2e22013-02-14 10:04:02 -0500112/**
113 * r600_get_xclk - get the xclk
114 *
115 * @rdev: radeon_device pointer
116 *
117 * Returns the reference clock used by the gfx engine
118 * (r6xx, IGPs, APUs).
119 */
120u32 r600_get_xclk(struct radeon_device *rdev)
121{
122 return rdev->clock.spll.reference_freq;
123}
124
Alex Deucher21a81222010-07-02 12:58:16 -0400125/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500126int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400127{
128 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
129 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500130 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400131
Alex Deucher20d391d2011-02-01 16:12:34 -0500132 if (temp & 0x100)
133 actual_temp -= 256;
134
135 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400136}
137
Alex Deucherce8f5372010-05-07 15:10:16 -0400138void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400139{
140 int i;
141
Alex Deucherce8f5372010-05-07 15:10:16 -0400142 rdev->pm.dynpm_can_upclock = true;
143 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400144
145 /* power state array is low to high, default is first */
146 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
147 int min_power_state_index = 0;
148
149 if (rdev->pm.num_power_states > 2)
150 min_power_state_index = 1;
151
Alex Deucherce8f5372010-05-07 15:10:16 -0400152 switch (rdev->pm.dynpm_planned_action) {
153 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400154 rdev->pm.requested_power_state_index = min_power_state_index;
155 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400156 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400157 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400158 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400159 if (rdev->pm.current_power_state_index == min_power_state_index) {
160 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400161 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400162 } else {
163 if (rdev->pm.active_crtc_count > 1) {
164 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400165 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400166 continue;
167 else if (i >= rdev->pm.current_power_state_index) {
168 rdev->pm.requested_power_state_index =
169 rdev->pm.current_power_state_index;
170 break;
171 } else {
172 rdev->pm.requested_power_state_index = i;
173 break;
174 }
175 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400176 } else {
177 if (rdev->pm.current_power_state_index == 0)
178 rdev->pm.requested_power_state_index =
179 rdev->pm.num_power_states - 1;
180 else
181 rdev->pm.requested_power_state_index =
182 rdev->pm.current_power_state_index - 1;
183 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400184 }
185 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400186 /* don't use the power state if crtcs are active and no display flag is set */
187 if ((rdev->pm.active_crtc_count > 0) &&
188 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
189 clock_info[rdev->pm.requested_clock_mode_index].flags &
190 RADEON_PM_MODE_NO_DISPLAY)) {
191 rdev->pm.requested_power_state_index++;
192 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400193 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400194 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400195 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
196 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400197 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400198 } else {
199 if (rdev->pm.active_crtc_count > 1) {
200 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400201 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400202 continue;
203 else if (i <= rdev->pm.current_power_state_index) {
204 rdev->pm.requested_power_state_index =
205 rdev->pm.current_power_state_index;
206 break;
207 } else {
208 rdev->pm.requested_power_state_index = i;
209 break;
210 }
211 }
212 } else
213 rdev->pm.requested_power_state_index =
214 rdev->pm.current_power_state_index + 1;
215 }
216 rdev->pm.requested_clock_mode_index = 0;
217 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400218 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400219 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
220 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400221 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400222 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400223 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400224 default:
225 DRM_ERROR("Requested mode for not defined action\n");
226 return;
227 }
228 } else {
229 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
230 /* for now just select the first power state and switch between clock modes */
231 /* power state array is low to high, default is first (0) */
232 if (rdev->pm.active_crtc_count > 1) {
233 rdev->pm.requested_power_state_index = -1;
234 /* start at 1 as we don't want the default mode */
235 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400236 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 continue;
238 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
239 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
240 rdev->pm.requested_power_state_index = i;
241 break;
242 }
243 }
244 /* if nothing selected, grab the default state. */
245 if (rdev->pm.requested_power_state_index == -1)
246 rdev->pm.requested_power_state_index = 0;
247 } else
248 rdev->pm.requested_power_state_index = 1;
249
Alex Deucherce8f5372010-05-07 15:10:16 -0400250 switch (rdev->pm.dynpm_planned_action) {
251 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400252 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400253 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400255 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400256 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
257 if (rdev->pm.current_clock_mode_index == 0) {
258 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400259 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 } else
261 rdev->pm.requested_clock_mode_index =
262 rdev->pm.current_clock_mode_index - 1;
263 } else {
264 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400265 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400266 }
Alex Deucherd7311172010-05-03 01:13:14 -0400267 /* don't use the power state if crtcs are active and no display flag is set */
268 if ((rdev->pm.active_crtc_count > 0) &&
269 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
270 clock_info[rdev->pm.requested_clock_mode_index].flags &
271 RADEON_PM_MODE_NO_DISPLAY)) {
272 rdev->pm.requested_clock_mode_index++;
273 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400274 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400275 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400276 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
277 if (rdev->pm.current_clock_mode_index ==
278 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
279 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400280 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400281 } else
282 rdev->pm.requested_clock_mode_index =
283 rdev->pm.current_clock_mode_index + 1;
284 } else {
285 rdev->pm.requested_clock_mode_index =
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400287 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400288 }
289 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400290 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400291 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
292 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400293 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400294 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400295 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400296 default:
297 DRM_ERROR("Requested mode for not defined action\n");
298 return;
299 }
300 }
301
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000302 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400303 rdev->pm.power_state[rdev->pm.requested_power_state_index].
304 clock_info[rdev->pm.requested_clock_mode_index].sclk,
305 rdev->pm.power_state[rdev->pm.requested_power_state_index].
306 clock_info[rdev->pm.requested_clock_mode_index].mclk,
307 rdev->pm.power_state[rdev->pm.requested_power_state_index].
308 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400309}
310
Alex Deucherce8f5372010-05-07 15:10:16 -0400311void rs780_pm_init_profile(struct radeon_device *rdev)
312{
313 if (rdev->pm.num_power_states == 2) {
314 /* default */
315 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
316 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
317 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
319 /* low sh */
320 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
321 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400324 /* mid sh */
325 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
326 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
328 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400329 /* high sh */
330 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
331 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
332 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
333 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
334 /* low mh */
335 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
336 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
337 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400339 /* mid mh */
340 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
341 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
342 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
343 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400344 /* high mh */
345 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
346 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
347 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
348 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
349 } else if (rdev->pm.num_power_states == 3) {
350 /* default */
351 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
352 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
353 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
354 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
355 /* low sh */
356 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
357 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
359 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400360 /* mid sh */
361 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
362 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
364 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400365 /* high sh */
366 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
367 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
368 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
369 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
370 /* low mh */
371 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
372 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
373 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
374 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400375 /* mid mh */
376 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
377 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
378 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
379 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400380 /* high mh */
381 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
382 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
383 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
384 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
385 } else {
386 /* default */
387 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
388 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
389 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
391 /* low sh */
392 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
393 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400396 /* mid sh */
397 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
398 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
400 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400401 /* high sh */
402 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
403 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
404 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
405 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
406 /* low mh */
407 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
408 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
409 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
410 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400411 /* mid mh */
412 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
413 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
414 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
415 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400416 /* high mh */
417 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
418 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
419 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
420 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
421 }
422}
423
424void r600_pm_init_profile(struct radeon_device *rdev)
425{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400426 int idx;
427
Alex Deucherce8f5372010-05-07 15:10:16 -0400428 if (rdev->family == CHIP_R600) {
429 /* XXX */
430 /* default */
431 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
432 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400434 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400435 /* low sh */
436 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
437 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400439 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400440 /* mid sh */
441 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
442 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
444 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400445 /* high sh */
446 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
447 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
448 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400449 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400450 /* low mh */
451 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
452 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
453 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400454 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400455 /* mid mh */
456 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
457 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
458 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
459 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400460 /* high mh */
461 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
462 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
463 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400464 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400465 } else {
466 if (rdev->pm.num_power_states < 4) {
467 /* default */
468 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
469 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
470 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
471 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
472 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400473 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
474 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
475 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400476 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
477 /* mid sh */
478 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
479 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
480 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
481 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400482 /* high sh */
483 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
484 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
485 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
486 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
487 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400488 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
489 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400490 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400491 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
492 /* low mh */
493 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
494 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
495 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
496 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400497 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400498 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
499 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
500 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
501 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
502 } else {
503 /* default */
504 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
505 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
506 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
507 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
508 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400509 if (rdev->flags & RADEON_IS_MOBILITY)
510 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
511 else
512 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
513 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
514 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
516 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400517 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400518 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
519 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
521 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400522 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400523 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
524 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
525 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400526 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
527 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
528 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400529 if (rdev->flags & RADEON_IS_MOBILITY)
530 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
531 else
532 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
533 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
534 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
535 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
536 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400537 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400538 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
539 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
540 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
541 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400542 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400543 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
544 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
545 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400546 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
547 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
548 }
549 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400550}
551
Alex Deucher49e02b72010-04-23 17:57:27 -0400552void r600_pm_misc(struct radeon_device *rdev)
553{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400554 int req_ps_idx = rdev->pm.requested_power_state_index;
555 int req_cm_idx = rdev->pm.requested_clock_mode_index;
556 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
557 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400558
Alex Deucher4d601732010-06-07 18:15:18 -0400559 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400560 /* 0xff01 is a flag rather then an actual voltage */
561 if (voltage->voltage == 0xff01)
562 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400563 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400564 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400565 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000566 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400567 }
568 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400569}
570
Alex Deucherdef9ba92010-04-22 12:39:58 -0400571bool r600_gui_idle(struct radeon_device *rdev)
572{
573 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
574 return false;
575 else
576 return true;
577}
578
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500579/* hpd for digital panel detect/disconnect */
580bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
581{
582 bool connected = false;
583
584 if (ASIC_IS_DCE3(rdev)) {
585 switch (hpd) {
586 case RADEON_HPD_1:
587 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
588 connected = true;
589 break;
590 case RADEON_HPD_2:
591 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
592 connected = true;
593 break;
594 case RADEON_HPD_3:
595 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
596 connected = true;
597 break;
598 case RADEON_HPD_4:
599 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
600 connected = true;
601 break;
602 /* DCE 3.2 */
603 case RADEON_HPD_5:
604 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
605 connected = true;
606 break;
607 case RADEON_HPD_6:
608 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
609 connected = true;
610 break;
611 default:
612 break;
613 }
614 } else {
615 switch (hpd) {
616 case RADEON_HPD_1:
617 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
618 connected = true;
619 break;
620 case RADEON_HPD_2:
621 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
622 connected = true;
623 break;
624 case RADEON_HPD_3:
625 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
626 connected = true;
627 break;
628 default:
629 break;
630 }
631 }
632 return connected;
633}
634
635void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500636 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500637{
638 u32 tmp;
639 bool connected = r600_hpd_sense(rdev, hpd);
640
641 if (ASIC_IS_DCE3(rdev)) {
642 switch (hpd) {
643 case RADEON_HPD_1:
644 tmp = RREG32(DC_HPD1_INT_CONTROL);
645 if (connected)
646 tmp &= ~DC_HPDx_INT_POLARITY;
647 else
648 tmp |= DC_HPDx_INT_POLARITY;
649 WREG32(DC_HPD1_INT_CONTROL, tmp);
650 break;
651 case RADEON_HPD_2:
652 tmp = RREG32(DC_HPD2_INT_CONTROL);
653 if (connected)
654 tmp &= ~DC_HPDx_INT_POLARITY;
655 else
656 tmp |= DC_HPDx_INT_POLARITY;
657 WREG32(DC_HPD2_INT_CONTROL, tmp);
658 break;
659 case RADEON_HPD_3:
660 tmp = RREG32(DC_HPD3_INT_CONTROL);
661 if (connected)
662 tmp &= ~DC_HPDx_INT_POLARITY;
663 else
664 tmp |= DC_HPDx_INT_POLARITY;
665 WREG32(DC_HPD3_INT_CONTROL, tmp);
666 break;
667 case RADEON_HPD_4:
668 tmp = RREG32(DC_HPD4_INT_CONTROL);
669 if (connected)
670 tmp &= ~DC_HPDx_INT_POLARITY;
671 else
672 tmp |= DC_HPDx_INT_POLARITY;
673 WREG32(DC_HPD4_INT_CONTROL, tmp);
674 break;
675 case RADEON_HPD_5:
676 tmp = RREG32(DC_HPD5_INT_CONTROL);
677 if (connected)
678 tmp &= ~DC_HPDx_INT_POLARITY;
679 else
680 tmp |= DC_HPDx_INT_POLARITY;
681 WREG32(DC_HPD5_INT_CONTROL, tmp);
682 break;
683 /* DCE 3.2 */
684 case RADEON_HPD_6:
685 tmp = RREG32(DC_HPD6_INT_CONTROL);
686 if (connected)
687 tmp &= ~DC_HPDx_INT_POLARITY;
688 else
689 tmp |= DC_HPDx_INT_POLARITY;
690 WREG32(DC_HPD6_INT_CONTROL, tmp);
691 break;
692 default:
693 break;
694 }
695 } else {
696 switch (hpd) {
697 case RADEON_HPD_1:
698 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
699 if (connected)
700 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
701 else
702 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
703 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
704 break;
705 case RADEON_HPD_2:
706 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
707 if (connected)
708 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
709 else
710 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
711 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
712 break;
713 case RADEON_HPD_3:
714 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
715 if (connected)
716 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
717 else
718 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
719 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
720 break;
721 default:
722 break;
723 }
724 }
725}
726
727void r600_hpd_init(struct radeon_device *rdev)
728{
729 struct drm_device *dev = rdev->ddev;
730 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200731 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500732
Alex Deucher64912e92011-11-03 11:21:39 -0400733 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
734 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500735
Jerome Glisse455c89b2012-05-04 11:06:22 -0400736 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
737 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
738 /* don't try to enable hpd on eDP or LVDS avoid breaking the
739 * aux dp channel on imac and help (but not completely fix)
740 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
741 */
742 continue;
743 }
Alex Deucher64912e92011-11-03 11:21:39 -0400744 if (ASIC_IS_DCE3(rdev)) {
745 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
746 if (ASIC_IS_DCE32(rdev))
747 tmp |= DC_HPDx_EN;
748
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 switch (radeon_connector->hpd.hpd) {
750 case RADEON_HPD_1:
751 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500752 break;
753 case RADEON_HPD_2:
754 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500755 break;
756 case RADEON_HPD_3:
757 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500758 break;
759 case RADEON_HPD_4:
760 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500761 break;
762 /* DCE 3.2 */
763 case RADEON_HPD_5:
764 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500765 break;
766 case RADEON_HPD_6:
767 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500768 break;
769 default:
770 break;
771 }
Alex Deucher64912e92011-11-03 11:21:39 -0400772 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500773 switch (radeon_connector->hpd.hpd) {
774 case RADEON_HPD_1:
775 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500776 break;
777 case RADEON_HPD_2:
778 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500779 break;
780 case RADEON_HPD_3:
781 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500782 break;
783 default:
784 break;
785 }
786 }
Christian Koenigfb982572012-05-17 01:33:30 +0200787 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400788 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500789 }
Christian Koenigfb982572012-05-17 01:33:30 +0200790 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500791}
792
793void r600_hpd_fini(struct radeon_device *rdev)
794{
795 struct drm_device *dev = rdev->ddev;
796 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200797 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500798
Christian Koenigfb982572012-05-17 01:33:30 +0200799 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
800 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
801 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 switch (radeon_connector->hpd.hpd) {
803 case RADEON_HPD_1:
804 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500805 break;
806 case RADEON_HPD_2:
807 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500808 break;
809 case RADEON_HPD_3:
810 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500811 break;
812 case RADEON_HPD_4:
813 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500814 break;
815 /* DCE 3.2 */
816 case RADEON_HPD_5:
817 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500818 break;
819 case RADEON_HPD_6:
820 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500821 break;
822 default:
823 break;
824 }
Christian Koenigfb982572012-05-17 01:33:30 +0200825 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500826 switch (radeon_connector->hpd.hpd) {
827 case RADEON_HPD_1:
828 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500829 break;
830 case RADEON_HPD_2:
831 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500832 break;
833 case RADEON_HPD_3:
834 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500835 break;
836 default:
837 break;
838 }
839 }
Christian Koenigfb982572012-05-17 01:33:30 +0200840 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500841 }
Christian Koenigfb982572012-05-17 01:33:30 +0200842 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500843}
844
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000846 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000848void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 unsigned i;
851 u32 tmp;
852
Dave Airlie2e98f102010-02-15 15:54:45 +1000853 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500854 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
855 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400856 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400857 u32 tmp;
858
859 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
860 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500861 * This seems to cause problems on some AGP cards. Just use the old
862 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400863 */
864 WREG32(HDP_DEBUG1, 0);
865 tmp = readl((void __iomem *)ptr);
866 } else
867 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000868
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000869 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
870 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
871 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
872 for (i = 0; i < rdev->usec_timeout; i++) {
873 /* read MC_STATUS */
874 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
875 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
876 if (tmp == 2) {
877 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
878 return;
879 }
880 if (tmp) {
881 return;
882 }
883 udelay(1);
884 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885}
886
Jerome Glisse4aac0472009-09-14 18:29:49 +0200887int r600_pcie_gart_init(struct radeon_device *rdev)
888{
889 int r;
890
Jerome Glissec9a1be92011-11-03 11:16:49 -0400891 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000892 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200893 return 0;
894 }
895 /* Initialize common gart structure */
896 r = radeon_gart_init(rdev);
897 if (r)
898 return r;
899 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
900 return radeon_gart_table_vram_alloc(rdev);
901}
902
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400903static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200904{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000905 u32 tmp;
906 int r, i;
907
Jerome Glissec9a1be92011-11-03 11:16:49 -0400908 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200909 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
910 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000911 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200912 r = radeon_gart_table_vram_pin(rdev);
913 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000914 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000915 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000916
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000917 /* Setup L2 cache */
918 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
919 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
920 EFFECTIVE_L2_QUEUE_SIZE(7));
921 WREG32(VM_L2_CNTL2, 0);
922 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
923 /* Setup TLB control */
924 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
925 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
926 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
927 ENABLE_WAIT_L2_QUERY;
928 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
929 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
931 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
933 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
935 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
936 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
937 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
938 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
939 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
940 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
941 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
942 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200943 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000944 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
945 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
946 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
947 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
948 (u32)(rdev->dummy_page.addr >> 12));
949 for (i = 1; i < 7; i++)
950 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
951
952 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000953 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
954 (unsigned)(rdev->mc.gtt_size >> 20),
955 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000956 rdev->gart.ready = true;
957 return 0;
958}
959
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400960static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000961{
962 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400963 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000964
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000965 /* Disable all tables */
966 for (i = 0; i < 7; i++)
967 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
968
969 /* Disable L2 cache */
970 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
971 EFFECTIVE_L2_QUEUE_SIZE(7));
972 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
973 /* Setup L1 TLB control */
974 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
975 ENABLE_WAIT_L2_QUERY;
976 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
983 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
984 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
986 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
987 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
988 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
989 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400990 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200991}
992
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400993static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200994{
Jerome Glissef9274562010-03-17 14:44:29 +0000995 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200996 r600_pcie_gart_disable(rdev);
997 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200998}
999
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001000static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +02001001{
1002 u32 tmp;
1003 int i;
1004
1005 /* Setup L2 cache */
1006 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1007 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1008 EFFECTIVE_L2_QUEUE_SIZE(7));
1009 WREG32(VM_L2_CNTL2, 0);
1010 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1011 /* Setup TLB control */
1012 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1013 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1014 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1015 ENABLE_WAIT_L2_QUERY;
1016 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1017 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1019 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1026 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1027 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1028 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1029 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1030 for (i = 0; i < 7; i++)
1031 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1032}
1033
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034int r600_mc_wait_for_idle(struct radeon_device *rdev)
1035{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001036 unsigned i;
1037 u32 tmp;
1038
1039 for (i = 0; i < rdev->usec_timeout; i++) {
1040 /* read MC_STATUS */
1041 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1042 if (!tmp)
1043 return 0;
1044 udelay(1);
1045 }
1046 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001047}
1048
Samuel Li65337e62013-04-05 17:50:53 -04001049uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1050{
1051 uint32_t r;
1052
1053 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1054 r = RREG32(R_0028FC_MC_DATA);
1055 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
1056 return r;
1057}
1058
1059void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1060{
1061 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1062 S_0028F8_MC_IND_WR_EN(1));
1063 WREG32(R_0028FC_MC_DATA, v);
1064 WREG32(R_0028F8_MC_INDEX, 0x7F);
1065}
1066
Jerome Glissea3c19452009-10-01 18:02:13 +02001067static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001068{
Jerome Glissea3c19452009-10-01 18:02:13 +02001069 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001070 u32 tmp;
1071 int i, j;
1072
1073 /* Initialize HDP */
1074 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1075 WREG32((0x2c14 + j), 0x00000000);
1076 WREG32((0x2c18 + j), 0x00000000);
1077 WREG32((0x2c1c + j), 0x00000000);
1078 WREG32((0x2c20 + j), 0x00000000);
1079 WREG32((0x2c24 + j), 0x00000000);
1080 }
1081 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1082
Jerome Glissea3c19452009-10-01 18:02:13 +02001083 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001084 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001085 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001086 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001087 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001088 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001090 if (rdev->flags & RADEON_IS_AGP) {
1091 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1092 /* VRAM before AGP */
1093 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1094 rdev->mc.vram_start >> 12);
1095 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1096 rdev->mc.gtt_end >> 12);
1097 } else {
1098 /* VRAM after AGP */
1099 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1100 rdev->mc.gtt_start >> 12);
1101 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1102 rdev->mc.vram_end >> 12);
1103 }
1104 } else {
1105 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1106 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1107 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001108 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001109 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001110 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1111 WREG32(MC_VM_FB_LOCATION, tmp);
1112 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1113 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001114 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001115 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001116 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1117 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001118 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1119 } else {
1120 WREG32(MC_VM_AGP_BASE, 0);
1121 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1122 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1123 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001124 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001125 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001126 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001127 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001128 /* we need to own VRAM, so turn off the VGA renderer here
1129 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001130 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001131}
1132
Jerome Glissed594e462010-02-17 21:54:29 +00001133/**
1134 * r600_vram_gtt_location - try to find VRAM & GTT location
1135 * @rdev: radeon device structure holding all necessary informations
1136 * @mc: memory controller structure holding memory informations
1137 *
1138 * Function will place try to place VRAM at same place as in CPU (PCI)
1139 * address space as some GPU seems to have issue when we reprogram at
1140 * different address space.
1141 *
1142 * If there is not enough space to fit the unvisible VRAM after the
1143 * aperture then we limit the VRAM size to the aperture.
1144 *
1145 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1146 * them to be in one from GPU point of view so that we can program GPU to
1147 * catch access outside them (weird GPU policy see ??).
1148 *
1149 * This function will never fails, worst case are limiting VRAM or GTT.
1150 *
1151 * Note: GTT start, end, size should be initialized before calling this
1152 * function on AGP platform.
1153 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001154static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001155{
1156 u64 size_bf, size_af;
1157
1158 if (mc->mc_vram_size > 0xE0000000) {
1159 /* leave room for at least 512M GTT */
1160 dev_warn(rdev->dev, "limiting VRAM\n");
1161 mc->real_vram_size = 0xE0000000;
1162 mc->mc_vram_size = 0xE0000000;
1163 }
1164 if (rdev->flags & RADEON_IS_AGP) {
1165 size_bf = mc->gtt_start;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001166 size_af = mc->mc_mask - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001167 if (size_bf > size_af) {
1168 if (mc->mc_vram_size > size_bf) {
1169 dev_warn(rdev->dev, "limiting VRAM\n");
1170 mc->real_vram_size = size_bf;
1171 mc->mc_vram_size = size_bf;
1172 }
1173 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1174 } else {
1175 if (mc->mc_vram_size > size_af) {
1176 dev_warn(rdev->dev, "limiting VRAM\n");
1177 mc->real_vram_size = size_af;
1178 mc->mc_vram_size = size_af;
1179 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001180 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001181 }
1182 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1183 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1184 mc->mc_vram_size >> 20, mc->vram_start,
1185 mc->vram_end, mc->real_vram_size >> 20);
1186 } else {
1187 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001188 if (rdev->flags & RADEON_IS_IGP) {
1189 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1190 base <<= 24;
1191 }
Jerome Glissed594e462010-02-17 21:54:29 +00001192 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001193 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001194 radeon_gtt_location(rdev, mc);
1195 }
1196}
1197
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001198static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001199{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001200 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001201 int chansize, numchan;
Samuel Li65337e62013-04-05 17:50:53 -04001202 uint32_t h_addr, l_addr;
1203 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001204
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001205 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001206 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 tmp = RREG32(RAMCFG);
1208 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001209 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001210 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001211 chansize = 64;
1212 } else {
1213 chansize = 32;
1214 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001215 tmp = RREG32(CHMAP);
1216 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1217 case 0:
1218 default:
1219 numchan = 1;
1220 break;
1221 case 1:
1222 numchan = 2;
1223 break;
1224 case 2:
1225 numchan = 4;
1226 break;
1227 case 3:
1228 numchan = 8;
1229 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001230 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001231 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001232 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001233 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1234 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001235 /* Setup GPU memory space */
1236 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1237 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001238 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001239 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001240
Alex Deucherf8920342010-06-30 12:02:03 -04001241 if (rdev->flags & RADEON_IS_IGP) {
1242 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001243 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Samuel Li65337e62013-04-05 17:50:53 -04001244
1245 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1246 /* Use K8 direct mapping for fast fb access. */
1247 rdev->fastfb_working = false;
1248 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1249 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1250 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1251#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1252 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1253#endif
1254 {
1255 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1256 * memory is present.
1257 */
1258 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1259 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1260 (unsigned long long)rdev->mc.aper_base, k8_addr);
1261 rdev->mc.aper_base = (resource_size_t)k8_addr;
1262 rdev->fastfb_working = true;
1263 }
1264 }
1265 }
Alex Deucherf8920342010-06-30 12:02:03 -04001266 }
Samuel Li65337e62013-04-05 17:50:53 -04001267
Alex Deucherf47299c2010-03-16 20:54:38 -04001268 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001269 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001270}
1271
Alex Deucher16cdf042011-10-28 10:30:02 -04001272int r600_vram_scratch_init(struct radeon_device *rdev)
1273{
1274 int r;
1275
1276 if (rdev->vram_scratch.robj == NULL) {
1277 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1278 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001279 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001280 if (r) {
1281 return r;
1282 }
1283 }
1284
1285 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1286 if (unlikely(r != 0))
1287 return r;
1288 r = radeon_bo_pin(rdev->vram_scratch.robj,
1289 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1290 if (r) {
1291 radeon_bo_unreserve(rdev->vram_scratch.robj);
1292 return r;
1293 }
1294 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1295 (void **)&rdev->vram_scratch.ptr);
1296 if (r)
1297 radeon_bo_unpin(rdev->vram_scratch.robj);
1298 radeon_bo_unreserve(rdev->vram_scratch.robj);
1299
1300 return r;
1301}
1302
1303void r600_vram_scratch_fini(struct radeon_device *rdev)
1304{
1305 int r;
1306
1307 if (rdev->vram_scratch.robj == NULL) {
1308 return;
1309 }
1310 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1311 if (likely(r == 0)) {
1312 radeon_bo_kunmap(rdev->vram_scratch.robj);
1313 radeon_bo_unpin(rdev->vram_scratch.robj);
1314 radeon_bo_unreserve(rdev->vram_scratch.robj);
1315 }
1316 radeon_bo_unref(&rdev->vram_scratch.robj);
1317}
1318
Alex Deucher410a3412013-01-18 13:05:39 -05001319void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1320{
1321 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1322
1323 if (hung)
1324 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1325 else
1326 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1327
1328 WREG32(R600_BIOS_3_SCRATCH, tmp);
1329}
1330
Alex Deucherd3cb7812013-01-18 13:53:37 -05001331static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001332{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001333 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001334 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001335 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001336 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001337 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001338 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001339 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001340 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001341 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001342 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001343 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001344 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001345 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001346 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001347 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1348 RREG32(DMA_STATUS_REG));
1349}
1350
Alex Deucherf13f7732013-01-18 18:12:22 -05001351static bool r600_is_display_hung(struct radeon_device *rdev)
1352{
1353 u32 crtc_hung = 0;
1354 u32 crtc_status[2];
1355 u32 i, j, tmp;
1356
1357 for (i = 0; i < rdev->num_crtc; i++) {
1358 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1359 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1360 crtc_hung |= (1 << i);
1361 }
1362 }
1363
1364 for (j = 0; j < 10; j++) {
1365 for (i = 0; i < rdev->num_crtc; i++) {
1366 if (crtc_hung & (1 << i)) {
1367 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1368 if (tmp != crtc_status[i])
1369 crtc_hung &= ~(1 << i);
1370 }
1371 }
1372 if (crtc_hung == 0)
1373 return false;
1374 udelay(100);
1375 }
1376
1377 return true;
1378}
1379
1380static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
1381{
1382 u32 reset_mask = 0;
1383 u32 tmp;
1384
1385 /* GRBM_STATUS */
1386 tmp = RREG32(R_008010_GRBM_STATUS);
1387 if (rdev->family >= CHIP_RV770) {
1388 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1389 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1390 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1391 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1392 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1393 reset_mask |= RADEON_RESET_GFX;
1394 } else {
1395 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1396 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1397 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1398 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1399 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1400 reset_mask |= RADEON_RESET_GFX;
1401 }
1402
1403 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1404 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1405 reset_mask |= RADEON_RESET_CP;
1406
1407 if (G_008010_GRBM_EE_BUSY(tmp))
1408 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1409
1410 /* DMA_STATUS_REG */
1411 tmp = RREG32(DMA_STATUS_REG);
1412 if (!(tmp & DMA_IDLE))
1413 reset_mask |= RADEON_RESET_DMA;
1414
1415 /* SRBM_STATUS */
1416 tmp = RREG32(R_000E50_SRBM_STATUS);
1417 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1418 reset_mask |= RADEON_RESET_RLC;
1419
1420 if (G_000E50_IH_BUSY(tmp))
1421 reset_mask |= RADEON_RESET_IH;
1422
1423 if (G_000E50_SEM_BUSY(tmp))
1424 reset_mask |= RADEON_RESET_SEM;
1425
1426 if (G_000E50_GRBM_RQ_PENDING(tmp))
1427 reset_mask |= RADEON_RESET_GRBM;
1428
1429 if (G_000E50_VMC_BUSY(tmp))
1430 reset_mask |= RADEON_RESET_VMC;
1431
1432 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1433 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1434 G_000E50_MCDW_BUSY(tmp))
1435 reset_mask |= RADEON_RESET_MC;
1436
1437 if (r600_is_display_hung(rdev))
1438 reset_mask |= RADEON_RESET_DISPLAY;
1439
Alex Deucherd808fc82013-02-28 10:03:08 -05001440 /* Skip MC reset as it's mostly likely not hung, just busy */
1441 if (reset_mask & RADEON_RESET_MC) {
1442 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1443 reset_mask &= ~RADEON_RESET_MC;
1444 }
1445
Alex Deucherf13f7732013-01-18 18:12:22 -05001446 return reset_mask;
1447}
1448
1449static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001450{
1451 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001452 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1453 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001454
Alex Deucher71e3d152013-01-03 12:20:35 -05001455 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001456 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001457
1458 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1459
Alex Deucherd3cb7812013-01-18 13:53:37 -05001460 r600_print_gpu_status_regs(rdev);
1461
Alex Deucherd3cb7812013-01-18 13:53:37 -05001462 /* Disable CP parsing/prefetching */
1463 if (rdev->family >= CHIP_RV770)
1464 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1465 else
1466 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001467
Alex Deucherd3cb7812013-01-18 13:53:37 -05001468 /* disable the RLC */
1469 WREG32(RLC_CNTL, 0);
1470
1471 if (reset_mask & RADEON_RESET_DMA) {
1472 /* Disable DMA */
1473 tmp = RREG32(DMA_RB_CNTL);
1474 tmp &= ~DMA_RB_ENABLE;
1475 WREG32(DMA_RB_CNTL, tmp);
1476 }
1477
1478 mdelay(50);
1479
Alex Deucherca578022013-01-23 18:56:08 -05001480 rv515_mc_stop(rdev, &save);
1481 if (r600_mc_wait_for_idle(rdev)) {
1482 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1483 }
1484
Alex Deucherd3cb7812013-01-18 13:53:37 -05001485 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1486 if (rdev->family >= CHIP_RV770)
1487 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1488 S_008020_SOFT_RESET_CB(1) |
1489 S_008020_SOFT_RESET_PA(1) |
1490 S_008020_SOFT_RESET_SC(1) |
1491 S_008020_SOFT_RESET_SPI(1) |
1492 S_008020_SOFT_RESET_SX(1) |
1493 S_008020_SOFT_RESET_SH(1) |
1494 S_008020_SOFT_RESET_TC(1) |
1495 S_008020_SOFT_RESET_TA(1) |
1496 S_008020_SOFT_RESET_VC(1) |
1497 S_008020_SOFT_RESET_VGT(1);
1498 else
1499 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1500 S_008020_SOFT_RESET_DB(1) |
1501 S_008020_SOFT_RESET_CB(1) |
1502 S_008020_SOFT_RESET_PA(1) |
1503 S_008020_SOFT_RESET_SC(1) |
1504 S_008020_SOFT_RESET_SMX(1) |
1505 S_008020_SOFT_RESET_SPI(1) |
1506 S_008020_SOFT_RESET_SX(1) |
1507 S_008020_SOFT_RESET_SH(1) |
1508 S_008020_SOFT_RESET_TC(1) |
1509 S_008020_SOFT_RESET_TA(1) |
1510 S_008020_SOFT_RESET_VC(1) |
1511 S_008020_SOFT_RESET_VGT(1);
1512 }
1513
1514 if (reset_mask & RADEON_RESET_CP) {
1515 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1516 S_008020_SOFT_RESET_VGT(1);
1517
1518 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1519 }
1520
1521 if (reset_mask & RADEON_RESET_DMA) {
1522 if (rdev->family >= CHIP_RV770)
1523 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1524 else
1525 srbm_soft_reset |= SOFT_RESET_DMA;
1526 }
1527
Alex Deucherf13f7732013-01-18 18:12:22 -05001528 if (reset_mask & RADEON_RESET_RLC)
1529 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1530
1531 if (reset_mask & RADEON_RESET_SEM)
1532 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1533
1534 if (reset_mask & RADEON_RESET_IH)
1535 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1536
1537 if (reset_mask & RADEON_RESET_GRBM)
1538 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1539
Alex Deucher24178ec2013-01-24 15:00:17 -05001540 if (!(rdev->flags & RADEON_IS_IGP)) {
1541 if (reset_mask & RADEON_RESET_MC)
1542 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1543 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001544
1545 if (reset_mask & RADEON_RESET_VMC)
1546 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1547
Alex Deucherd3cb7812013-01-18 13:53:37 -05001548 if (grbm_soft_reset) {
1549 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1550 tmp |= grbm_soft_reset;
1551 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1552 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1553 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1554
1555 udelay(50);
1556
1557 tmp &= ~grbm_soft_reset;
1558 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1559 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1560 }
1561
1562 if (srbm_soft_reset) {
1563 tmp = RREG32(SRBM_SOFT_RESET);
1564 tmp |= srbm_soft_reset;
1565 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1566 WREG32(SRBM_SOFT_RESET, tmp);
1567 tmp = RREG32(SRBM_SOFT_RESET);
1568
1569 udelay(50);
1570
1571 tmp &= ~srbm_soft_reset;
1572 WREG32(SRBM_SOFT_RESET, tmp);
1573 tmp = RREG32(SRBM_SOFT_RESET);
1574 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001575
1576 /* Wait a little for things to settle down */
1577 mdelay(1);
1578
Jerome Glissea3c19452009-10-01 18:02:13 +02001579 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001580 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001581
Alex Deucherd3cb7812013-01-18 13:53:37 -05001582 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001583}
1584
1585int r600_asic_reset(struct radeon_device *rdev)
1586{
Alex Deucherf13f7732013-01-18 18:12:22 -05001587 u32 reset_mask;
1588
1589 reset_mask = r600_gpu_check_soft_reset(rdev);
1590
1591 if (reset_mask)
1592 r600_set_bios_scratch_engine_hung(rdev, true);
1593
1594 r600_gpu_soft_reset(rdev, reset_mask);
1595
1596 reset_mask = r600_gpu_check_soft_reset(rdev);
1597
1598 if (!reset_mask)
1599 r600_set_bios_scratch_engine_hung(rdev, false);
1600
1601 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001602}
1603
Alex Deucher123bc182013-01-24 11:37:19 -05001604/**
1605 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1606 *
1607 * @rdev: radeon_device pointer
1608 * @ring: radeon_ring structure holding ring information
1609 *
1610 * Check if the GFX engine is locked up.
1611 * Returns true if the engine appears to be locked up, false if not.
1612 */
1613bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001614{
Alex Deucher123bc182013-01-24 11:37:19 -05001615 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001616
Alex Deucher123bc182013-01-24 11:37:19 -05001617 if (!(reset_mask & (RADEON_RESET_GFX |
1618 RADEON_RESET_COMPUTE |
1619 RADEON_RESET_CP))) {
Christian König069211e2012-05-02 15:11:20 +02001620 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001621 return false;
1622 }
1623 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001624 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001625 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001626}
1627
Alex Deucher4d756582012-09-27 15:08:35 -04001628/**
1629 * r600_dma_is_lockup - Check if the DMA engine is locked up
1630 *
1631 * @rdev: radeon_device pointer
1632 * @ring: radeon_ring structure holding ring information
1633 *
Alex Deucher123bc182013-01-24 11:37:19 -05001634 * Check if the async DMA engine is locked up.
Alex Deucher4d756582012-09-27 15:08:35 -04001635 * Returns true if the engine appears to be locked up, false if not.
1636 */
1637bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1638{
Alex Deucher123bc182013-01-24 11:37:19 -05001639 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04001640
Alex Deucher123bc182013-01-24 11:37:19 -05001641 if (!(reset_mask & RADEON_RESET_DMA)) {
Alex Deucher4d756582012-09-27 15:08:35 -04001642 radeon_ring_lockup_update(ring);
1643 return false;
1644 }
1645 /* force ring activities */
1646 radeon_ring_force_activity(rdev, ring);
1647 return radeon_ring_test_lockup(rdev, ring);
1648}
1649
Alex Deucher416a2bd2012-05-31 19:00:25 -04001650u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1651 u32 tiling_pipe_num,
1652 u32 max_rb_num,
1653 u32 total_max_rb_num,
1654 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001655{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001656 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001657 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001658 u32 data = 0, mask = 1 << (max_rb_num - 1);
1659 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001660
Alex Deucher416a2bd2012-05-31 19:00:25 -04001661 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001662 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1663 /* make sure at least one RB is available */
1664 if ((tmp & 0xff) != 0xff)
1665 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001666
Alex Deucher416a2bd2012-05-31 19:00:25 -04001667 rendering_pipe_num = 1 << tiling_pipe_num;
1668 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1669 BUG_ON(rendering_pipe_num < req_rb_num);
1670
1671 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1672 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1673
1674 if (rdev->family <= CHIP_RV740) {
1675 /* r6xx/r7xx */
1676 rb_num_width = 2;
1677 } else {
1678 /* eg+ */
1679 rb_num_width = 4;
1680 }
1681
1682 for (i = 0; i < max_rb_num; i++) {
1683 if (!(mask & disabled_rb_mask)) {
1684 for (j = 0; j < pipe_rb_ratio; j++) {
1685 data <<= rb_num_width;
1686 data |= max_rb_num - i - 1;
1687 }
1688 if (pipe_rb_remain) {
1689 data <<= rb_num_width;
1690 data |= max_rb_num - i - 1;
1691 pipe_rb_remain--;
1692 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001693 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001694 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001695 }
1696
Alex Deucher416a2bd2012-05-31 19:00:25 -04001697 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001698}
1699
1700int r600_count_pipe_bits(uint32_t val)
1701{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001702 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001703}
1704
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001705static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001706{
1707 u32 tiling_config;
1708 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001709 u32 cc_rb_backend_disable;
1710 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001711 u32 tmp;
1712 int i, j;
1713 u32 sq_config;
1714 u32 sq_gpr_resource_mgmt_1 = 0;
1715 u32 sq_gpr_resource_mgmt_2 = 0;
1716 u32 sq_thread_resource_mgmt = 0;
1717 u32 sq_stack_resource_mgmt_1 = 0;
1718 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001719 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001720
Alex Deucher416a2bd2012-05-31 19:00:25 -04001721 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001722 switch (rdev->family) {
1723 case CHIP_R600:
1724 rdev->config.r600.max_pipes = 4;
1725 rdev->config.r600.max_tile_pipes = 8;
1726 rdev->config.r600.max_simds = 4;
1727 rdev->config.r600.max_backends = 4;
1728 rdev->config.r600.max_gprs = 256;
1729 rdev->config.r600.max_threads = 192;
1730 rdev->config.r600.max_stack_entries = 256;
1731 rdev->config.r600.max_hw_contexts = 8;
1732 rdev->config.r600.max_gs_threads = 16;
1733 rdev->config.r600.sx_max_export_size = 128;
1734 rdev->config.r600.sx_max_export_pos_size = 16;
1735 rdev->config.r600.sx_max_export_smx_size = 128;
1736 rdev->config.r600.sq_num_cf_insts = 2;
1737 break;
1738 case CHIP_RV630:
1739 case CHIP_RV635:
1740 rdev->config.r600.max_pipes = 2;
1741 rdev->config.r600.max_tile_pipes = 2;
1742 rdev->config.r600.max_simds = 3;
1743 rdev->config.r600.max_backends = 1;
1744 rdev->config.r600.max_gprs = 128;
1745 rdev->config.r600.max_threads = 192;
1746 rdev->config.r600.max_stack_entries = 128;
1747 rdev->config.r600.max_hw_contexts = 8;
1748 rdev->config.r600.max_gs_threads = 4;
1749 rdev->config.r600.sx_max_export_size = 128;
1750 rdev->config.r600.sx_max_export_pos_size = 16;
1751 rdev->config.r600.sx_max_export_smx_size = 128;
1752 rdev->config.r600.sq_num_cf_insts = 2;
1753 break;
1754 case CHIP_RV610:
1755 case CHIP_RV620:
1756 case CHIP_RS780:
1757 case CHIP_RS880:
1758 rdev->config.r600.max_pipes = 1;
1759 rdev->config.r600.max_tile_pipes = 1;
1760 rdev->config.r600.max_simds = 2;
1761 rdev->config.r600.max_backends = 1;
1762 rdev->config.r600.max_gprs = 128;
1763 rdev->config.r600.max_threads = 192;
1764 rdev->config.r600.max_stack_entries = 128;
1765 rdev->config.r600.max_hw_contexts = 4;
1766 rdev->config.r600.max_gs_threads = 4;
1767 rdev->config.r600.sx_max_export_size = 128;
1768 rdev->config.r600.sx_max_export_pos_size = 16;
1769 rdev->config.r600.sx_max_export_smx_size = 128;
1770 rdev->config.r600.sq_num_cf_insts = 1;
1771 break;
1772 case CHIP_RV670:
1773 rdev->config.r600.max_pipes = 4;
1774 rdev->config.r600.max_tile_pipes = 4;
1775 rdev->config.r600.max_simds = 4;
1776 rdev->config.r600.max_backends = 4;
1777 rdev->config.r600.max_gprs = 192;
1778 rdev->config.r600.max_threads = 192;
1779 rdev->config.r600.max_stack_entries = 256;
1780 rdev->config.r600.max_hw_contexts = 8;
1781 rdev->config.r600.max_gs_threads = 16;
1782 rdev->config.r600.sx_max_export_size = 128;
1783 rdev->config.r600.sx_max_export_pos_size = 16;
1784 rdev->config.r600.sx_max_export_smx_size = 128;
1785 rdev->config.r600.sq_num_cf_insts = 2;
1786 break;
1787 default:
1788 break;
1789 }
1790
1791 /* Initialize HDP */
1792 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1793 WREG32((0x2c14 + j), 0x00000000);
1794 WREG32((0x2c18 + j), 0x00000000);
1795 WREG32((0x2c1c + j), 0x00000000);
1796 WREG32((0x2c20 + j), 0x00000000);
1797 WREG32((0x2c24 + j), 0x00000000);
1798 }
1799
1800 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1801
1802 /* Setup tiling */
1803 tiling_config = 0;
1804 ramcfg = RREG32(RAMCFG);
1805 switch (rdev->config.r600.max_tile_pipes) {
1806 case 1:
1807 tiling_config |= PIPE_TILING(0);
1808 break;
1809 case 2:
1810 tiling_config |= PIPE_TILING(1);
1811 break;
1812 case 4:
1813 tiling_config |= PIPE_TILING(2);
1814 break;
1815 case 8:
1816 tiling_config |= PIPE_TILING(3);
1817 break;
1818 default:
1819 break;
1820 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001821 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001822 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001823 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001824 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001825
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001826 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1827 if (tmp > 3) {
1828 tiling_config |= ROW_TILING(3);
1829 tiling_config |= SAMPLE_SPLIT(3);
1830 } else {
1831 tiling_config |= ROW_TILING(tmp);
1832 tiling_config |= SAMPLE_SPLIT(tmp);
1833 }
1834 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001835
1836 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001837 tmp = R6XX_MAX_BACKENDS -
1838 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1839 if (tmp < rdev->config.r600.max_backends) {
1840 rdev->config.r600.max_backends = tmp;
1841 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001842
Alex Deucher416a2bd2012-05-31 19:00:25 -04001843 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1844 tmp = R6XX_MAX_PIPES -
1845 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1846 if (tmp < rdev->config.r600.max_pipes) {
1847 rdev->config.r600.max_pipes = tmp;
1848 }
1849 tmp = R6XX_MAX_SIMDS -
1850 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1851 if (tmp < rdev->config.r600.max_simds) {
1852 rdev->config.r600.max_simds = tmp;
1853 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001854
Alex Deucher416a2bd2012-05-31 19:00:25 -04001855 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1856 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1857 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1858 R6XX_MAX_BACKENDS, disabled_rb_mask);
1859 tiling_config |= tmp << 16;
1860 rdev->config.r600.backend_map = tmp;
1861
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001862 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001863 WREG32(GB_TILING_CONFIG, tiling_config);
1864 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1865 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001866 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001867
Alex Deucherd03f5d52010-02-19 16:22:31 -05001868 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001869 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1870 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1871
1872 /* Setup some CP states */
1873 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1874 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1875
1876 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1877 SYNC_WALKER | SYNC_ALIGNER));
1878 /* Setup various GPU states */
1879 if (rdev->family == CHIP_RV670)
1880 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1881
1882 tmp = RREG32(SX_DEBUG_1);
1883 tmp |= SMX_EVENT_RELEASE;
1884 if ((rdev->family > CHIP_R600))
1885 tmp |= ENABLE_NEW_SMX_ADDRESS;
1886 WREG32(SX_DEBUG_1, tmp);
1887
1888 if (((rdev->family) == CHIP_R600) ||
1889 ((rdev->family) == CHIP_RV630) ||
1890 ((rdev->family) == CHIP_RV610) ||
1891 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001892 ((rdev->family) == CHIP_RS780) ||
1893 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001894 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1895 } else {
1896 WREG32(DB_DEBUG, 0);
1897 }
1898 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1899 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1900
1901 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1902 WREG32(VGT_NUM_INSTANCES, 0);
1903
1904 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1905 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1906
1907 tmp = RREG32(SQ_MS_FIFO_SIZES);
1908 if (((rdev->family) == CHIP_RV610) ||
1909 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001910 ((rdev->family) == CHIP_RS780) ||
1911 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001912 tmp = (CACHE_FIFO_SIZE(0xa) |
1913 FETCH_FIFO_HIWATER(0xa) |
1914 DONE_FIFO_HIWATER(0xe0) |
1915 ALU_UPDATE_FIFO_HIWATER(0x8));
1916 } else if (((rdev->family) == CHIP_R600) ||
1917 ((rdev->family) == CHIP_RV630)) {
1918 tmp &= ~DONE_FIFO_HIWATER(0xff);
1919 tmp |= DONE_FIFO_HIWATER(0x4);
1920 }
1921 WREG32(SQ_MS_FIFO_SIZES, tmp);
1922
1923 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1924 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1925 */
1926 sq_config = RREG32(SQ_CONFIG);
1927 sq_config &= ~(PS_PRIO(3) |
1928 VS_PRIO(3) |
1929 GS_PRIO(3) |
1930 ES_PRIO(3));
1931 sq_config |= (DX9_CONSTS |
1932 VC_ENABLE |
1933 PS_PRIO(0) |
1934 VS_PRIO(1) |
1935 GS_PRIO(2) |
1936 ES_PRIO(3));
1937
1938 if ((rdev->family) == CHIP_R600) {
1939 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1940 NUM_VS_GPRS(124) |
1941 NUM_CLAUSE_TEMP_GPRS(4));
1942 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1943 NUM_ES_GPRS(0));
1944 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1945 NUM_VS_THREADS(48) |
1946 NUM_GS_THREADS(4) |
1947 NUM_ES_THREADS(4));
1948 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1949 NUM_VS_STACK_ENTRIES(128));
1950 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1951 NUM_ES_STACK_ENTRIES(0));
1952 } else if (((rdev->family) == CHIP_RV610) ||
1953 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001954 ((rdev->family) == CHIP_RS780) ||
1955 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001956 /* no vertex cache */
1957 sq_config &= ~VC_ENABLE;
1958
1959 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1960 NUM_VS_GPRS(44) |
1961 NUM_CLAUSE_TEMP_GPRS(2));
1962 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1963 NUM_ES_GPRS(17));
1964 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1965 NUM_VS_THREADS(78) |
1966 NUM_GS_THREADS(4) |
1967 NUM_ES_THREADS(31));
1968 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1969 NUM_VS_STACK_ENTRIES(40));
1970 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1971 NUM_ES_STACK_ENTRIES(16));
1972 } else if (((rdev->family) == CHIP_RV630) ||
1973 ((rdev->family) == CHIP_RV635)) {
1974 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1975 NUM_VS_GPRS(44) |
1976 NUM_CLAUSE_TEMP_GPRS(2));
1977 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1978 NUM_ES_GPRS(18));
1979 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1980 NUM_VS_THREADS(78) |
1981 NUM_GS_THREADS(4) |
1982 NUM_ES_THREADS(31));
1983 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1984 NUM_VS_STACK_ENTRIES(40));
1985 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1986 NUM_ES_STACK_ENTRIES(16));
1987 } else if ((rdev->family) == CHIP_RV670) {
1988 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1989 NUM_VS_GPRS(44) |
1990 NUM_CLAUSE_TEMP_GPRS(2));
1991 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1992 NUM_ES_GPRS(17));
1993 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1994 NUM_VS_THREADS(78) |
1995 NUM_GS_THREADS(4) |
1996 NUM_ES_THREADS(31));
1997 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1998 NUM_VS_STACK_ENTRIES(64));
1999 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
2000 NUM_ES_STACK_ENTRIES(64));
2001 }
2002
2003 WREG32(SQ_CONFIG, sq_config);
2004 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2005 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2006 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2007 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2008 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2009
2010 if (((rdev->family) == CHIP_RV610) ||
2011 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002012 ((rdev->family) == CHIP_RS780) ||
2013 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002014 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2015 } else {
2016 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2017 }
2018
2019 /* More default values. 2D/3D driver should adjust as needed */
2020 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2021 S1_X(0x4) | S1_Y(0xc)));
2022 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2023 S1_X(0x2) | S1_Y(0x2) |
2024 S2_X(0xa) | S2_Y(0x6) |
2025 S3_X(0x6) | S3_Y(0xa)));
2026 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2027 S1_X(0x4) | S1_Y(0xc) |
2028 S2_X(0x1) | S2_Y(0x6) |
2029 S3_X(0xa) | S3_Y(0xe)));
2030 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2031 S5_X(0x0) | S5_Y(0x0) |
2032 S6_X(0xb) | S6_Y(0x4) |
2033 S7_X(0x7) | S7_Y(0x8)));
2034
2035 WREG32(VGT_STRMOUT_EN, 0);
2036 tmp = rdev->config.r600.max_pipes * 16;
2037 switch (rdev->family) {
2038 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002039 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002040 case CHIP_RS780:
2041 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002042 tmp += 32;
2043 break;
2044 case CHIP_RV670:
2045 tmp += 128;
2046 break;
2047 default:
2048 break;
2049 }
2050 if (tmp > 256) {
2051 tmp = 256;
2052 }
2053 WREG32(VGT_ES_PER_GS, 128);
2054 WREG32(VGT_GS_PER_ES, tmp);
2055 WREG32(VGT_GS_PER_VS, 2);
2056 WREG32(VGT_GS_VERTEX_REUSE, 16);
2057
2058 /* more default values. 2D/3D driver should adjust as needed */
2059 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2060 WREG32(VGT_STRMOUT_EN, 0);
2061 WREG32(SX_MISC, 0);
2062 WREG32(PA_SC_MODE_CNTL, 0);
2063 WREG32(PA_SC_AA_CONFIG, 0);
2064 WREG32(PA_SC_LINE_STIPPLE, 0);
2065 WREG32(SPI_INPUT_Z, 0);
2066 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2067 WREG32(CB_COLOR7_FRAG, 0);
2068
2069 /* Clear render buffer base addresses */
2070 WREG32(CB_COLOR0_BASE, 0);
2071 WREG32(CB_COLOR1_BASE, 0);
2072 WREG32(CB_COLOR2_BASE, 0);
2073 WREG32(CB_COLOR3_BASE, 0);
2074 WREG32(CB_COLOR4_BASE, 0);
2075 WREG32(CB_COLOR5_BASE, 0);
2076 WREG32(CB_COLOR6_BASE, 0);
2077 WREG32(CB_COLOR7_BASE, 0);
2078 WREG32(CB_COLOR7_FRAG, 0);
2079
2080 switch (rdev->family) {
2081 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002082 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002083 case CHIP_RS780:
2084 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002085 tmp = TC_L2_SIZE(8);
2086 break;
2087 case CHIP_RV630:
2088 case CHIP_RV635:
2089 tmp = TC_L2_SIZE(4);
2090 break;
2091 case CHIP_R600:
2092 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2093 break;
2094 default:
2095 tmp = TC_L2_SIZE(0);
2096 break;
2097 }
2098 WREG32(TC_CNTL, tmp);
2099
2100 tmp = RREG32(HDP_HOST_PATH_CNTL);
2101 WREG32(HDP_HOST_PATH_CNTL, tmp);
2102
2103 tmp = RREG32(ARB_POP);
2104 tmp |= ENABLE_TC128;
2105 WREG32(ARB_POP, tmp);
2106
2107 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2108 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2109 NUM_CLIP_SEQ(3)));
2110 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002111 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002112}
2113
2114
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002115/*
2116 * Indirect registers accessor
2117 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002118u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002119{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002120 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002121
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002122 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2123 (void)RREG32(PCIE_PORT_INDEX);
2124 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002125 return r;
2126}
2127
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002128void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002129{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002130 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2131 (void)RREG32(PCIE_PORT_INDEX);
2132 WREG32(PCIE_PORT_DATA, (v));
2133 (void)RREG32(PCIE_PORT_DATA);
2134}
2135
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002136/*
2137 * CP & Ring
2138 */
2139void r600_cp_stop(struct radeon_device *rdev)
2140{
Dave Airlie53595332011-03-14 09:47:24 +10002141 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002142 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002143 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002144 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002145}
2146
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002147int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002148{
2149 struct platform_device *pdev;
2150 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002151 const char *rlc_chip_name;
2152 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002153 char fw_name[30];
2154 int err;
2155
2156 DRM_DEBUG("\n");
2157
2158 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
2159 err = IS_ERR(pdev);
2160 if (err) {
2161 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
2162 return -EINVAL;
2163 }
2164
2165 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002166 case CHIP_R600:
2167 chip_name = "R600";
2168 rlc_chip_name = "R600";
2169 break;
2170 case CHIP_RV610:
2171 chip_name = "RV610";
2172 rlc_chip_name = "R600";
2173 break;
2174 case CHIP_RV630:
2175 chip_name = "RV630";
2176 rlc_chip_name = "R600";
2177 break;
2178 case CHIP_RV620:
2179 chip_name = "RV620";
2180 rlc_chip_name = "R600";
2181 break;
2182 case CHIP_RV635:
2183 chip_name = "RV635";
2184 rlc_chip_name = "R600";
2185 break;
2186 case CHIP_RV670:
2187 chip_name = "RV670";
2188 rlc_chip_name = "R600";
2189 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002190 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002191 case CHIP_RS880:
2192 chip_name = "RS780";
2193 rlc_chip_name = "R600";
2194 break;
2195 case CHIP_RV770:
2196 chip_name = "RV770";
2197 rlc_chip_name = "R700";
2198 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002199 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002200 case CHIP_RV740:
2201 chip_name = "RV730";
2202 rlc_chip_name = "R700";
2203 break;
2204 case CHIP_RV710:
2205 chip_name = "RV710";
2206 rlc_chip_name = "R700";
2207 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002208 case CHIP_CEDAR:
2209 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002210 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002211 break;
2212 case CHIP_REDWOOD:
2213 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002214 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002215 break;
2216 case CHIP_JUNIPER:
2217 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002218 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002219 break;
2220 case CHIP_CYPRESS:
2221 case CHIP_HEMLOCK:
2222 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002223 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002224 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002225 case CHIP_PALM:
2226 chip_name = "PALM";
2227 rlc_chip_name = "SUMO";
2228 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002229 case CHIP_SUMO:
2230 chip_name = "SUMO";
2231 rlc_chip_name = "SUMO";
2232 break;
2233 case CHIP_SUMO2:
2234 chip_name = "SUMO2";
2235 rlc_chip_name = "SUMO";
2236 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002237 default: BUG();
2238 }
2239
Alex Deucherfe251e22010-03-24 13:36:43 -04002240 if (rdev->family >= CHIP_CEDAR) {
2241 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2242 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002243 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002244 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002245 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2246 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002247 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002248 } else {
2249 pfp_req_size = PFP_UCODE_SIZE * 4;
2250 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002251 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002252 }
2253
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002254 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002255
2256 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2257 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2258 if (err)
2259 goto out;
2260 if (rdev->pfp_fw->size != pfp_req_size) {
2261 printk(KERN_ERR
2262 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2263 rdev->pfp_fw->size, fw_name);
2264 err = -EINVAL;
2265 goto out;
2266 }
2267
2268 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2269 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2270 if (err)
2271 goto out;
2272 if (rdev->me_fw->size != me_req_size) {
2273 printk(KERN_ERR
2274 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2275 rdev->me_fw->size, fw_name);
2276 err = -EINVAL;
2277 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002278
2279 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2280 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2281 if (err)
2282 goto out;
2283 if (rdev->rlc_fw->size != rlc_req_size) {
2284 printk(KERN_ERR
2285 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2286 rdev->rlc_fw->size, fw_name);
2287 err = -EINVAL;
2288 }
2289
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002290out:
2291 platform_device_unregister(pdev);
2292
2293 if (err) {
2294 if (err != -EINVAL)
2295 printk(KERN_ERR
2296 "r600_cp: Failed to load firmware \"%s\"\n",
2297 fw_name);
2298 release_firmware(rdev->pfp_fw);
2299 rdev->pfp_fw = NULL;
2300 release_firmware(rdev->me_fw);
2301 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002302 release_firmware(rdev->rlc_fw);
2303 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002304 }
2305 return err;
2306}
2307
2308static int r600_cp_load_microcode(struct radeon_device *rdev)
2309{
2310 const __be32 *fw_data;
2311 int i;
2312
2313 if (!rdev->me_fw || !rdev->pfp_fw)
2314 return -EINVAL;
2315
2316 r600_cp_stop(rdev);
2317
Cédric Cano4eace7f2011-02-11 19:45:38 -05002318 WREG32(CP_RB_CNTL,
2319#ifdef __BIG_ENDIAN
2320 BUF_SWAP_32BIT |
2321#endif
2322 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002323
2324 /* Reset cp */
2325 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2326 RREG32(GRBM_SOFT_RESET);
2327 mdelay(15);
2328 WREG32(GRBM_SOFT_RESET, 0);
2329
2330 WREG32(CP_ME_RAM_WADDR, 0);
2331
2332 fw_data = (const __be32 *)rdev->me_fw->data;
2333 WREG32(CP_ME_RAM_WADDR, 0);
2334 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2335 WREG32(CP_ME_RAM_DATA,
2336 be32_to_cpup(fw_data++));
2337
2338 fw_data = (const __be32 *)rdev->pfp_fw->data;
2339 WREG32(CP_PFP_UCODE_ADDR, 0);
2340 for (i = 0; i < PFP_UCODE_SIZE; i++)
2341 WREG32(CP_PFP_UCODE_DATA,
2342 be32_to_cpup(fw_data++));
2343
2344 WREG32(CP_PFP_UCODE_ADDR, 0);
2345 WREG32(CP_ME_RAM_WADDR, 0);
2346 WREG32(CP_ME_RAM_RADDR, 0);
2347 return 0;
2348}
2349
2350int r600_cp_start(struct radeon_device *rdev)
2351{
Christian Könige32eb502011-10-23 12:56:27 +02002352 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002353 int r;
2354 uint32_t cp_me;
2355
Christian Könige32eb502011-10-23 12:56:27 +02002356 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002357 if (r) {
2358 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2359 return r;
2360 }
Christian Könige32eb502011-10-23 12:56:27 +02002361 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2362 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002363 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002364 radeon_ring_write(ring, 0x0);
2365 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002366 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002367 radeon_ring_write(ring, 0x3);
2368 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002369 }
Christian Könige32eb502011-10-23 12:56:27 +02002370 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2371 radeon_ring_write(ring, 0);
2372 radeon_ring_write(ring, 0);
2373 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002374
2375 cp_me = 0xff;
2376 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2377 return 0;
2378}
2379
2380int r600_cp_resume(struct radeon_device *rdev)
2381{
Christian Könige32eb502011-10-23 12:56:27 +02002382 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002383 u32 tmp;
2384 u32 rb_bufsz;
2385 int r;
2386
2387 /* Reset cp */
2388 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2389 RREG32(GRBM_SOFT_RESET);
2390 mdelay(15);
2391 WREG32(GRBM_SOFT_RESET, 0);
2392
2393 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002394 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002395 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002396#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002397 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002398#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002399 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002400 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002401
2402 /* Set the write pointer delay */
2403 WREG32(CP_RB_WPTR_DELAY, 0);
2404
2405 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002406 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2407 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002408 ring->wptr = 0;
2409 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002410
2411 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002412 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002413 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002414 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2415 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2416
2417 if (rdev->wb.enabled)
2418 WREG32(SCRATCH_UMSK, 0xff);
2419 else {
2420 tmp |= RB_NO_UPDATE;
2421 WREG32(SCRATCH_UMSK, 0);
2422 }
2423
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002424 mdelay(1);
2425 WREG32(CP_RB_CNTL, tmp);
2426
Christian Könige32eb502011-10-23 12:56:27 +02002427 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002428 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2429
Christian Könige32eb502011-10-23 12:56:27 +02002430 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002431
2432 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002433 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002434 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002435 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002436 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002437 return r;
2438 }
2439 return 0;
2440}
2441
Christian Könige32eb502011-10-23 12:56:27 +02002442void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002443{
2444 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002445 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002446
2447 /* Align ring size */
2448 rb_bufsz = drm_order(ring_size / 8);
2449 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002450 ring->ring_size = ring_size;
2451 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002452
Alex Deucher89d35802012-07-17 14:02:31 -04002453 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2454 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2455 if (r) {
2456 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2457 ring->rptr_save_reg = 0;
2458 }
Christian König45df6802012-07-06 16:22:55 +02002459 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002460}
2461
Jerome Glisse655efd32010-02-02 11:51:45 +01002462void r600_cp_fini(struct radeon_device *rdev)
2463{
Christian König45df6802012-07-06 16:22:55 +02002464 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002465 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002466 radeon_ring_fini(rdev, ring);
2467 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002468}
2469
Alex Deucher4d756582012-09-27 15:08:35 -04002470/*
2471 * DMA
2472 * Starting with R600, the GPU has an asynchronous
2473 * DMA engine. The programming model is very similar
2474 * to the 3D engine (ring buffer, IBs, etc.), but the
2475 * DMA controller has it's own packet format that is
2476 * different form the PM4 format used by the 3D engine.
2477 * It supports copying data, writing embedded data,
2478 * solid fills, and a number of other things. It also
2479 * has support for tiling/detiling of buffers.
2480 */
2481/**
2482 * r600_dma_stop - stop the async dma engine
2483 *
2484 * @rdev: radeon_device pointer
2485 *
2486 * Stop the async dma engine (r6xx-evergreen).
2487 */
2488void r600_dma_stop(struct radeon_device *rdev)
2489{
2490 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2491
2492 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2493
2494 rb_cntl &= ~DMA_RB_ENABLE;
2495 WREG32(DMA_RB_CNTL, rb_cntl);
2496
2497 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2498}
2499
2500/**
2501 * r600_dma_resume - setup and start the async dma engine
2502 *
2503 * @rdev: radeon_device pointer
2504 *
2505 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2506 * Returns 0 for success, error for failure.
2507 */
2508int r600_dma_resume(struct radeon_device *rdev)
2509{
2510 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002511 u32 rb_cntl, dma_cntl, ib_cntl;
Alex Deucher4d756582012-09-27 15:08:35 -04002512 u32 rb_bufsz;
2513 int r;
2514
2515 /* Reset dma */
2516 if (rdev->family >= CHIP_RV770)
2517 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2518 else
2519 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2520 RREG32(SRBM_SOFT_RESET);
2521 udelay(50);
2522 WREG32(SRBM_SOFT_RESET, 0);
2523
2524 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2525 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2526
2527 /* Set ring buffer size in dwords */
2528 rb_bufsz = drm_order(ring->ring_size / 4);
2529 rb_cntl = rb_bufsz << 1;
2530#ifdef __BIG_ENDIAN
2531 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2532#endif
2533 WREG32(DMA_RB_CNTL, rb_cntl);
2534
2535 /* Initialize the ring buffer's read and write pointers */
2536 WREG32(DMA_RB_RPTR, 0);
2537 WREG32(DMA_RB_WPTR, 0);
2538
2539 /* set the wb address whether it's enabled or not */
2540 WREG32(DMA_RB_RPTR_ADDR_HI,
2541 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2542 WREG32(DMA_RB_RPTR_ADDR_LO,
2543 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2544
2545 if (rdev->wb.enabled)
2546 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2547
2548 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2549
2550 /* enable DMA IBs */
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002551 ib_cntl = DMA_IB_ENABLE;
2552#ifdef __BIG_ENDIAN
2553 ib_cntl |= DMA_IB_SWAP_ENABLE;
2554#endif
2555 WREG32(DMA_IB_CNTL, ib_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04002556
2557 dma_cntl = RREG32(DMA_CNTL);
2558 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2559 WREG32(DMA_CNTL, dma_cntl);
2560
2561 if (rdev->family >= CHIP_RV770)
2562 WREG32(DMA_MODE, 1);
2563
2564 ring->wptr = 0;
2565 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2566
2567 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2568
2569 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2570
2571 ring->ready = true;
2572
2573 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2574 if (r) {
2575 ring->ready = false;
2576 return r;
2577 }
2578
2579 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2580
2581 return 0;
2582}
2583
2584/**
2585 * r600_dma_fini - tear down the async dma engine
2586 *
2587 * @rdev: radeon_device pointer
2588 *
2589 * Stop the async dma engine and free the ring (r6xx-evergreen).
2590 */
2591void r600_dma_fini(struct radeon_device *rdev)
2592{
2593 r600_dma_stop(rdev);
2594 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2595}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002596
2597/*
Christian Königf2ba57b2013-04-08 12:41:29 +02002598 * UVD
2599 */
2600int r600_uvd_rbc_start(struct radeon_device *rdev)
2601{
2602 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2603 uint64_t rptr_addr;
2604 uint32_t rb_bufsz, tmp;
2605 int r;
2606
2607 rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
2608
2609 if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
2610 DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
2611 return -EINVAL;
2612 }
2613
2614 /* force RBC into idle state */
2615 WREG32(UVD_RBC_RB_CNTL, 0x11010101);
2616
2617 /* Set the write pointer delay */
2618 WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
2619
2620 /* set the wb address */
2621 WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
2622
2623 /* programm the 4GB memory segment for rptr and ring buffer */
2624 WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
2625 (0x7 << 16) | (0x1 << 31));
2626
2627 /* Initialize the ring buffer's read and write pointers */
2628 WREG32(UVD_RBC_RB_RPTR, 0x0);
2629
2630 ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
2631 WREG32(UVD_RBC_RB_WPTR, ring->wptr);
2632
2633 /* set the ring address */
2634 WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
2635
2636 /* Set ring buffer size */
2637 rb_bufsz = drm_order(ring->ring_size);
2638 rb_bufsz = (0x1 << 8) | rb_bufsz;
2639 WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
2640
2641 ring->ready = true;
2642 r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
2643 if (r) {
2644 ring->ready = false;
2645 return r;
2646 }
2647
2648 r = radeon_ring_lock(rdev, ring, 10);
2649 if (r) {
2650 DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
2651 return r;
2652 }
2653
2654 tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
2655 radeon_ring_write(ring, tmp);
2656 radeon_ring_write(ring, 0xFFFFF);
2657
2658 tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
2659 radeon_ring_write(ring, tmp);
2660 radeon_ring_write(ring, 0xFFFFF);
2661
2662 tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
2663 radeon_ring_write(ring, tmp);
2664 radeon_ring_write(ring, 0xFFFFF);
2665
2666 /* Clear timeout status bits */
2667 radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
2668 radeon_ring_write(ring, 0x8);
2669
2670 radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
Christian König03708b052013-04-23 11:01:31 +02002671 radeon_ring_write(ring, 3);
Christian Königf2ba57b2013-04-08 12:41:29 +02002672
2673 radeon_ring_unlock_commit(rdev, ring);
2674
2675 return 0;
2676}
2677
Christian König6b061122013-08-01 17:34:07 +02002678void r600_uvd_stop(struct radeon_device *rdev)
Christian Königf2ba57b2013-04-08 12:41:29 +02002679{
2680 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2681
2682 /* force RBC into idle state */
2683 WREG32(UVD_RBC_RB_CNTL, 0x11010101);
Christian König6b061122013-08-01 17:34:07 +02002684
2685 /* Stall UMC and register bus before resetting VCPU */
2686 WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
2687 WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
2688 mdelay(1);
2689
2690 /* put VCPU into reset */
2691 WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
2692 mdelay(5);
2693
2694 /* disable VCPU clock */
2695 WREG32(UVD_VCPU_CNTL, 0x0);
2696
2697 /* Unstall UMC and register bus */
2698 WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
2699 WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
2700
Christian Königf2ba57b2013-04-08 12:41:29 +02002701 ring->ready = false;
2702}
2703
2704int r600_uvd_init(struct radeon_device *rdev)
2705{
2706 int i, j, r;
Alex Deucherc139b1e2013-06-07 10:04:54 -04002707 /* disable byte swapping */
2708 u32 lmi_swap_cntl = 0;
2709 u32 mp_swap_cntl = 0;
Christian Königf2ba57b2013-04-08 12:41:29 +02002710
Christian Königb05e9e42013-04-19 16:14:19 +02002711 /* raise clocks while booting up the VCPU */
2712 radeon_set_uvd_clocks(rdev, 53300, 40000);
2713
Christian Königf2ba57b2013-04-08 12:41:29 +02002714 /* disable clock gating */
2715 WREG32(UVD_CGC_GATE, 0);
2716
2717 /* disable interupt */
2718 WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
2719
Christian König6b061122013-08-01 17:34:07 +02002720 /* Stall UMC and register bus before resetting VCPU */
2721 WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
2722 WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
2723 mdelay(1);
2724
Christian Königf2ba57b2013-04-08 12:41:29 +02002725 /* put LMI, VCPU, RBC etc... into reset */
2726 WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
2727 LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
2728 CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
2729 mdelay(5);
2730
2731 /* take UVD block out of reset */
2732 WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
2733 mdelay(5);
2734
2735 /* initialize UVD memory controller */
2736 WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
2737 (1 << 21) | (1 << 9) | (1 << 20));
2738
Alex Deucherc139b1e2013-06-07 10:04:54 -04002739#ifdef __BIG_ENDIAN
2740 /* swap (8 in 32) RB and IB */
2741 lmi_swap_cntl = 0xa;
2742 mp_swap_cntl = 0;
2743#endif
2744 WREG32(UVD_LMI_SWAP_CNTL, lmi_swap_cntl);
2745 WREG32(UVD_MP_SWAP_CNTL, mp_swap_cntl);
Christian Königf2ba57b2013-04-08 12:41:29 +02002746
2747 WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
2748 WREG32(UVD_MPC_SET_MUXA1, 0x0);
2749 WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
2750 WREG32(UVD_MPC_SET_MUXB1, 0x0);
2751 WREG32(UVD_MPC_SET_ALU, 0);
2752 WREG32(UVD_MPC_SET_MUX, 0x88);
2753
Christian Königf2ba57b2013-04-08 12:41:29 +02002754 /* take all subblocks out of reset, except VCPU */
2755 WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
2756 mdelay(5);
2757
2758 /* enable VCPU clock */
2759 WREG32(UVD_VCPU_CNTL, 1 << 9);
2760
2761 /* enable UMC */
2762 WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
2763
2764 /* boot up the VCPU */
2765 WREG32(UVD_SOFT_RESET, 0);
2766 mdelay(10);
2767
2768 WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
2769
2770 for (i = 0; i < 10; ++i) {
2771 uint32_t status;
2772 for (j = 0; j < 100; ++j) {
2773 status = RREG32(UVD_STATUS);
2774 if (status & 2)
2775 break;
2776 mdelay(10);
2777 }
2778 r = 0;
2779 if (status & 2)
2780 break;
2781
2782 DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
2783 WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
2784 mdelay(10);
2785 WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
2786 mdelay(10);
2787 r = -1;
2788 }
Christian Königb05e9e42013-04-19 16:14:19 +02002789
Christian Königf2ba57b2013-04-08 12:41:29 +02002790 if (r) {
2791 DRM_ERROR("UVD not responding, giving up!!!\n");
Christian Königb05e9e42013-04-19 16:14:19 +02002792 radeon_set_uvd_clocks(rdev, 0, 0);
Christian Königf2ba57b2013-04-08 12:41:29 +02002793 return r;
2794 }
Christian Königb05e9e42013-04-19 16:14:19 +02002795
Christian Königf2ba57b2013-04-08 12:41:29 +02002796 /* enable interupt */
2797 WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
2798
2799 r = r600_uvd_rbc_start(rdev);
Christian Königb05e9e42013-04-19 16:14:19 +02002800 if (!r)
2801 DRM_INFO("UVD initialized successfully.\n");
Christian Königf2ba57b2013-04-08 12:41:29 +02002802
Christian Königb05e9e42013-04-19 16:14:19 +02002803 /* lower clocks again */
2804 radeon_set_uvd_clocks(rdev, 0, 0);
2805
2806 return r;
Christian Königf2ba57b2013-04-08 12:41:29 +02002807}
2808
2809/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002810 * GPU scratch registers helpers function.
2811 */
2812void r600_scratch_init(struct radeon_device *rdev)
2813{
2814 int i;
2815
2816 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002817 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002818 for (i = 0; i < rdev->scratch.num_reg; i++) {
2819 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002820 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002821 }
2822}
2823
Christian Könige32eb502011-10-23 12:56:27 +02002824int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002825{
2826 uint32_t scratch;
2827 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002828 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002829 int r;
2830
2831 r = radeon_scratch_get(rdev, &scratch);
2832 if (r) {
2833 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2834 return r;
2835 }
2836 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002837 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002838 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002839 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002840 radeon_scratch_free(rdev, scratch);
2841 return r;
2842 }
Christian Könige32eb502011-10-23 12:56:27 +02002843 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2844 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2845 radeon_ring_write(ring, 0xDEADBEEF);
2846 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002847 for (i = 0; i < rdev->usec_timeout; i++) {
2848 tmp = RREG32(scratch);
2849 if (tmp == 0xDEADBEEF)
2850 break;
2851 DRM_UDELAY(1);
2852 }
2853 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002854 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002855 } else {
Christian Königbf852792011-10-13 13:19:22 +02002856 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002857 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002858 r = -EINVAL;
2859 }
2860 radeon_scratch_free(rdev, scratch);
2861 return r;
2862}
2863
Alex Deucher4d756582012-09-27 15:08:35 -04002864/**
2865 * r600_dma_ring_test - simple async dma engine test
2866 *
2867 * @rdev: radeon_device pointer
2868 * @ring: radeon_ring structure holding ring information
2869 *
2870 * Test the DMA engine by writing using it to write an
2871 * value to memory. (r6xx-SI).
2872 * Returns 0 for success, error for failure.
2873 */
2874int r600_dma_ring_test(struct radeon_device *rdev,
2875 struct radeon_ring *ring)
2876{
2877 unsigned i;
2878 int r;
2879 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2880 u32 tmp;
2881
2882 if (!ptr) {
2883 DRM_ERROR("invalid vram scratch pointer\n");
2884 return -EINVAL;
2885 }
2886
2887 tmp = 0xCAFEDEAD;
2888 writel(tmp, ptr);
2889
2890 r = radeon_ring_lock(rdev, ring, 4);
2891 if (r) {
2892 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2893 return r;
2894 }
2895 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2896 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2897 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2898 radeon_ring_write(ring, 0xDEADBEEF);
2899 radeon_ring_unlock_commit(rdev, ring);
2900
2901 for (i = 0; i < rdev->usec_timeout; i++) {
2902 tmp = readl(ptr);
2903 if (tmp == 0xDEADBEEF)
2904 break;
2905 DRM_UDELAY(1);
2906 }
2907
2908 if (i < rdev->usec_timeout) {
2909 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2910 } else {
2911 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2912 ring->idx, tmp);
2913 r = -EINVAL;
2914 }
2915 return r;
2916}
2917
Christian Königf2ba57b2013-04-08 12:41:29 +02002918int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
2919{
2920 uint32_t tmp = 0;
2921 unsigned i;
2922 int r;
2923
2924 WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
2925 r = radeon_ring_lock(rdev, ring, 3);
2926 if (r) {
2927 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
2928 ring->idx, r);
2929 return r;
2930 }
2931 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
2932 radeon_ring_write(ring, 0xDEADBEEF);
2933 radeon_ring_unlock_commit(rdev, ring);
2934 for (i = 0; i < rdev->usec_timeout; i++) {
2935 tmp = RREG32(UVD_CONTEXT_ID);
2936 if (tmp == 0xDEADBEEF)
2937 break;
2938 DRM_UDELAY(1);
2939 }
2940
2941 if (i < rdev->usec_timeout) {
2942 DRM_INFO("ring test on %d succeeded in %d usecs\n",
2943 ring->idx, i);
2944 } else {
2945 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2946 ring->idx, tmp);
2947 r = -EINVAL;
2948 }
2949 return r;
2950}
2951
Alex Deucher4d756582012-09-27 15:08:35 -04002952/*
2953 * CP fences/semaphores
2954 */
2955
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002956void r600_fence_ring_emit(struct radeon_device *rdev,
2957 struct radeon_fence *fence)
2958{
Christian Könige32eb502011-10-23 12:56:27 +02002959 struct radeon_ring *ring = &rdev->ring[fence->ring];
Alex Deucher0c53f872014-01-16 18:11:47 -05002960 u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
2961 PACKET3_SH_ACTION_ENA;
2962
2963 if (rdev->family >= CHIP_RV770)
2964 cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
Christian König7b1f2482011-09-23 15:11:23 +02002965
Alex Deucherd0f8a852010-09-04 05:04:34 -04002966 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002967 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002968 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002969 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
Alex Deucher0c53f872014-01-16 18:11:47 -05002970 radeon_ring_write(ring, cp_coher_cntl);
Christian Könige32eb502011-10-23 12:56:27 +02002971 radeon_ring_write(ring, 0xFFFFFFFF);
2972 radeon_ring_write(ring, 0);
2973 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002974 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002975 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2976 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2977 radeon_ring_write(ring, addr & 0xffffffff);
2978 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2979 radeon_ring_write(ring, fence->seq);
2980 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002981 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002982 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002983 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
Alex Deucher0c53f872014-01-16 18:11:47 -05002984 radeon_ring_write(ring, cp_coher_cntl);
Christian Könige32eb502011-10-23 12:56:27 +02002985 radeon_ring_write(ring, 0xFFFFFFFF);
2986 radeon_ring_write(ring, 0);
2987 radeon_ring_write(ring, 10); /* poll interval */
2988 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2989 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002990 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002991 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2992 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2993 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002994 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002995 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2996 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2997 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002998 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002999 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
3000 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04003001 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003002}
3003
Christian Königf2ba57b2013-04-08 12:41:29 +02003004void r600_uvd_fence_emit(struct radeon_device *rdev,
3005 struct radeon_fence *fence)
3006{
3007 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian Königc3548672013-07-12 10:05:47 +02003008 uint64_t addr = rdev->fence_drv[fence->ring].gpu_addr;
Christian Königf2ba57b2013-04-08 12:41:29 +02003009
3010 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
3011 radeon_ring_write(ring, fence->seq);
3012 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
3013 radeon_ring_write(ring, addr & 0xffffffff);
3014 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
3015 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
3016 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
3017 radeon_ring_write(ring, 0);
3018
3019 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
3020 radeon_ring_write(ring, 0);
3021 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
3022 radeon_ring_write(ring, 0);
3023 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
3024 radeon_ring_write(ring, 2);
3025 return;
3026}
3027
Christian König15d33322011-09-15 19:02:22 +02003028void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02003029 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02003030 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02003031 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02003032{
3033 uint64_t addr = semaphore->gpu_addr;
3034 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
3035
Christian König0be70432012-03-07 11:28:57 +01003036 if (rdev->family < CHIP_CAYMAN)
3037 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
3038
Christian Könige32eb502011-10-23 12:56:27 +02003039 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
3040 radeon_ring_write(ring, addr & 0xffffffff);
3041 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02003042}
3043
Alex Deucher4d756582012-09-27 15:08:35 -04003044/*
3045 * DMA fences/semaphores
3046 */
3047
3048/**
3049 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
3050 *
3051 * @rdev: radeon_device pointer
3052 * @fence: radeon fence object
3053 *
3054 * Add a DMA fence packet to the ring to write
3055 * the fence seq number and DMA trap packet to generate
3056 * an interrupt if needed (r6xx-r7xx).
3057 */
3058void r600_dma_fence_ring_emit(struct radeon_device *rdev,
3059 struct radeon_fence *fence)
3060{
3061 struct radeon_ring *ring = &rdev->ring[fence->ring];
3062 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse86a18812012-12-12 16:43:15 -05003063
Alex Deucher4d756582012-09-27 15:08:35 -04003064 /* write the fence */
3065 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
3066 radeon_ring_write(ring, addr & 0xfffffffc);
3067 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
Jerome Glisse86a18812012-12-12 16:43:15 -05003068 radeon_ring_write(ring, lower_32_bits(fence->seq));
Alex Deucher4d756582012-09-27 15:08:35 -04003069 /* generate an interrupt */
3070 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
3071}
3072
3073/**
3074 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
3075 *
3076 * @rdev: radeon_device pointer
3077 * @ring: radeon_ring structure holding ring information
3078 * @semaphore: radeon semaphore object
3079 * @emit_wait: wait or signal semaphore
3080 *
3081 * Add a DMA semaphore packet to the ring wait on or signal
3082 * other rings (r6xx-SI).
3083 */
3084void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
3085 struct radeon_ring *ring,
3086 struct radeon_semaphore *semaphore,
3087 bool emit_wait)
3088{
3089 u64 addr = semaphore->gpu_addr;
3090 u32 s = emit_wait ? 0 : 1;
3091
3092 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
3093 radeon_ring_write(ring, addr & 0xfffffffc);
3094 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
3095}
3096
Christian Königf2ba57b2013-04-08 12:41:29 +02003097void r600_uvd_semaphore_emit(struct radeon_device *rdev,
3098 struct radeon_ring *ring,
3099 struct radeon_semaphore *semaphore,
3100 bool emit_wait)
3101{
3102 uint64_t addr = semaphore->gpu_addr;
3103
3104 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
3105 radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
3106
3107 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
3108 radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
3109
3110 radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
3111 radeon_ring_write(ring, emit_wait ? 1 : 0);
3112}
3113
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003114int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04003115 uint64_t src_offset,
3116 uint64_t dst_offset,
3117 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02003118 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003119{
Christian König220907d2012-05-10 16:46:43 +02003120 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02003121 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01003122 int r;
3123
Christian König220907d2012-05-10 16:46:43 +02003124 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01003125 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01003126 return r;
3127 }
Christian Königf2377502012-05-09 15:35:01 +02003128 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02003129 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003130 return 0;
3131}
3132
Alex Deucher4d756582012-09-27 15:08:35 -04003133/**
3134 * r600_copy_dma - copy pages using the DMA engine
3135 *
3136 * @rdev: radeon_device pointer
3137 * @src_offset: src GPU address
3138 * @dst_offset: dst GPU address
3139 * @num_gpu_pages: number of GPU pages to xfer
3140 * @fence: radeon fence object
3141 *
Alex Deucher43fb7782013-01-04 09:24:18 -05003142 * Copy GPU paging using the DMA engine (r6xx).
Alex Deucher4d756582012-09-27 15:08:35 -04003143 * Used by the radeon ttm implementation to move pages if
3144 * registered as the asic copy callback.
3145 */
3146int r600_copy_dma(struct radeon_device *rdev,
3147 uint64_t src_offset, uint64_t dst_offset,
3148 unsigned num_gpu_pages,
3149 struct radeon_fence **fence)
3150{
3151 struct radeon_semaphore *sem = NULL;
3152 int ring_index = rdev->asic->copy.dma_ring_index;
3153 struct radeon_ring *ring = &rdev->ring[ring_index];
3154 u32 size_in_dw, cur_size_in_dw;
3155 int i, num_loops;
3156 int r = 0;
3157
3158 r = radeon_semaphore_create(rdev, &sem);
3159 if (r) {
3160 DRM_ERROR("radeon: moving bo (%d).\n", r);
3161 return r;
3162 }
3163
3164 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
Alex Deucher43fb7782013-01-04 09:24:18 -05003165 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
3166 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
Alex Deucher4d756582012-09-27 15:08:35 -04003167 if (r) {
3168 DRM_ERROR("radeon: moving bo (%d).\n", r);
3169 radeon_semaphore_free(rdev, &sem, NULL);
3170 return r;
3171 }
3172
3173 if (radeon_fence_need_sync(*fence, ring->idx)) {
3174 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
3175 ring->idx);
3176 radeon_fence_note_sync(*fence, ring->idx);
3177 } else {
3178 radeon_semaphore_free(rdev, &sem, NULL);
3179 }
3180
3181 for (i = 0; i < num_loops; i++) {
3182 cur_size_in_dw = size_in_dw;
Alex Deucher909d9eb2013-01-02 18:30:21 -05003183 if (cur_size_in_dw > 0xFFFE)
3184 cur_size_in_dw = 0xFFFE;
Alex Deucher4d756582012-09-27 15:08:35 -04003185 size_in_dw -= cur_size_in_dw;
3186 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
3187 radeon_ring_write(ring, dst_offset & 0xfffffffc);
3188 radeon_ring_write(ring, src_offset & 0xfffffffc);
Alex Deucher43fb7782013-01-04 09:24:18 -05003189 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
3190 (upper_32_bits(src_offset) & 0xff)));
Alex Deucher4d756582012-09-27 15:08:35 -04003191 src_offset += cur_size_in_dw * 4;
3192 dst_offset += cur_size_in_dw * 4;
3193 }
3194
3195 r = radeon_fence_emit(rdev, fence, ring->idx);
3196 if (r) {
3197 radeon_ring_unlock_undo(rdev, ring);
3198 return r;
3199 }
3200
3201 radeon_ring_unlock_commit(rdev, ring);
3202 radeon_semaphore_free(rdev, &sem, *fence);
3203
3204 return r;
3205}
3206
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003207int r600_set_surface_reg(struct radeon_device *rdev, int reg,
3208 uint32_t tiling_flags, uint32_t pitch,
3209 uint32_t offset, uint32_t obj_size)
3210{
3211 /* FIXME: implement */
3212 return 0;
3213}
3214
3215void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
3216{
3217 /* FIXME: implement */
3218}
3219
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003220static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003221{
Alex Deucher4d756582012-09-27 15:08:35 -04003222 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003223 int r;
3224
Alex Deucher9e46a482011-01-06 18:49:35 -05003225 /* enable pcie gen2 link */
3226 r600_pcie_gen2_enable(rdev);
3227
Alex Deucher9ff2cb52013-08-04 12:13:17 -04003228 r600_mc_program(rdev);
3229
Alex Deucher779720a2009-12-09 19:31:44 -05003230 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3231 r = r600_init_microcode(rdev);
3232 if (r) {
3233 DRM_ERROR("Failed to load firmware!\n");
3234 return r;
3235 }
3236 }
3237
Alex Deucher16cdf042011-10-28 10:30:02 -04003238 r = r600_vram_scratch_init(rdev);
3239 if (r)
3240 return r;
3241
Jerome Glisse1a029b72009-10-06 19:04:30 +02003242 if (rdev->flags & RADEON_IS_AGP) {
3243 r600_agp_enable(rdev);
3244 } else {
3245 r = r600_pcie_gart_enable(rdev);
3246 if (r)
3247 return r;
3248 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003249 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01003250 r = r600_blit_init(rdev);
3251 if (r) {
3252 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05003253 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01003254 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
3255 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04003256
Alex Deucher724c80e2010-08-27 18:25:25 -04003257 /* allocate wb buffer */
3258 r = radeon_wb_init(rdev);
3259 if (r)
3260 return r;
3261
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003262 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3263 if (r) {
3264 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3265 return r;
3266 }
3267
Alex Deucher4d756582012-09-27 15:08:35 -04003268 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
3269 if (r) {
3270 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
3271 return r;
3272 }
3273
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003274 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02003275 if (!rdev->irq.installed) {
3276 r = radeon_irq_kms_init(rdev);
3277 if (r)
3278 return r;
3279 }
3280
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003281 r = r600_irq_init(rdev);
3282 if (r) {
3283 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3284 radeon_irq_kms_fini(rdev);
3285 return r;
3286 }
3287 r600_irq_set(rdev);
3288
Alex Deucher4d756582012-09-27 15:08:35 -04003289 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02003290 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05003291 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
3292 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003293 if (r)
3294 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04003295
3296 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
3297 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
3298 DMA_RB_RPTR, DMA_RB_WPTR,
3299 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3300 if (r)
3301 return r;
3302
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003303 r = r600_cp_load_microcode(rdev);
3304 if (r)
3305 return r;
3306 r = r600_cp_resume(rdev);
3307 if (r)
3308 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04003309
Alex Deucher4d756582012-09-27 15:08:35 -04003310 r = r600_dma_resume(rdev);
3311 if (r)
3312 return r;
3313
Christian König2898c342012-07-05 11:55:34 +02003314 r = radeon_ib_pool_init(rdev);
3315 if (r) {
3316 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003317 return r;
Christian König2898c342012-07-05 11:55:34 +02003318 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003319
Alex Deucherd4e30ef2012-06-04 17:18:51 -04003320 r = r600_audio_init(rdev);
3321 if (r) {
3322 DRM_ERROR("radeon: audio init failed\n");
3323 return r;
3324 }
3325
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003326 return 0;
3327}
3328
Dave Airlie28d52042009-09-21 14:33:58 +10003329void r600_vga_set_state(struct radeon_device *rdev, bool state)
3330{
3331 uint32_t temp;
3332
3333 temp = RREG32(CONFIG_CNTL);
3334 if (state == false) {
3335 temp &= ~(1<<0);
3336 temp |= (1<<1);
3337 } else {
3338 temp &= ~(1<<1);
3339 }
3340 WREG32(CONFIG_CNTL, temp);
3341}
3342
Dave Airliefc30b8e2009-09-18 15:19:37 +10003343int r600_resume(struct radeon_device *rdev)
3344{
3345 int r;
3346
Jerome Glisse1a029b72009-10-06 19:04:30 +02003347 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
3348 * posting will perform necessary task to bring back GPU into good
3349 * shape.
3350 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10003351 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003352 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10003353
Jerome Glisseb15ba512011-11-15 11:48:34 -05003354 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003355 r = r600_startup(rdev);
3356 if (r) {
3357 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003358 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003359 return r;
3360 }
3361
Dave Airliefc30b8e2009-09-18 15:19:37 +10003362 return r;
3363}
3364
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003365int r600_suspend(struct radeon_device *rdev)
3366{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01003367 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003368 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003369 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003370 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003371 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003372 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04003373
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003374 return 0;
3375}
3376
3377/* Plan is to move initialization in that function and use
3378 * helper function so that radeon_device_init pretty much
3379 * do nothing more than calling asic specific function. This
3380 * should also allow to remove a bunch of callback function
3381 * like vram_info.
3382 */
3383int r600_init(struct radeon_device *rdev)
3384{
3385 int r;
3386
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003387 if (r600_debugfs_mc_info_init(rdev)) {
3388 DRM_ERROR("Failed to register debugfs file for mc !\n");
3389 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003390 /* Read BIOS */
3391 if (!radeon_get_bios(rdev)) {
3392 if (ASIC_IS_AVIVO(rdev))
3393 return -EINVAL;
3394 }
3395 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003396 if (!rdev->is_atom_bios) {
3397 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003398 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02003399 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003400 r = radeon_atombios_init(rdev);
3401 if (r)
3402 return r;
3403 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003404 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10003405 if (!rdev->bios) {
3406 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3407 return -EINVAL;
3408 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003409 DRM_INFO("GPU not posted. posting now...\n");
3410 atom_asic_init(rdev->mode_info.atom_context);
3411 }
3412 /* Initialize scratch registers */
3413 r600_scratch_init(rdev);
3414 /* Initialize surface registers */
3415 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01003416 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02003417 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003418 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003419 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003420 if (r)
3421 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01003422 if (rdev->flags & RADEON_IS_AGP) {
3423 r = radeon_agp_init(rdev);
3424 if (r)
3425 radeon_agp_disable(rdev);
3426 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003427 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02003428 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003429 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003430 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003431 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003432 if (r)
3433 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003434
Christian Könige32eb502011-10-23 12:56:27 +02003435 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3436 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003437
Alex Deucher4d756582012-09-27 15:08:35 -04003438 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
3439 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
3440
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003441 rdev->ih.ring_obj = NULL;
3442 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003443
Jerome Glisse4aac0472009-09-14 18:29:49 +02003444 r = r600_pcie_gart_init(rdev);
3445 if (r)
3446 return r;
3447
Alex Deucher779720a2009-12-09 19:31:44 -05003448 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003449 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003450 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01003451 dev_err(rdev->dev, "disabling GPU acceleration\n");
3452 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003453 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003454 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003455 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003456 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003457 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02003458 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02003459 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003460 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003461
Alex Deucher96e61282015-03-02 20:41:31 -05003462 /* posting read */
3463 RREG32(R_000E50_SRBM_STATUS);
3464
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003465 return 0;
3466}
3467
3468void r600_fini(struct radeon_device *rdev)
3469{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003470 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003471 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003472 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003473 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003474 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003475 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003476 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003477 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003478 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003479 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003480 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003481 radeon_gem_fini(rdev);
3482 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003483 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003484 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003485 kfree(rdev->bios);
3486 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003487}
3488
3489
3490/*
3491 * CS stuff
3492 */
3493void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3494{
Christian König876dc9f2012-05-08 14:24:01 +02003495 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003496 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003497
Christian König45df6802012-07-06 16:22:55 +02003498 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003499 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003500 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3501 radeon_ring_write(ring, ((ring->rptr_save_reg -
3502 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3503 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003504 } else if (rdev->wb.enabled) {
3505 next_rptr = ring->wptr + 5 + 4;
3506 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3507 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3508 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3509 radeon_ring_write(ring, next_rptr);
3510 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003511 }
3512
Christian Könige32eb502011-10-23 12:56:27 +02003513 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3514 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003515#ifdef __BIG_ENDIAN
3516 (2 << 0) |
3517#endif
3518 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003519 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3520 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003521}
3522
Christian Königf2ba57b2013-04-08 12:41:29 +02003523void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3524{
3525 struct radeon_ring *ring = &rdev->ring[ib->ring];
3526
3527 radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
3528 radeon_ring_write(ring, ib->gpu_addr);
3529 radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
3530 radeon_ring_write(ring, ib->length_dw);
3531}
3532
Alex Deucherf7128122012-02-23 17:53:45 -05003533int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003534{
Jerome Glissef2e39222012-05-09 15:35:02 +02003535 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003536 uint32_t scratch;
3537 uint32_t tmp = 0;
3538 unsigned i;
3539 int r;
3540
3541 r = radeon_scratch_get(rdev, &scratch);
3542 if (r) {
3543 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3544 return r;
3545 }
3546 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003547 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003548 if (r) {
3549 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003550 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003551 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003552 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3553 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3554 ib.ptr[2] = 0xDEADBEEF;
3555 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003556 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003557 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003558 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003559 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003560 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003561 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003562 if (r) {
3563 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003564 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003565 }
3566 for (i = 0; i < rdev->usec_timeout; i++) {
3567 tmp = RREG32(scratch);
3568 if (tmp == 0xDEADBEEF)
3569 break;
3570 DRM_UDELAY(1);
3571 }
3572 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003573 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003574 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003575 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003576 scratch, tmp);
3577 r = -EINVAL;
3578 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003579free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003580 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003581free_scratch:
3582 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003583 return r;
3584}
3585
Alex Deucher4d756582012-09-27 15:08:35 -04003586/**
3587 * r600_dma_ib_test - test an IB on the DMA engine
3588 *
3589 * @rdev: radeon_device pointer
3590 * @ring: radeon_ring structure holding ring information
3591 *
3592 * Test a simple IB in the DMA ring (r6xx-SI).
3593 * Returns 0 on success, error on failure.
3594 */
3595int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3596{
3597 struct radeon_ib ib;
3598 unsigned i;
3599 int r;
3600 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3601 u32 tmp = 0;
3602
3603 if (!ptr) {
3604 DRM_ERROR("invalid vram scratch pointer\n");
3605 return -EINVAL;
3606 }
3607
3608 tmp = 0xCAFEDEAD;
3609 writel(tmp, ptr);
3610
3611 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3612 if (r) {
3613 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3614 return r;
3615 }
3616
3617 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3618 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3619 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3620 ib.ptr[3] = 0xDEADBEEF;
3621 ib.length_dw = 4;
3622
3623 r = radeon_ib_schedule(rdev, &ib, NULL);
3624 if (r) {
3625 radeon_ib_free(rdev, &ib);
3626 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3627 return r;
3628 }
3629 r = radeon_fence_wait(ib.fence, false);
3630 if (r) {
3631 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3632 return r;
3633 }
3634 for (i = 0; i < rdev->usec_timeout; i++) {
3635 tmp = readl(ptr);
3636 if (tmp == 0xDEADBEEF)
3637 break;
3638 DRM_UDELAY(1);
3639 }
3640 if (i < rdev->usec_timeout) {
3641 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3642 } else {
3643 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3644 r = -EINVAL;
3645 }
3646 radeon_ib_free(rdev, &ib);
3647 return r;
3648}
3649
Christian Königf2ba57b2013-04-08 12:41:29 +02003650int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3651{
Christian Königb05e9e42013-04-19 16:14:19 +02003652 struct radeon_fence *fence = NULL;
Christian Königf2ba57b2013-04-08 12:41:29 +02003653 int r;
3654
Christian Königb05e9e42013-04-19 16:14:19 +02003655 r = radeon_set_uvd_clocks(rdev, 53300, 40000);
3656 if (r) {
3657 DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
3658 return r;
3659 }
3660
Christian Königf2ba57b2013-04-08 12:41:29 +02003661 r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
3662 if (r) {
3663 DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003664 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003665 }
3666
3667 r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
3668 if (r) {
3669 DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003670 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003671 }
3672
3673 r = radeon_fence_wait(fence, false);
3674 if (r) {
3675 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003676 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003677 }
3678 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
Christian Königb05e9e42013-04-19 16:14:19 +02003679error:
Christian Königf2ba57b2013-04-08 12:41:29 +02003680 radeon_fence_unref(&fence);
Christian Königb05e9e42013-04-19 16:14:19 +02003681 radeon_set_uvd_clocks(rdev, 0, 0);
Christian Königf2ba57b2013-04-08 12:41:29 +02003682 return r;
3683}
3684
Alex Deucher4d756582012-09-27 15:08:35 -04003685/**
3686 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3687 *
3688 * @rdev: radeon_device pointer
3689 * @ib: IB object to schedule
3690 *
3691 * Schedule an IB in the DMA ring (r6xx-r7xx).
3692 */
3693void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3694{
3695 struct radeon_ring *ring = &rdev->ring[ib->ring];
3696
3697 if (rdev->wb.enabled) {
3698 u32 next_rptr = ring->wptr + 4;
3699 while ((next_rptr & 7) != 5)
3700 next_rptr++;
3701 next_rptr += 3;
3702 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3703 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3704 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3705 radeon_ring_write(ring, next_rptr);
3706 }
3707
3708 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3709 * Pad as necessary with NOPs.
3710 */
3711 while ((ring->wptr & 7) != 5)
3712 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3713 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3714 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3715 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3716
3717}
3718
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003719/*
3720 * Interrupts
3721 *
3722 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3723 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3724 * writing to the ring and the GPU consuming, the GPU writes to the ring
3725 * and host consumes. As the host irq handler processes interrupts, it
3726 * increments the rptr. When the rptr catches up with the wptr, all the
3727 * current interrupts have been processed.
3728 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003729
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003730void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3731{
3732 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003733
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003734 /* Align ring size */
3735 rb_bufsz = drm_order(ring_size / 4);
3736 ring_size = (1 << rb_bufsz) * 4;
3737 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003738 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3739 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003740}
3741
Alex Deucher25a857f2012-03-20 17:18:22 -04003742int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003743{
3744 int r;
3745
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003746 /* Allocate ring buffer */
3747 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003748 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003749 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003750 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003751 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003752 if (r) {
3753 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3754 return r;
3755 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003756 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3757 if (unlikely(r != 0))
3758 return r;
3759 r = radeon_bo_pin(rdev->ih.ring_obj,
3760 RADEON_GEM_DOMAIN_GTT,
3761 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003762 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003763 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003764 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3765 return r;
3766 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003767 r = radeon_bo_kmap(rdev->ih.ring_obj,
3768 (void **)&rdev->ih.ring);
3769 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003770 if (r) {
3771 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3772 return r;
3773 }
3774 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003775 return 0;
3776}
3777
Alex Deucher25a857f2012-03-20 17:18:22 -04003778void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003779{
Jerome Glisse4c788672009-11-20 14:29:23 +01003780 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003781 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003782 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3783 if (likely(r == 0)) {
3784 radeon_bo_kunmap(rdev->ih.ring_obj);
3785 radeon_bo_unpin(rdev->ih.ring_obj);
3786 radeon_bo_unreserve(rdev->ih.ring_obj);
3787 }
3788 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003789 rdev->ih.ring = NULL;
3790 rdev->ih.ring_obj = NULL;
3791 }
3792}
3793
Alex Deucher45f9a392010-03-24 13:55:51 -04003794void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003795{
3796
Alex Deucher45f9a392010-03-24 13:55:51 -04003797 if ((rdev->family >= CHIP_RV770) &&
3798 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003799 /* r7xx asics need to soft reset RLC before halting */
3800 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3801 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003802 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003803 WREG32(SRBM_SOFT_RESET, 0);
3804 RREG32(SRBM_SOFT_RESET);
3805 }
3806
3807 WREG32(RLC_CNTL, 0);
3808}
3809
3810static void r600_rlc_start(struct radeon_device *rdev)
3811{
3812 WREG32(RLC_CNTL, RLC_ENABLE);
3813}
3814
3815static int r600_rlc_init(struct radeon_device *rdev)
3816{
3817 u32 i;
3818 const __be32 *fw_data;
3819
3820 if (!rdev->rlc_fw)
3821 return -EINVAL;
3822
3823 r600_rlc_stop(rdev);
3824
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003825 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003826
3827 if (rdev->family == CHIP_ARUBA) {
3828 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
3829 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
3830 }
3831 if (rdev->family <= CHIP_CAYMAN) {
3832 WREG32(RLC_HB_BASE, 0);
3833 WREG32(RLC_HB_RPTR, 0);
3834 WREG32(RLC_HB_WPTR, 0);
3835 }
Alex Deucher12727802011-03-02 20:07:32 -05003836 if (rdev->family <= CHIP_CAICOS) {
3837 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3838 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3839 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003840 WREG32(RLC_MC_CNTL, 0);
3841 WREG32(RLC_UCODE_CNTL, 0);
3842
3843 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04003844 if (rdev->family >= CHIP_ARUBA) {
3845 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
3846 WREG32(RLC_UCODE_ADDR, i);
3847 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3848 }
3849 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05003850 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
3851 WREG32(RLC_UCODE_ADDR, i);
3852 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3853 }
3854 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04003855 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
3856 WREG32(RLC_UCODE_ADDR, i);
3857 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3858 }
3859 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003860 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3861 WREG32(RLC_UCODE_ADDR, i);
3862 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3863 }
3864 } else {
3865 for (i = 0; i < RLC_UCODE_SIZE; i++) {
3866 WREG32(RLC_UCODE_ADDR, i);
3867 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3868 }
3869 }
3870 WREG32(RLC_UCODE_ADDR, 0);
3871
3872 r600_rlc_start(rdev);
3873
3874 return 0;
3875}
3876
3877static void r600_enable_interrupts(struct radeon_device *rdev)
3878{
3879 u32 ih_cntl = RREG32(IH_CNTL);
3880 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3881
3882 ih_cntl |= ENABLE_INTR;
3883 ih_rb_cntl |= IH_RB_ENABLE;
3884 WREG32(IH_CNTL, ih_cntl);
3885 WREG32(IH_RB_CNTL, ih_rb_cntl);
3886 rdev->ih.enabled = true;
3887}
3888
Alex Deucher45f9a392010-03-24 13:55:51 -04003889void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003890{
3891 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3892 u32 ih_cntl = RREG32(IH_CNTL);
3893
3894 ih_rb_cntl &= ~IH_RB_ENABLE;
3895 ih_cntl &= ~ENABLE_INTR;
3896 WREG32(IH_RB_CNTL, ih_rb_cntl);
3897 WREG32(IH_CNTL, ih_cntl);
3898 /* set rptr, wptr to 0 */
3899 WREG32(IH_RB_RPTR, 0);
3900 WREG32(IH_RB_WPTR, 0);
3901 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003902 rdev->ih.rptr = 0;
3903}
3904
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003905static void r600_disable_interrupt_state(struct radeon_device *rdev)
3906{
3907 u32 tmp;
3908
Alex Deucher3555e532010-10-08 12:09:12 -04003909 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003910 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3911 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003912 WREG32(GRBM_INT_CNTL, 0);
3913 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003914 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3915 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003916 if (ASIC_IS_DCE3(rdev)) {
3917 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3918 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3919 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3920 WREG32(DC_HPD1_INT_CONTROL, tmp);
3921 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3922 WREG32(DC_HPD2_INT_CONTROL, tmp);
3923 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3924 WREG32(DC_HPD3_INT_CONTROL, tmp);
3925 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3926 WREG32(DC_HPD4_INT_CONTROL, tmp);
3927 if (ASIC_IS_DCE32(rdev)) {
3928 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003929 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003930 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003931 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003932 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3933 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3934 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3935 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003936 } else {
3937 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3938 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3939 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3940 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003941 }
3942 } else {
3943 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3944 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3945 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003946 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003947 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003948 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003949 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003950 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003951 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3952 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3953 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3954 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003955 }
3956}
3957
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003958int r600_irq_init(struct radeon_device *rdev)
3959{
3960 int ret = 0;
3961 int rb_bufsz;
3962 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3963
3964 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003965 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003966 if (ret)
3967 return ret;
3968
3969 /* disable irqs */
3970 r600_disable_interrupts(rdev);
3971
3972 /* init rlc */
3973 ret = r600_rlc_init(rdev);
3974 if (ret) {
3975 r600_ih_ring_fini(rdev);
3976 return ret;
3977 }
3978
3979 /* setup interrupt control */
3980 /* set dummy read address to ring address */
3981 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3982 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3983 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3984 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3985 */
3986 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3987 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3988 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3989 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3990
3991 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3992 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3993
3994 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3995 IH_WPTR_OVERFLOW_CLEAR |
3996 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003997
3998 if (rdev->wb.enabled)
3999 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
4000
4001 /* set the writeback address whether it's enabled or not */
4002 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
4003 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004004
4005 WREG32(IH_RB_CNTL, ih_rb_cntl);
4006
4007 /* set rptr, wptr to 0 */
4008 WREG32(IH_RB_RPTR, 0);
4009 WREG32(IH_RB_WPTR, 0);
4010
4011 /* Default settings for IH_CNTL (disabled at first) */
4012 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
4013 /* RPTR_REARM only works if msi's are enabled */
4014 if (rdev->msi_enabled)
4015 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004016 WREG32(IH_CNTL, ih_cntl);
4017
4018 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04004019 if (rdev->family >= CHIP_CEDAR)
4020 evergreen_disable_interrupt_state(rdev);
4021 else
4022 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004023
Dave Airlie20998102012-04-03 11:53:05 +01004024 /* at this point everything should be setup correctly to enable master */
4025 pci_set_master(rdev->pdev);
4026
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004027 /* enable irqs */
4028 r600_enable_interrupts(rdev);
4029
4030 return ret;
4031}
4032
Jerome Glisse0c452492010-01-15 14:44:37 +01004033void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004034{
Alex Deucher45f9a392010-03-24 13:55:51 -04004035 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004036 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01004037}
4038
4039void r600_irq_fini(struct radeon_device *rdev)
4040{
4041 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004042 r600_ih_ring_fini(rdev);
4043}
4044
4045int r600_irq_set(struct radeon_device *rdev)
4046{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004047 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
4048 u32 mode_int = 0;
4049 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04004050 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004051 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05004052 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04004053 u32 dma_cntl;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004054
Jerome Glisse003e69f2010-01-07 15:39:14 +01004055 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00004056 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01004057 return -EINVAL;
4058 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004059 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004060 if (!rdev->ih.enabled) {
4061 r600_disable_interrupts(rdev);
4062 /* force the active interrupt state to all disabled */
4063 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004064 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004065 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004066
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004067 if (ASIC_IS_DCE3(rdev)) {
4068 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4069 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4070 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
4071 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
4072 if (ASIC_IS_DCE32(rdev)) {
4073 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
4074 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004075 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4076 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04004077 } else {
4078 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4079 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004080 }
4081 } else {
4082 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4083 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4084 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04004085 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4086 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004087 }
Alex Deucher4d756582012-09-27 15:08:35 -04004088 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004089
Christian Koenig736fc372012-05-17 19:52:00 +02004090 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004091 DRM_DEBUG("r600_irq_set: sw int\n");
4092 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04004093 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004094 }
Alex Deucher4d756582012-09-27 15:08:35 -04004095
4096 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
4097 DRM_DEBUG("r600_irq_set: sw int dma\n");
4098 dma_cntl |= TRAP_ENABLE;
4099 }
4100
Alex Deucher6f34be52010-11-21 10:59:01 -05004101 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004102 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004103 DRM_DEBUG("r600_irq_set: vblank 0\n");
4104 mode_int |= D1MODE_VBLANK_INT_MASK;
4105 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004106 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004107 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004108 DRM_DEBUG("r600_irq_set: vblank 1\n");
4109 mode_int |= D2MODE_VBLANK_INT_MASK;
4110 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004111 if (rdev->irq.hpd[0]) {
4112 DRM_DEBUG("r600_irq_set: hpd 1\n");
4113 hpd1 |= DC_HPDx_INT_EN;
4114 }
4115 if (rdev->irq.hpd[1]) {
4116 DRM_DEBUG("r600_irq_set: hpd 2\n");
4117 hpd2 |= DC_HPDx_INT_EN;
4118 }
4119 if (rdev->irq.hpd[2]) {
4120 DRM_DEBUG("r600_irq_set: hpd 3\n");
4121 hpd3 |= DC_HPDx_INT_EN;
4122 }
4123 if (rdev->irq.hpd[3]) {
4124 DRM_DEBUG("r600_irq_set: hpd 4\n");
4125 hpd4 |= DC_HPDx_INT_EN;
4126 }
4127 if (rdev->irq.hpd[4]) {
4128 DRM_DEBUG("r600_irq_set: hpd 5\n");
4129 hpd5 |= DC_HPDx_INT_EN;
4130 }
4131 if (rdev->irq.hpd[5]) {
4132 DRM_DEBUG("r600_irq_set: hpd 6\n");
4133 hpd6 |= DC_HPDx_INT_EN;
4134 }
Alex Deucherf122c612012-03-30 08:59:57 -04004135 if (rdev->irq.afmt[0]) {
4136 DRM_DEBUG("r600_irq_set: hdmi 0\n");
4137 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02004138 }
Alex Deucherf122c612012-03-30 08:59:57 -04004139 if (rdev->irq.afmt[1]) {
4140 DRM_DEBUG("r600_irq_set: hdmi 0\n");
4141 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02004142 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004143
4144 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04004145 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004146 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05004147 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
4148 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04004149 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004150 if (ASIC_IS_DCE3(rdev)) {
4151 WREG32(DC_HPD1_INT_CONTROL, hpd1);
4152 WREG32(DC_HPD2_INT_CONTROL, hpd2);
4153 WREG32(DC_HPD3_INT_CONTROL, hpd3);
4154 WREG32(DC_HPD4_INT_CONTROL, hpd4);
4155 if (ASIC_IS_DCE32(rdev)) {
4156 WREG32(DC_HPD5_INT_CONTROL, hpd5);
4157 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004158 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
4159 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04004160 } else {
4161 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
4162 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004163 }
4164 } else {
4165 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
4166 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
4167 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04004168 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
4169 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004170 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004171
4172 return 0;
4173}
4174
Andi Kleence580fa2011-10-13 16:08:47 -07004175static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004176{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004177 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004178
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004179 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004180 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
4181 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
4182 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04004183 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004184 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
4185 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04004186 } else {
4187 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
4188 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
4189 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004190 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05004191 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
4192 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
4193 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004194 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
4195 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004196 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004197 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
4198 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004199
Alex Deucher6f34be52010-11-21 10:59:01 -05004200 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
4201 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
4202 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
4203 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
4204 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004205 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004206 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004207 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004208 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004209 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004210 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004211 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004212 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004213 if (ASIC_IS_DCE3(rdev)) {
4214 tmp = RREG32(DC_HPD1_INT_CONTROL);
4215 tmp |= DC_HPDx_INT_ACK;
4216 WREG32(DC_HPD1_INT_CONTROL, tmp);
4217 } else {
4218 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
4219 tmp |= DC_HPDx_INT_ACK;
4220 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
4221 }
4222 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004223 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004224 if (ASIC_IS_DCE3(rdev)) {
4225 tmp = RREG32(DC_HPD2_INT_CONTROL);
4226 tmp |= DC_HPDx_INT_ACK;
4227 WREG32(DC_HPD2_INT_CONTROL, tmp);
4228 } else {
4229 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
4230 tmp |= DC_HPDx_INT_ACK;
4231 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
4232 }
4233 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004234 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004235 if (ASIC_IS_DCE3(rdev)) {
4236 tmp = RREG32(DC_HPD3_INT_CONTROL);
4237 tmp |= DC_HPDx_INT_ACK;
4238 WREG32(DC_HPD3_INT_CONTROL, tmp);
4239 } else {
4240 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
4241 tmp |= DC_HPDx_INT_ACK;
4242 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
4243 }
4244 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004245 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004246 tmp = RREG32(DC_HPD4_INT_CONTROL);
4247 tmp |= DC_HPDx_INT_ACK;
4248 WREG32(DC_HPD4_INT_CONTROL, tmp);
4249 }
4250 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004251 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004252 tmp = RREG32(DC_HPD5_INT_CONTROL);
4253 tmp |= DC_HPDx_INT_ACK;
4254 WREG32(DC_HPD5_INT_CONTROL, tmp);
4255 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004256 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004257 tmp = RREG32(DC_HPD5_INT_CONTROL);
4258 tmp |= DC_HPDx_INT_ACK;
4259 WREG32(DC_HPD6_INT_CONTROL, tmp);
4260 }
Alex Deucherf122c612012-03-30 08:59:57 -04004261 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004262 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04004263 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004264 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04004265 }
4266 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004267 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04004268 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004269 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02004270 }
4271 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04004272 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4273 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
4274 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4275 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4276 }
4277 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4278 if (ASIC_IS_DCE3(rdev)) {
4279 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
4280 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4281 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
4282 } else {
4283 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
4284 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4285 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
4286 }
Christian Koenigf2594932010-04-10 03:13:16 +02004287 }
4288 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004289}
4290
4291void r600_irq_disable(struct radeon_device *rdev)
4292{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004293 r600_disable_interrupts(rdev);
4294 /* Wait and acknowledge irq */
4295 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004296 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004297 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004298}
4299
Andi Kleence580fa2011-10-13 16:08:47 -07004300static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004301{
4302 u32 wptr, tmp;
4303
Alex Deucher724c80e2010-08-27 18:25:25 -04004304 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04004305 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04004306 else
4307 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004308
4309 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01004310 /* When a ring buffer overflow happen start parsing interrupt
4311 * from the last not overwritten vector (wptr + 16). Hopefully
4312 * this should allow us to catchup.
4313 */
4314 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
4315 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
4316 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004317 tmp = RREG32(IH_RB_CNTL);
4318 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4319 WREG32(IH_RB_CNTL, tmp);
4320 }
Jerome Glisse0c452492010-01-15 14:44:37 +01004321 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004322}
4323
4324/* r600 IV Ring
4325 * Each IV ring entry is 128 bits:
4326 * [7:0] - interrupt source id
4327 * [31:8] - reserved
4328 * [59:32] - interrupt source data
4329 * [127:60] - reserved
4330 *
4331 * The basic interrupt vector entries
4332 * are decoded as follows:
4333 * src_id src_data description
4334 * 1 0 D1 Vblank
4335 * 1 1 D1 Vline
4336 * 5 0 D2 Vblank
4337 * 5 1 D2 Vline
4338 * 19 0 FP Hot plug detection A
4339 * 19 1 FP Hot plug detection B
4340 * 19 2 DAC A auto-detection
4341 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02004342 * 21 4 HDMI block A
4343 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004344 * 176 - CP_INT RB
4345 * 177 - CP_INT IB1
4346 * 178 - CP_INT IB2
4347 * 181 - EOP Interrupt
4348 * 233 - GUI Idle
4349 *
4350 * Note, these are based on r600 and may need to be
4351 * adjusted or added to on newer asics
4352 */
4353
4354int r600_irq_process(struct radeon_device *rdev)
4355{
Dave Airlie682f1a52011-06-18 03:59:51 +00004356 u32 wptr;
4357 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004358 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05004359 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004360 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04004361 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004362
Dave Airlie682f1a52011-06-18 03:59:51 +00004363 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004364 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004365
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00004366 /* No MSIs, need a dummy read to flush PCI DMAs */
4367 if (!rdev->msi_enabled)
4368 RREG32(IH_RB_WPTR);
4369
Dave Airlie682f1a52011-06-18 03:59:51 +00004370 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02004371
4372restart_ih:
4373 /* is somebody else already processing irqs? */
4374 if (atomic_xchg(&rdev->ih.lock, 1))
4375 return IRQ_NONE;
4376
Dave Airlie682f1a52011-06-18 03:59:51 +00004377 rptr = rdev->ih.rptr;
4378 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
4379
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10004380 /* Order reading of wptr vs. reading of IH ring data */
4381 rmb();
4382
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004383 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05004384 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004385
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004386 while (rptr != wptr) {
4387 /* wptr/rptr are in bytes! */
4388 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05004389 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4390 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004391
4392 switch (src_id) {
4393 case 1: /* D1 vblank/vline */
4394 switch (src_data) {
4395 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004396 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004397 if (rdev->irq.crtc_vblank_int[0]) {
4398 drm_handle_vblank(rdev->ddev, 0);
4399 rdev->pm.vblank_sync = true;
4400 wake_up(&rdev->irq.vblank_queue);
4401 }
Christian Koenig736fc372012-05-17 19:52:00 +02004402 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004403 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05004404 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004405 DRM_DEBUG("IH: D1 vblank\n");
4406 }
4407 break;
4408 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004409 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
4410 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004411 DRM_DEBUG("IH: D1 vline\n");
4412 }
4413 break;
4414 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004415 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004416 break;
4417 }
4418 break;
4419 case 5: /* D2 vblank/vline */
4420 switch (src_data) {
4421 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004422 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004423 if (rdev->irq.crtc_vblank_int[1]) {
4424 drm_handle_vblank(rdev->ddev, 1);
4425 rdev->pm.vblank_sync = true;
4426 wake_up(&rdev->irq.vblank_queue);
4427 }
Christian Koenig736fc372012-05-17 19:52:00 +02004428 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004429 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004430 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004431 DRM_DEBUG("IH: D2 vblank\n");
4432 }
4433 break;
4434 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004435 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
4436 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004437 DRM_DEBUG("IH: D2 vline\n");
4438 }
4439 break;
4440 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004441 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004442 break;
4443 }
4444 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004445 case 19: /* HPD/DAC hotplug */
4446 switch (src_data) {
4447 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05004448 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
4449 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004450 queue_hotplug = true;
4451 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004452 }
4453 break;
4454 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05004455 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
4456 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004457 queue_hotplug = true;
4458 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004459 }
4460 break;
4461 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05004462 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
4463 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004464 queue_hotplug = true;
4465 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004466 }
4467 break;
4468 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05004469 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
4470 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004471 queue_hotplug = true;
4472 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004473 }
4474 break;
4475 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05004476 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
4477 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004478 queue_hotplug = true;
4479 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004480 }
4481 break;
4482 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05004483 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
4484 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004485 queue_hotplug = true;
4486 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004487 }
4488 break;
4489 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004490 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004491 break;
4492 }
4493 break;
Alex Deucherf122c612012-03-30 08:59:57 -04004494 case 21: /* hdmi */
4495 switch (src_data) {
4496 case 4:
4497 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4498 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4499 queue_hdmi = true;
4500 DRM_DEBUG("IH: HDMI0\n");
4501 }
4502 break;
4503 case 5:
4504 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4505 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4506 queue_hdmi = true;
4507 DRM_DEBUG("IH: HDMI1\n");
4508 }
4509 break;
4510 default:
4511 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4512 break;
4513 }
Christian Koenigf2594932010-04-10 03:13:16 +02004514 break;
Alex Deucher1dd657f2014-01-30 14:35:04 -05004515 case 124: /* UVD */
4516 DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
4517 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
4518 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004519 case 176: /* CP_INT in ring buffer */
4520 case 177: /* CP_INT in IB1 */
4521 case 178: /* CP_INT in IB2 */
4522 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004523 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004524 break;
4525 case 181: /* CP EOP event */
4526 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004527 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004528 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004529 case 224: /* DMA trap event */
4530 DRM_DEBUG("IH: DMA trap\n");
4531 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4532 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004533 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004534 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004535 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004536 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004537 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004538 break;
4539 }
4540
4541 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004542 rptr += 16;
4543 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004544 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004545 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01004546 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04004547 if (queue_hdmi)
4548 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004549 rdev->ih.rptr = rptr;
4550 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004551 atomic_set(&rdev->ih.lock, 0);
4552
4553 /* make sure wptr hasn't changed while processing */
4554 wptr = r600_get_ih_wptr(rdev);
4555 if (wptr != rptr)
4556 goto restart_ih;
4557
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004558 return IRQ_HANDLED;
4559}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004560
4561/*
4562 * Debugfs info
4563 */
4564#if defined(CONFIG_DEBUG_FS)
4565
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004566static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4567{
4568 struct drm_info_node *node = (struct drm_info_node *) m->private;
4569 struct drm_device *dev = node->minor->dev;
4570 struct radeon_device *rdev = dev->dev_private;
4571
4572 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4573 DREG32_SYS(m, rdev, VM_L2_STATUS);
4574 return 0;
4575}
4576
4577static struct drm_info_list r600_mc_info_list[] = {
4578 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004579};
4580#endif
4581
4582int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4583{
4584#if defined(CONFIG_DEBUG_FS)
4585 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4586#else
4587 return 0;
4588#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004589}
Jerome Glisse062b3892010-02-04 20:36:39 +01004590
4591/**
4592 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4593 * rdev: radeon device structure
4594 * bo: buffer object struct which userspace is waiting for idle
4595 *
4596 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4597 * through ring buffer, this leads to corruption in rendering, see
4598 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4599 * directly perform HDP flush by writing register through MMIO.
4600 */
4601void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4602{
Alex Deucher812d0462010-07-26 18:51:53 -04004603 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004604 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4605 * This seems to cause problems on some AGP cards. Just use the old
4606 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004607 */
Alex Deuchere4884592010-09-27 10:57:10 -04004608 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004609 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004610 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004611 u32 tmp;
4612
4613 WREG32(HDP_DEBUG1, 0);
4614 tmp = readl((void __iomem *)ptr);
4615 } else
4616 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004617}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004618
4619void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4620{
Alex Deucherd5445a12013-03-18 18:52:13 -04004621 u32 link_width_cntl, mask;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004622
4623 if (rdev->flags & RADEON_IS_IGP)
4624 return;
4625
4626 if (!(rdev->flags & RADEON_IS_PCIE))
4627 return;
4628
4629 /* x2 cards have a special sequence */
4630 if (ASIC_IS_X2(rdev))
4631 return;
4632
Alex Deucherd5445a12013-03-18 18:52:13 -04004633 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004634
4635 switch (lanes) {
4636 case 0:
4637 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4638 break;
4639 case 1:
4640 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4641 break;
4642 case 2:
4643 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4644 break;
4645 case 4:
4646 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4647 break;
4648 case 8:
4649 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4650 break;
4651 case 12:
Alex Deucherd5445a12013-03-18 18:52:13 -04004652 /* not actually supported */
Alex Deucher3313e3d2011-01-06 18:49:34 -05004653 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4654 break;
4655 case 16:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004656 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4657 break;
Alex Deucherd5445a12013-03-18 18:52:13 -04004658 default:
4659 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4660 return;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004661 }
4662
Alex Deucher492d2b62012-10-25 16:06:59 -04004663 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherd5445a12013-03-18 18:52:13 -04004664 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4665 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4666 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4667 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004668
Alex Deucher492d2b62012-10-25 16:06:59 -04004669 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004670}
4671
4672int r600_get_pcie_lanes(struct radeon_device *rdev)
4673{
4674 u32 link_width_cntl;
4675
4676 if (rdev->flags & RADEON_IS_IGP)
4677 return 0;
4678
4679 if (!(rdev->flags & RADEON_IS_PCIE))
4680 return 0;
4681
4682 /* x2 cards have a special sequence */
4683 if (ASIC_IS_X2(rdev))
4684 return 0;
4685
Alex Deucherd5445a12013-03-18 18:52:13 -04004686 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004687
Alex Deucher492d2b62012-10-25 16:06:59 -04004688 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004689
4690 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
Alex Deucher3313e3d2011-01-06 18:49:34 -05004691 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4692 return 1;
4693 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4694 return 2;
4695 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4696 return 4;
4697 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4698 return 8;
Alex Deucherd5445a12013-03-18 18:52:13 -04004699 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4700 /* not actually supported */
4701 return 12;
4702 case RADEON_PCIE_LC_LINK_WIDTH_X0:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004703 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4704 default:
4705 return 16;
4706 }
4707}
4708
Alex Deucher9e46a482011-01-06 18:49:35 -05004709static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4710{
4711 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4712 u16 link_cntl2;
4713
Alex Deucherd42dd572011-01-12 20:05:11 -05004714 if (radeon_pcie_gen2 == 0)
4715 return;
4716
Alex Deucher9e46a482011-01-06 18:49:35 -05004717 if (rdev->flags & RADEON_IS_IGP)
4718 return;
4719
4720 if (!(rdev->flags & RADEON_IS_PCIE))
4721 return;
4722
4723 /* x2 cards have a special sequence */
4724 if (ASIC_IS_X2(rdev))
4725 return;
4726
4727 /* only RV6xx+ chips are supported */
4728 if (rdev->family <= CHIP_R600)
4729 return;
4730
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03004731 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4732 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01004733 return;
4734
Alex Deucher492d2b62012-10-25 16:06:59 -04004735 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04004736 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4737 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4738 return;
4739 }
4740
Dave Airlie197bbb32012-06-27 08:35:54 +01004741 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4742
Alex Deucher9e46a482011-01-06 18:49:35 -05004743 /* 55 nm r6xx asics */
4744 if ((rdev->family == CHIP_RV670) ||
4745 (rdev->family == CHIP_RV620) ||
4746 (rdev->family == CHIP_RV635)) {
4747 /* advertise upconfig capability */
Alex Deucher492d2b62012-10-25 16:06:59 -04004748 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004749 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004750 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4751 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004752 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4753 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4754 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4755 LC_RECONFIG_ARC_MISSING_ESCAPE);
4756 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004757 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004758 } else {
4759 link_width_cntl |= LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004760 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004761 }
4762 }
4763
Alex Deucher492d2b62012-10-25 16:06:59 -04004764 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004765 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4766 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4767
4768 /* 55 nm r6xx asics */
4769 if ((rdev->family == CHIP_RV670) ||
4770 (rdev->family == CHIP_RV620) ||
4771 (rdev->family == CHIP_RV635)) {
4772 WREG32(MM_CFGREGS_CNTL, 0x8);
4773 link_cntl2 = RREG32(0x4088);
4774 WREG32(MM_CFGREGS_CNTL, 0);
4775 /* not supported yet */
4776 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4777 return;
4778 }
4779
4780 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4781 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4782 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4783 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4784 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
Alex Deucher492d2b62012-10-25 16:06:59 -04004785 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004786
4787 tmp = RREG32(0x541c);
4788 WREG32(0x541c, tmp | 0x8);
4789 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4790 link_cntl2 = RREG16(0x4088);
4791 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4792 link_cntl2 |= 0x2;
4793 WREG16(0x4088, link_cntl2);
4794 WREG32(MM_CFGREGS_CNTL, 0);
4795
4796 if ((rdev->family == CHIP_RV670) ||
4797 (rdev->family == CHIP_RV620) ||
4798 (rdev->family == CHIP_RV635)) {
Alex Deucher492d2b62012-10-25 16:06:59 -04004799 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004800 training_cntl &= ~LC_POINT_7_PLUS_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004801 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004802 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004803 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004804 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004805 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004806 }
4807
Alex Deucher492d2b62012-10-25 16:06:59 -04004808 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004809 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04004810 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004811
4812 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004813 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004814 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4815 if (1)
4816 link_width_cntl |= LC_UPCONFIGURE_DIS;
4817 else
4818 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004819 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004820 }
4821}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004822
4823/**
Alex Deucherd0418892013-01-24 10:35:23 -05004824 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
Marek Olšák6759a0a2012-08-09 16:34:17 +02004825 *
4826 * @rdev: radeon_device pointer
4827 *
4828 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4829 * Returns the 64 bit clock counter snapshot.
4830 */
Alex Deucherd0418892013-01-24 10:35:23 -05004831uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
Marek Olšák6759a0a2012-08-09 16:34:17 +02004832{
4833 uint64_t clock;
4834
4835 mutex_lock(&rdev->gpu_clock_mutex);
4836 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4837 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4838 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4839 mutex_unlock(&rdev->gpu_clock_mutex);
4840 return clock;
4841}