blob: 51d251c32901909d017776a6b6bf4e34570e5978 [file] [log] [blame]
Mauro Carvalho Chehab52707f92010-05-18 20:43:52 -03001/* Intel i7 core/Nehalem Memory Controller kernel module
2 *
David Sterbae7bf0682010-12-27 16:51:15 +01003 * This driver supports the memory controllers found on the Intel
Mauro Carvalho Chehab52707f92010-05-18 20:43:52 -03004 * processor families i7core, i7core 7xx/8xx, i5core, Xeon 35xx,
5 * Xeon 55xx and Xeon 56xx also known as Nehalem, Nehalem-EP, Lynnfield
6 * and Westmere-EP.
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03007 *
8 * This file may be distributed under the terms of the
9 * GNU General Public License version 2 only.
10 *
Mauro Carvalho Chehab52707f92010-05-18 20:43:52 -030011 * Copyright (c) 2009-2010 by:
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030012 * Mauro Carvalho Chehab <mchehab@redhat.com>
13 *
14 * Red Hat Inc. http://www.redhat.com
15 *
16 * Forked and adapted from the i5400_edac driver
17 *
18 * Based on the following public Intel datasheets:
19 * Intel Core i7 Processor Extreme Edition and Intel Core i7 Processor
20 * Datasheet, Volume 2:
21 * http://download.intel.com/design/processor/datashts/320835.pdf
22 * Intel Xeon Processor 5500 Series Datasheet Volume 2
23 * http://www.intel.com/Assets/PDF/datasheet/321322.pdf
24 * also available at:
25 * http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
26 */
27
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030028#include <linux/module.h>
29#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/pci_ids.h>
32#include <linux/slab.h>
Randy Dunlap3b918c12009-11-08 01:36:40 -020033#include <linux/delay.h>
Nils Carlson535e9c72011-08-08 06:21:26 -030034#include <linux/dmi.h>
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030035#include <linux/edac.h>
36#include <linux/mmzone.h>
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -030037#include <linux/smp.h>
Borislav Petkov4140c542011-07-18 11:24:46 -030038#include <asm/mce.h>
Mauro Carvalho Chehab14d2c082009-09-02 23:52:36 -030039#include <asm/processor.h>
Sedat Dilek4fad8092011-09-21 23:44:52 -030040#include <asm/div64.h>
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030041
42#include "edac_core.h"
43
Mauro Carvalho Chehab18c29002010-08-10 18:33:27 -030044/* Static vars */
45static LIST_HEAD(i7core_edac_list);
46static DEFINE_MUTEX(i7core_edac_lock);
47static int probed;
48
Mauro Carvalho Chehab54a08ab2010-08-19 15:51:00 -030049static int use_pci_fixup;
50module_param(use_pci_fixup, int, 0444);
51MODULE_PARM_DESC(use_pci_fixup, "Enable PCI fixup to seek for hidden devices");
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030052/*
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -030053 * This is used for Nehalem-EP and Nehalem-EX devices, where the non-core
54 * registers start at bus 255, and are not reported by BIOS.
55 * We currently find devices with only 2 sockets. In order to support more QPI
56 * Quick Path Interconnect, just increment this number.
57 */
58#define MAX_SOCKET_BUSES 2
59
60
61/*
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030062 * Alter this version for the module when modifications are made
63 */
Michal Marek152ba392011-04-01 12:41:20 +020064#define I7CORE_REVISION " Ver: 1.0.0"
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030065#define EDAC_MOD_STR "i7core_edac"
66
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030067/*
68 * Debug macros
69 */
70#define i7core_printk(level, fmt, arg...) \
71 edac_printk(level, "i7core", fmt, ##arg)
72
73#define i7core_mc_printk(mci, level, fmt, arg...) \
74 edac_mc_chipset_printk(mci, level, "i7core", fmt, ##arg)
75
76/*
77 * i7core Memory Controller Registers
78 */
79
Mauro Carvalho Chehabe9bd2e72009-07-09 22:14:35 -030080 /* OFFSETS for Device 0 Function 0 */
81
82#define MC_CFG_CONTROL 0x90
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -030083 #define MC_CFG_UNLOCK 0x02
84 #define MC_CFG_LOCK 0x00
Mauro Carvalho Chehabe9bd2e72009-07-09 22:14:35 -030085
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030086 /* OFFSETS for Device 3 Function 0 */
87
88#define MC_CONTROL 0x48
89#define MC_STATUS 0x4c
90#define MC_MAX_DOD 0x64
91
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -030092/*
93 * OFFSETS for Device 3 Function 4, as inicated on Xeon 5500 datasheet:
94 * http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
95 */
96
97#define MC_TEST_ERR_RCV1 0x60
98 #define DIMM2_COR_ERR(r) ((r) & 0x7fff)
99
100#define MC_TEST_ERR_RCV0 0x64
101 #define DIMM1_COR_ERR(r) (((r) >> 16) & 0x7fff)
102 #define DIMM0_COR_ERR(r) ((r) & 0x7fff)
103
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300104/* OFFSETS for Device 3 Function 2, as inicated on Xeon 5500 datasheet */
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -0300105#define MC_SSRCONTROL 0x48
106 #define SSR_MODE_DISABLE 0x00
107 #define SSR_MODE_ENABLE 0x01
108 #define SSR_MODE_MASK 0x03
109
110#define MC_SCRUB_CONTROL 0x4c
111 #define STARTSCRUB (1 << 24)
Nils Carlson535e9c72011-08-08 06:21:26 -0300112 #define SCRUBINTERVAL_MASK 0xffffff
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -0300113
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300114#define MC_COR_ECC_CNT_0 0x80
115#define MC_COR_ECC_CNT_1 0x84
116#define MC_COR_ECC_CNT_2 0x88
117#define MC_COR_ECC_CNT_3 0x8c
118#define MC_COR_ECC_CNT_4 0x90
119#define MC_COR_ECC_CNT_5 0x94
120
121#define DIMM_TOP_COR_ERR(r) (((r) >> 16) & 0x7fff)
122#define DIMM_BOT_COR_ERR(r) ((r) & 0x7fff)
123
124
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300125 /* OFFSETS for Devices 4,5 and 6 Function 0 */
126
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300127#define MC_CHANNEL_DIMM_INIT_PARAMS 0x58
128 #define THREE_DIMMS_PRESENT (1 << 24)
129 #define SINGLE_QUAD_RANK_PRESENT (1 << 23)
130 #define QUAD_RANK_PRESENT (1 << 22)
131 #define REGISTERED_DIMM (1 << 15)
132
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300133#define MC_CHANNEL_MAPPER 0x60
134 #define RDLCH(r, ch) ((((r) >> (3 + (ch * 6))) & 0x07) - 1)
135 #define WRLCH(r, ch) ((((r) >> (ch * 6)) & 0x07) - 1)
136
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300137#define MC_CHANNEL_RANK_PRESENT 0x7c
138 #define RANK_PRESENT_MASK 0xffff
139
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300140#define MC_CHANNEL_ADDR_MATCH 0xf0
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300141#define MC_CHANNEL_ERROR_MASK 0xf8
142#define MC_CHANNEL_ERROR_INJECT 0xfc
143 #define INJECT_ADDR_PARITY 0x10
144 #define INJECT_ECC 0x08
145 #define MASK_CACHELINE 0x06
146 #define MASK_FULL_CACHELINE 0x06
147 #define MASK_MSB32_CACHELINE 0x04
148 #define MASK_LSB32_CACHELINE 0x02
149 #define NO_MASK_CACHELINE 0x00
150 #define REPEAT_EN 0x01
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300151
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300152 /* OFFSETS for Devices 4,5 and 6 Function 1 */
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -0300153
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300154#define MC_DOD_CH_DIMM0 0x48
155#define MC_DOD_CH_DIMM1 0x4c
156#define MC_DOD_CH_DIMM2 0x50
157 #define RANKOFFSET_MASK ((1 << 12) | (1 << 11) | (1 << 10))
158 #define RANKOFFSET(x) ((x & RANKOFFSET_MASK) >> 10)
159 #define DIMM_PRESENT_MASK (1 << 9)
160 #define DIMM_PRESENT(x) (((x) & DIMM_PRESENT_MASK) >> 9)
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300161 #define MC_DOD_NUMBANK_MASK ((1 << 8) | (1 << 7))
162 #define MC_DOD_NUMBANK(x) (((x) & MC_DOD_NUMBANK_MASK) >> 7)
163 #define MC_DOD_NUMRANK_MASK ((1 << 6) | (1 << 5))
164 #define MC_DOD_NUMRANK(x) (((x) & MC_DOD_NUMRANK_MASK) >> 5)
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300165 #define MC_DOD_NUMROW_MASK ((1 << 4) | (1 << 3) | (1 << 2))
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300166 #define MC_DOD_NUMROW(x) (((x) & MC_DOD_NUMROW_MASK) >> 2)
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300167 #define MC_DOD_NUMCOL_MASK 3
168 #define MC_DOD_NUMCOL(x) ((x) & MC_DOD_NUMCOL_MASK)
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300169
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300170#define MC_RANK_PRESENT 0x7c
171
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300172#define MC_SAG_CH_0 0x80
173#define MC_SAG_CH_1 0x84
174#define MC_SAG_CH_2 0x88
175#define MC_SAG_CH_3 0x8c
176#define MC_SAG_CH_4 0x90
177#define MC_SAG_CH_5 0x94
178#define MC_SAG_CH_6 0x98
179#define MC_SAG_CH_7 0x9c
180
181#define MC_RIR_LIMIT_CH_0 0x40
182#define MC_RIR_LIMIT_CH_1 0x44
183#define MC_RIR_LIMIT_CH_2 0x48
184#define MC_RIR_LIMIT_CH_3 0x4C
185#define MC_RIR_LIMIT_CH_4 0x50
186#define MC_RIR_LIMIT_CH_5 0x54
187#define MC_RIR_LIMIT_CH_6 0x58
188#define MC_RIR_LIMIT_CH_7 0x5C
189#define MC_RIR_LIMIT_MASK ((1 << 10) - 1)
190
191#define MC_RIR_WAY_CH 0x80
192 #define MC_RIR_WAY_OFFSET_MASK (((1 << 14) - 1) & ~0x7)
193 #define MC_RIR_WAY_RANK_MASK 0x7
194
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300195/*
196 * i7core structs
197 */
198
199#define NUM_CHANS 3
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -0300200#define MAX_DIMMS 3 /* Max DIMMS per channel */
201#define MAX_MCR_FUNC 4
202#define MAX_CHAN_FUNC 3
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300203
204struct i7core_info {
205 u32 mc_control;
206 u32 mc_status;
207 u32 max_dod;
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300208 u32 ch_map;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300209};
210
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300211
212struct i7core_inject {
213 int enable;
214
215 u32 section;
216 u32 type;
217 u32 eccmask;
218
219 /* Error address mask */
220 int channel, dimm, rank, bank, page, col;
221};
222
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300223struct i7core_channel {
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -0300224 u32 ranks;
225 u32 dimms;
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300226};
227
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300228struct pci_id_descr {
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300229 int dev;
230 int func;
231 int dev_id;
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -0300232 int optional;
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300233};
234
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300235struct pci_id_table {
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300236 const struct pci_id_descr *descr;
237 int n_devs;
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300238};
239
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300240struct i7core_dev {
241 struct list_head list;
242 u8 socket;
243 struct pci_dev **pdev;
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -0300244 int n_devs;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300245 struct mem_ctl_info *mci;
246};
247
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300248struct i7core_pvt {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300249 struct pci_dev *pci_noncore;
250 struct pci_dev *pci_mcr[MAX_MCR_FUNC + 1];
251 struct pci_dev *pci_ch[NUM_CHANS][MAX_CHAN_FUNC + 1];
252
253 struct i7core_dev *i7core_dev;
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300254
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300255 struct i7core_info info;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300256 struct i7core_inject inject;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300257 struct i7core_channel channel[NUM_CHANS];
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300258
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300259 int ce_count_available;
260 int csrow_map[NUM_CHANS][MAX_DIMMS];
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300261
262 /* ECC corrected errors counts per udimm */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300263 unsigned long udimm_ce_count[MAX_DIMMS];
264 int udimm_last_ce_count[MAX_DIMMS];
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300265 /* ECC corrected errors counts per rdimm */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300266 unsigned long rdimm_ce_count[NUM_CHANS][MAX_DIMMS];
267 int rdimm_last_ce_count[NUM_CHANS][MAX_DIMMS];
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -0300268
Mauro Carvalho Chehab27100db2011-08-04 21:35:27 -0300269 bool is_registered, enable_scrub;
Mauro Carvalho Chehab14d2c082009-09-02 23:52:36 -0300270
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -0300271 /* Fifo double buffers */
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -0300272 struct mce mce_entry[MCE_LOG_LEN];
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -0300273 struct mce mce_outentry[MCE_LOG_LEN];
274
275 /* Fifo in/out counters */
276 unsigned mce_in, mce_out;
277
278 /* Count indicator to show errors not got */
279 unsigned mce_overrun;
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -0300280
Nils Carlson535e9c72011-08-08 06:21:26 -0300281 /* DCLK Frequency used for computing scrub rate */
282 int dclk_freq;
283
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -0300284 /* Struct to control EDAC polling */
285 struct edac_pci_ctl_info *i7core_pci;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300286};
287
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300288#define PCI_DESCR(device, function, device_id) \
289 .dev = (device), \
290 .func = (function), \
291 .dev_id = (device_id)
292
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300293static const struct pci_id_descr pci_dev_descr_i7core_nehalem[] = {
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300294 /* Memory controller */
295 { PCI_DESCR(3, 0, PCI_DEVICE_ID_INTEL_I7_MCR) },
296 { PCI_DESCR(3, 1, PCI_DEVICE_ID_INTEL_I7_MC_TAD) },
Mauro Carvalho Chehab224e8712011-03-17 17:02:59 -0300297 /* Exists only for RDIMM */
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -0300298 { PCI_DESCR(3, 2, PCI_DEVICE_ID_INTEL_I7_MC_RAS), .optional = 1 },
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300299 { PCI_DESCR(3, 4, PCI_DEVICE_ID_INTEL_I7_MC_TEST) },
300
301 /* Channel 0 */
302 { PCI_DESCR(4, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH0_CTRL) },
303 { PCI_DESCR(4, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH0_ADDR) },
304 { PCI_DESCR(4, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH0_RANK) },
305 { PCI_DESCR(4, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH0_TC) },
306
307 /* Channel 1 */
308 { PCI_DESCR(5, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH1_CTRL) },
309 { PCI_DESCR(5, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH1_ADDR) },
310 { PCI_DESCR(5, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH1_RANK) },
311 { PCI_DESCR(5, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH1_TC) },
312
313 /* Channel 2 */
314 { PCI_DESCR(6, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH2_CTRL) },
315 { PCI_DESCR(6, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH2_ADDR) },
316 { PCI_DESCR(6, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH2_RANK) },
317 { PCI_DESCR(6, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH2_TC) },
Mauro Carvalho Chehab224e8712011-03-17 17:02:59 -0300318
319 /* Generic Non-core registers */
320 /*
321 * This is the PCI device on i7core and on Xeon 35xx (8086:2c41)
322 * On Xeon 55xx, however, it has a different id (8086:2c40). So,
323 * the probing code needs to test for the other address in case of
324 * failure of this one
325 */
326 { PCI_DESCR(0, 0, PCI_DEVICE_ID_INTEL_I7_NONCORE) },
327
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300328};
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300329
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300330static const struct pci_id_descr pci_dev_descr_lynnfield[] = {
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -0300331 { PCI_DESCR( 3, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MCR) },
332 { PCI_DESCR( 3, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_TAD) },
333 { PCI_DESCR( 3, 4, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_TEST) },
334
335 { PCI_DESCR( 4, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_CTRL) },
336 { PCI_DESCR( 4, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_ADDR) },
337 { PCI_DESCR( 4, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_RANK) },
338 { PCI_DESCR( 4, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_TC) },
339
Mauro Carvalho Chehab508fa172009-10-14 13:44:37 -0300340 { PCI_DESCR( 5, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_CTRL) },
341 { PCI_DESCR( 5, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_ADDR) },
342 { PCI_DESCR( 5, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_RANK) },
343 { PCI_DESCR( 5, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_TC) },
Mauro Carvalho Chehab224e8712011-03-17 17:02:59 -0300344
345 /*
346 * This is the PCI device has an alternate address on some
347 * processors like Core i7 860
348 */
349 { PCI_DESCR( 0, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE) },
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -0300350};
351
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300352static const struct pci_id_descr pci_dev_descr_i7core_westmere[] = {
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300353 /* Memory controller */
354 { PCI_DESCR(3, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MCR_REV2) },
355 { PCI_DESCR(3, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_TAD_REV2) },
356 /* Exists only for RDIMM */
357 { PCI_DESCR(3, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_RAS_REV2), .optional = 1 },
358 { PCI_DESCR(3, 4, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_TEST_REV2) },
359
360 /* Channel 0 */
361 { PCI_DESCR(4, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_CTRL_REV2) },
362 { PCI_DESCR(4, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_ADDR_REV2) },
363 { PCI_DESCR(4, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_RANK_REV2) },
364 { PCI_DESCR(4, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_TC_REV2) },
365
366 /* Channel 1 */
367 { PCI_DESCR(5, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_CTRL_REV2) },
368 { PCI_DESCR(5, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_ADDR_REV2) },
369 { PCI_DESCR(5, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_RANK_REV2) },
370 { PCI_DESCR(5, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_TC_REV2) },
371
372 /* Channel 2 */
373 { PCI_DESCR(6, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH2_CTRL_REV2) },
374 { PCI_DESCR(6, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH2_ADDR_REV2) },
375 { PCI_DESCR(6, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH2_RANK_REV2) },
376 { PCI_DESCR(6, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH2_TC_REV2) },
Mauro Carvalho Chehab224e8712011-03-17 17:02:59 -0300377
378 /* Generic Non-core registers */
379 { PCI_DESCR(0, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE_REV2) },
380
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300381};
382
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300383#define PCI_ID_TABLE_ENTRY(A) { .descr=A, .n_devs = ARRAY_SIZE(A) }
384static const struct pci_id_table pci_dev_table[] = {
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300385 PCI_ID_TABLE_ENTRY(pci_dev_descr_i7core_nehalem),
386 PCI_ID_TABLE_ENTRY(pci_dev_descr_lynnfield),
387 PCI_ID_TABLE_ENTRY(pci_dev_descr_i7core_westmere),
Mauro Carvalho Chehab3c52cc52010-10-24 11:12:28 -0200388 {0,} /* 0 terminated list. */
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300389};
390
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300391/*
392 * pci_device_id table for which devices we are looking for
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300393 */
394static const struct pci_device_id i7core_pci_tbl[] __devinitdata = {
Mauro Carvalho Chehabd1fd4fb2009-07-10 18:39:53 -0300395 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X58_HUB_MGMT)},
Mauro Carvalho Chehabf05da2f2009-10-14 13:31:06 -0300396 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNNFIELD_QPI_LINK0)},
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300397 {0,} /* 0 terminated list. */
398};
399
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300400/****************************************************************************
401 Anciliary status routines
402 ****************************************************************************/
403
404 /* MC_CONTROL bits */
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300405#define CH_ACTIVE(pvt, ch) ((pvt)->info.mc_control & (1 << (8 + ch)))
406#define ECCx8(pvt) ((pvt)->info.mc_control & (1 << 1))
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300407
408 /* MC_STATUS bits */
Keith Mannthey61053fd2009-09-02 23:46:59 -0300409#define ECC_ENABLED(pvt) ((pvt)->info.mc_status & (1 << 4))
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300410#define CH_DISABLED(pvt, ch) ((pvt)->info.mc_status & (1 << ch))
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300411
412 /* MC_MAX_DOD read functions */
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300413static inline int numdimms(u32 dimms)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300414{
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300415 return (dimms & 0x3) + 1;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300416}
417
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300418static inline int numrank(u32 rank)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300419{
420 static int ranks[4] = { 1, 2, 4, -EINVAL };
421
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300422 return ranks[rank & 0x3];
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300423}
424
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300425static inline int numbank(u32 bank)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300426{
427 static int banks[4] = { 4, 8, 16, -EINVAL };
428
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300429 return banks[bank & 0x3];
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300430}
431
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300432static inline int numrow(u32 row)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300433{
434 static int rows[8] = {
435 1 << 12, 1 << 13, 1 << 14, 1 << 15,
436 1 << 16, -EINVAL, -EINVAL, -EINVAL,
437 };
438
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300439 return rows[row & 0x7];
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300440}
441
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300442static inline int numcol(u32 col)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300443{
444 static int cols[8] = {
445 1 << 10, 1 << 11, 1 << 12, -EINVAL,
446 };
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300447 return cols[col & 0x3];
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300448}
449
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300450static struct i7core_dev *get_i7core_dev(u8 socket)
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300451{
452 struct i7core_dev *i7core_dev;
453
454 list_for_each_entry(i7core_dev, &i7core_edac_list, list) {
455 if (i7core_dev->socket == socket)
456 return i7core_dev;
457 }
458
459 return NULL;
460}
461
Hidetoshi Seto848b2f72010-08-20 04:24:44 -0300462static struct i7core_dev *alloc_i7core_dev(u8 socket,
463 const struct pci_id_table *table)
464{
465 struct i7core_dev *i7core_dev;
466
467 i7core_dev = kzalloc(sizeof(*i7core_dev), GFP_KERNEL);
468 if (!i7core_dev)
469 return NULL;
470
471 i7core_dev->pdev = kzalloc(sizeof(*i7core_dev->pdev) * table->n_devs,
472 GFP_KERNEL);
473 if (!i7core_dev->pdev) {
474 kfree(i7core_dev);
475 return NULL;
476 }
477
478 i7core_dev->socket = socket;
479 i7core_dev->n_devs = table->n_devs;
480 list_add_tail(&i7core_dev->list, &i7core_edac_list);
481
482 return i7core_dev;
483}
484
Hidetoshi Seto2aa9be42010-08-20 04:25:00 -0300485static void free_i7core_dev(struct i7core_dev *i7core_dev)
486{
487 list_del(&i7core_dev->list);
488 kfree(i7core_dev->pdev);
489 kfree(i7core_dev);
490}
491
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300492/****************************************************************************
493 Memory check routines
494 ****************************************************************************/
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300495static struct pci_dev *get_pdev_slot_func(u8 socket, unsigned slot,
496 unsigned func)
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300497{
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300498 struct i7core_dev *i7core_dev = get_i7core_dev(socket);
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300499 int i;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300500
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300501 if (!i7core_dev)
502 return NULL;
503
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -0300504 for (i = 0; i < i7core_dev->n_devs; i++) {
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300505 if (!i7core_dev->pdev[i])
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300506 continue;
507
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300508 if (PCI_SLOT(i7core_dev->pdev[i]->devfn) == slot &&
509 PCI_FUNC(i7core_dev->pdev[i]->devfn) == func) {
510 return i7core_dev->pdev[i];
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300511 }
512 }
513
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300514 return NULL;
515}
516
Mauro Carvalho Chehabec6df242009-07-18 10:44:30 -0300517/**
518 * i7core_get_active_channels() - gets the number of channels and csrows
519 * @socket: Quick Path Interconnect socket
520 * @channels: Number of channels that will be returned
521 * @csrows: Number of csrows found
522 *
523 * Since EDAC core needs to know in advance the number of available channels
524 * and csrows, in order to allocate memory for csrows/channels, it is needed
525 * to run two similar steps. At the first step, implemented on this function,
526 * it checks the number of csrows/channels present at one socket.
527 * this is used in order to properly allocate the size of mci components.
528 *
529 * It should be noticed that none of the current available datasheets explain
530 * or even mention how csrows are seen by the memory controller. So, we need
531 * to add a fake description for csrows.
532 * So, this driver is attributing one DIMM memory for one csrow.
533 */
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300534static int i7core_get_active_channels(const u8 socket, unsigned *channels,
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300535 unsigned *csrows)
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300536{
537 struct pci_dev *pdev = NULL;
538 int i, j;
539 u32 status, control;
540
541 *channels = 0;
542 *csrows = 0;
543
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300544 pdev = get_pdev_slot_func(socket, 3, 0);
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -0300545 if (!pdev) {
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300546 i7core_printk(KERN_ERR, "Couldn't find socket %d fn 3.0!!!\n",
547 socket);
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300548 return -ENODEV;
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -0300549 }
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300550
551 /* Device 3 function 0 reads */
552 pci_read_config_dword(pdev, MC_STATUS, &status);
553 pci_read_config_dword(pdev, MC_CONTROL, &control);
554
555 for (i = 0; i < NUM_CHANS; i++) {
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300556 u32 dimm_dod[3];
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300557 /* Check if the channel is active */
558 if (!(control & (1 << (8 + i))))
559 continue;
560
561 /* Check if the channel is disabled */
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300562 if (status & (1 << i))
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300563 continue;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300564
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300565 pdev = get_pdev_slot_func(socket, i + 4, 1);
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300566 if (!pdev) {
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300567 i7core_printk(KERN_ERR, "Couldn't find socket %d "
568 "fn %d.%d!!!\n",
569 socket, i + 4, 1);
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300570 return -ENODEV;
571 }
572 /* Devices 4-6 function 1 */
573 pci_read_config_dword(pdev,
574 MC_DOD_CH_DIMM0, &dimm_dod[0]);
575 pci_read_config_dword(pdev,
576 MC_DOD_CH_DIMM1, &dimm_dod[1]);
577 pci_read_config_dword(pdev,
578 MC_DOD_CH_DIMM2, &dimm_dod[2]);
579
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300580 (*channels)++;
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300581
582 for (j = 0; j < 3; j++) {
583 if (!DIMM_PRESENT(dimm_dod[j]))
584 continue;
585 (*csrows)++;
586 }
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300587 }
588
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -0300589 debugf0("Number of active channels on socket %d: %d\n",
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300590 socket, *channels);
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300591
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300592 return 0;
593}
594
Hidetoshi Seto2e5185f2010-08-20 04:32:56 -0300595static int get_dimm_config(const struct mem_ctl_info *mci)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300596{
597 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300598 struct csrow_info *csr;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300599 struct pci_dev *pdev;
Mauro Carvalho Chehabba6c5c62009-07-15 09:02:32 -0300600 int i, j;
Hidetoshi Seto2e5185f2010-08-20 04:32:56 -0300601 int csrow = 0;
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300602 unsigned long last_page = 0;
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300603 enum edac_type mode;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300604 enum mem_type mtype;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300605
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300606 /* Get data from the MC register, function 0 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300607 pdev = pvt->pci_mcr[0];
Mauro Carvalho Chehab7dd69532009-06-22 22:48:30 -0300608 if (!pdev)
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300609 return -ENODEV;
610
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300611 /* Device 3 function 0 reads */
Mauro Carvalho Chehab7dd69532009-06-22 22:48:30 -0300612 pci_read_config_dword(pdev, MC_CONTROL, &pvt->info.mc_control);
613 pci_read_config_dword(pdev, MC_STATUS, &pvt->info.mc_status);
614 pci_read_config_dword(pdev, MC_MAX_DOD, &pvt->info.max_dod);
615 pci_read_config_dword(pdev, MC_CHANNEL_MAPPER, &pvt->info.ch_map);
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300616
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300617 debugf0("QPI %d control=0x%08x status=0x%08x dod=0x%08x map=0x%08x\n",
Mauro Carvalho Chehab4af91882009-09-24 09:58:26 -0300618 pvt->i7core_dev->socket, pvt->info.mc_control, pvt->info.mc_status,
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300619 pvt->info.max_dod, pvt->info.ch_map);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300620
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300621 if (ECC_ENABLED(pvt)) {
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300622 debugf0("ECC enabled with x%d SDCC\n", ECCx8(pvt) ? 8 : 4);
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300623 if (ECCx8(pvt))
624 mode = EDAC_S8ECD8ED;
625 else
626 mode = EDAC_S4ECD4ED;
627 } else {
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300628 debugf0("ECC disabled\n");
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300629 mode = EDAC_NONE;
630 }
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300631
632 /* FIXME: need to handle the error codes */
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300633 debugf0("DOD Max limits: DIMMS: %d, %d-ranked, %d-banked "
634 "x%x x 0x%x\n",
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300635 numdimms(pvt->info.max_dod),
636 numrank(pvt->info.max_dod >> 2),
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300637 numbank(pvt->info.max_dod >> 4),
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300638 numrow(pvt->info.max_dod >> 6),
639 numcol(pvt->info.max_dod >> 9));
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300640
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300641 for (i = 0; i < NUM_CHANS; i++) {
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300642 u32 data, dimm_dod[3], value[8];
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300643
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -0300644 if (!pvt->pci_ch[i][0])
645 continue;
646
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300647 if (!CH_ACTIVE(pvt, i)) {
648 debugf0("Channel %i is not active\n", i);
649 continue;
650 }
651 if (CH_DISABLED(pvt, i)) {
652 debugf0("Channel %i is disabled\n", i);
653 continue;
654 }
655
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300656 /* Devices 4-6 function 0 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300657 pci_read_config_dword(pvt->pci_ch[i][0],
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300658 MC_CHANNEL_DIMM_INIT_PARAMS, &data);
659
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300660 pvt->channel[i].ranks = (data & QUAD_RANK_PRESENT) ?
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300661 4 : 2;
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300662
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300663 if (data & REGISTERED_DIMM)
664 mtype = MEM_RDDR3;
Mauro Carvalho Chehab14d2c082009-09-02 23:52:36 -0300665 else
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300666 mtype = MEM_DDR3;
667#if 0
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300668 if (data & THREE_DIMMS_PRESENT)
669 pvt->channel[i].dimms = 3;
670 else if (data & SINGLE_QUAD_RANK_PRESENT)
671 pvt->channel[i].dimms = 1;
672 else
673 pvt->channel[i].dimms = 2;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300674#endif
675
676 /* Devices 4-6 function 1 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300677 pci_read_config_dword(pvt->pci_ch[i][1],
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300678 MC_DOD_CH_DIMM0, &dimm_dod[0]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300679 pci_read_config_dword(pvt->pci_ch[i][1],
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300680 MC_DOD_CH_DIMM1, &dimm_dod[1]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300681 pci_read_config_dword(pvt->pci_ch[i][1],
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300682 MC_DOD_CH_DIMM2, &dimm_dod[2]);
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300683
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300684 debugf0("Ch%d phy rd%d, wr%d (0x%08x): "
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300685 "%d ranks, %cDIMMs\n",
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300686 i,
687 RDLCH(pvt->info.ch_map, i), WRLCH(pvt->info.ch_map, i),
688 data,
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300689 pvt->channel[i].ranks,
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300690 (data & REGISTERED_DIMM) ? 'R' : 'U');
Mauro Carvalho Chehab7dd69532009-06-22 22:48:30 -0300691
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300692 for (j = 0; j < 3; j++) {
693 u32 banks, ranks, rows, cols;
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300694 u32 size, npages;
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300695
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300696 if (!DIMM_PRESENT(dimm_dod[j]))
697 continue;
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300698
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300699 banks = numbank(MC_DOD_NUMBANK(dimm_dod[j]));
700 ranks = numrank(MC_DOD_NUMRANK(dimm_dod[j]));
701 rows = numrow(MC_DOD_NUMROW(dimm_dod[j]));
702 cols = numcol(MC_DOD_NUMCOL(dimm_dod[j]));
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300703
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300704 /* DDR3 has 8 I/O banks */
705 size = (rows * cols * banks * ranks) >> (20 - 3);
706
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300707 pvt->channel[i].dimms++;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300708
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300709 debugf0("\tdimm %d %d Mb offset: %x, "
710 "bank: %d, rank: %d, row: %#x, col: %#x\n",
711 j, size,
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300712 RANKOFFSET(dimm_dod[j]),
713 banks, ranks, rows, cols);
714
Mauro Carvalho Chehabe9144602010-08-10 20:26:35 -0300715 npages = MiB_TO_PAGES(size);
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300716
Hidetoshi Seto2e5185f2010-08-20 04:32:56 -0300717 csr = &mci->csrows[csrow];
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300718 csr->first_page = last_page + 1;
719 last_page += npages;
720 csr->last_page = last_page;
721 csr->nr_pages = npages;
722
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300723 csr->page_mask = 0;
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300724 csr->grain = 8;
Hidetoshi Seto2e5185f2010-08-20 04:32:56 -0300725 csr->csrow_idx = csrow;
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300726 csr->nr_channels = 1;
727
728 csr->channels[0].chan_idx = i;
729 csr->channels[0].ce_count = 0;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300730
Hidetoshi Seto2e5185f2010-08-20 04:32:56 -0300731 pvt->csrow_map[i][j] = csrow;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300732
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300733 switch (banks) {
734 case 4:
735 csr->dtype = DEV_X4;
736 break;
737 case 8:
738 csr->dtype = DEV_X8;
739 break;
740 case 16:
741 csr->dtype = DEV_X16;
742 break;
743 default:
744 csr->dtype = DEV_UNKNOWN;
745 }
746
747 csr->edac_mode = mode;
748 csr->mtype = mtype;
749
Hidetoshi Seto2e5185f2010-08-20 04:32:56 -0300750 csrow++;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300751 }
752
753 pci_read_config_dword(pdev, MC_SAG_CH_0, &value[0]);
754 pci_read_config_dword(pdev, MC_SAG_CH_1, &value[1]);
755 pci_read_config_dword(pdev, MC_SAG_CH_2, &value[2]);
756 pci_read_config_dword(pdev, MC_SAG_CH_3, &value[3]);
757 pci_read_config_dword(pdev, MC_SAG_CH_4, &value[4]);
758 pci_read_config_dword(pdev, MC_SAG_CH_5, &value[5]);
759 pci_read_config_dword(pdev, MC_SAG_CH_6, &value[6]);
760 pci_read_config_dword(pdev, MC_SAG_CH_7, &value[7]);
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300761 debugf1("\t[%i] DIVBY3\tREMOVED\tOFFSET\n", i);
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300762 for (j = 0; j < 8; j++)
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300763 debugf1("\t\t%#x\t%#x\t%#x\n",
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300764 (value[j] >> 27) & 0x1,
765 (value[j] >> 24) & 0x7,
David Sterba80b8ce82010-12-27 15:39:12 +0000766 (value[j] & ((1 << 24) - 1)));
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300767 }
768
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300769 return 0;
770}
771
772/****************************************************************************
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300773 Error insertion routines
774 ****************************************************************************/
775
776/* The i7core has independent error injection features per channel.
777 However, to have a simpler code, we don't allow enabling error injection
778 on more than one channel.
779 Also, since a change at an inject parameter will be applied only at enable,
780 we're disabling error injection on all write calls to the sysfs nodes that
781 controls the error code injection.
782 */
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300783static int disable_inject(const struct mem_ctl_info *mci)
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300784{
785 struct i7core_pvt *pvt = mci->pvt_info;
786
787 pvt->inject.enable = 0;
788
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300789 if (!pvt->pci_ch[pvt->inject.channel][0])
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300790 return -ENODEV;
791
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300792 pci_write_config_dword(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -0300793 MC_CHANNEL_ERROR_INJECT, 0);
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300794
795 return 0;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300796}
797
798/*
799 * i7core inject inject.section
800 *
801 * accept and store error injection inject.section value
802 * bit 0 - refers to the lower 32-byte half cacheline
803 * bit 1 - refers to the upper 32-byte half cacheline
804 */
805static ssize_t i7core_inject_section_store(struct mem_ctl_info *mci,
806 const char *data, size_t count)
807{
808 struct i7core_pvt *pvt = mci->pvt_info;
809 unsigned long value;
810 int rc;
811
812 if (pvt->inject.enable)
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300813 disable_inject(mci);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300814
815 rc = strict_strtoul(data, 10, &value);
816 if ((rc < 0) || (value > 3))
Mauro Carvalho Chehab2068def2009-08-05 19:28:27 -0300817 return -EIO;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300818
819 pvt->inject.section = (u32) value;
820 return count;
821}
822
823static ssize_t i7core_inject_section_show(struct mem_ctl_info *mci,
824 char *data)
825{
826 struct i7core_pvt *pvt = mci->pvt_info;
827 return sprintf(data, "0x%08x\n", pvt->inject.section);
828}
829
830/*
831 * i7core inject.type
832 *
833 * accept and store error injection inject.section value
834 * bit 0 - repeat enable - Enable error repetition
835 * bit 1 - inject ECC error
836 * bit 2 - inject parity error
837 */
838static ssize_t i7core_inject_type_store(struct mem_ctl_info *mci,
839 const char *data, size_t count)
840{
841 struct i7core_pvt *pvt = mci->pvt_info;
842 unsigned long value;
843 int rc;
844
845 if (pvt->inject.enable)
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300846 disable_inject(mci);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300847
848 rc = strict_strtoul(data, 10, &value);
849 if ((rc < 0) || (value > 7))
Mauro Carvalho Chehab2068def2009-08-05 19:28:27 -0300850 return -EIO;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300851
852 pvt->inject.type = (u32) value;
853 return count;
854}
855
856static ssize_t i7core_inject_type_show(struct mem_ctl_info *mci,
857 char *data)
858{
859 struct i7core_pvt *pvt = mci->pvt_info;
860 return sprintf(data, "0x%08x\n", pvt->inject.type);
861}
862
863/*
864 * i7core_inject_inject.eccmask_store
865 *
866 * The type of error (UE/CE) will depend on the inject.eccmask value:
867 * Any bits set to a 1 will flip the corresponding ECC bit
868 * Correctable errors can be injected by flipping 1 bit or the bits within
869 * a symbol pair (2 consecutive aligned 8-bit pairs - i.e. 7:0 and 15:8 or
870 * 23:16 and 31:24). Flipping bits in two symbol pairs will cause an
871 * uncorrectable error to be injected.
872 */
873static ssize_t i7core_inject_eccmask_store(struct mem_ctl_info *mci,
874 const char *data, size_t count)
875{
876 struct i7core_pvt *pvt = mci->pvt_info;
877 unsigned long value;
878 int rc;
879
880 if (pvt->inject.enable)
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300881 disable_inject(mci);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300882
883 rc = strict_strtoul(data, 10, &value);
884 if (rc < 0)
Mauro Carvalho Chehab2068def2009-08-05 19:28:27 -0300885 return -EIO;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300886
887 pvt->inject.eccmask = (u32) value;
888 return count;
889}
890
891static ssize_t i7core_inject_eccmask_show(struct mem_ctl_info *mci,
892 char *data)
893{
894 struct i7core_pvt *pvt = mci->pvt_info;
895 return sprintf(data, "0x%08x\n", pvt->inject.eccmask);
896}
897
898/*
899 * i7core_addrmatch
900 *
901 * The type of error (UE/CE) will depend on the inject.eccmask value:
902 * Any bits set to a 1 will flip the corresponding ECC bit
903 * Correctable errors can be injected by flipping 1 bit or the bits within
904 * a symbol pair (2 consecutive aligned 8-bit pairs - i.e. 7:0 and 15:8 or
905 * 23:16 and 31:24). Flipping bits in two symbol pairs will cause an
906 * uncorrectable error to be injected.
907 */
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300908
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300909#define DECLARE_ADDR_MATCH(param, limit) \
910static ssize_t i7core_inject_store_##param( \
911 struct mem_ctl_info *mci, \
912 const char *data, size_t count) \
913{ \
Mauro Carvalho Chehabcc301b32009-09-24 16:23:42 -0300914 struct i7core_pvt *pvt; \
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300915 long value; \
916 int rc; \
917 \
Mauro Carvalho Chehabcc301b32009-09-24 16:23:42 -0300918 debugf1("%s()\n", __func__); \
919 pvt = mci->pvt_info; \
920 \
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300921 if (pvt->inject.enable) \
922 disable_inject(mci); \
923 \
Mauro Carvalho Chehab4f87fad2009-10-04 11:54:56 -0300924 if (!strcasecmp(data, "any") || !strcasecmp(data, "any\n"))\
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300925 value = -1; \
926 else { \
927 rc = strict_strtoul(data, 10, &value); \
928 if ((rc < 0) || (value >= limit)) \
929 return -EIO; \
930 } \
931 \
932 pvt->inject.param = value; \
933 \
934 return count; \
935} \
936 \
937static ssize_t i7core_inject_show_##param( \
938 struct mem_ctl_info *mci, \
939 char *data) \
940{ \
Mauro Carvalho Chehabcc301b32009-09-24 16:23:42 -0300941 struct i7core_pvt *pvt; \
942 \
943 pvt = mci->pvt_info; \
944 debugf1("%s() pvt=%p\n", __func__, pvt); \
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300945 if (pvt->inject.param < 0) \
946 return sprintf(data, "any\n"); \
947 else \
948 return sprintf(data, "%d\n", pvt->inject.param);\
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300949}
950
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300951#define ATTR_ADDR_MATCH(param) \
952 { \
953 .attr = { \
954 .name = #param, \
955 .mode = (S_IRUGO | S_IWUSR) \
956 }, \
957 .show = i7core_inject_show_##param, \
958 .store = i7core_inject_store_##param, \
959 }
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300960
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300961DECLARE_ADDR_MATCH(channel, 3);
962DECLARE_ADDR_MATCH(dimm, 3);
963DECLARE_ADDR_MATCH(rank, 4);
964DECLARE_ADDR_MATCH(bank, 32);
965DECLARE_ADDR_MATCH(page, 0x10000);
966DECLARE_ADDR_MATCH(col, 0x4000);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300967
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300968static int write_and_test(struct pci_dev *dev, const int where, const u32 val)
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300969{
970 u32 read;
971 int count;
972
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -0300973 debugf0("setting pci %02x:%02x.%x reg=%02x value=%08x\n",
974 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
975 where, val);
976
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300977 for (count = 0; count < 10; count++) {
978 if (count)
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -0300979 msleep(100);
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300980 pci_write_config_dword(dev, where, val);
981 pci_read_config_dword(dev, where, &read);
982
983 if (read == val)
984 return 0;
985 }
986
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -0300987 i7core_printk(KERN_ERR, "Error during set pci %02x:%02x.%x reg=%02x "
988 "write=%08x. Read=%08x\n",
989 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
990 where, val, read);
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300991
992 return -EINVAL;
993}
994
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300995/*
996 * This routine prepares the Memory Controller for error injection.
997 * The error will be injected when some process tries to write to the
998 * memory that matches the given criteria.
999 * The criteria can be set in terms of a mask where dimm, rank, bank, page
1000 * and col can be specified.
1001 * A -1 value for any of the mask items will make the MCU to ignore
1002 * that matching criteria for error injection.
1003 *
1004 * It should be noticed that the error will only happen after a write operation
1005 * on a memory that matches the condition. if REPEAT_EN is not enabled at
1006 * inject mask, then it will produce just one error. Otherwise, it will repeat
1007 * until the injectmask would be cleaned.
1008 *
1009 * FIXME: This routine assumes that MAXNUMDIMMS value of MC_MAX_DOD
1010 * is reliable enough to check if the MC is using the
1011 * three channels. However, this is not clear at the datasheet.
1012 */
1013static ssize_t i7core_inject_enable_store(struct mem_ctl_info *mci,
1014 const char *data, size_t count)
1015{
1016 struct i7core_pvt *pvt = mci->pvt_info;
1017 u32 injectmask;
1018 u64 mask = 0;
1019 int rc;
1020 long enable;
1021
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001022 if (!pvt->pci_ch[pvt->inject.channel][0])
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03001023 return 0;
1024
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001025 rc = strict_strtoul(data, 10, &enable);
1026 if ((rc < 0))
1027 return 0;
1028
1029 if (enable) {
1030 pvt->inject.enable = 1;
1031 } else {
1032 disable_inject(mci);
1033 return count;
1034 }
1035
1036 /* Sets pvt->inject.dimm mask */
1037 if (pvt->inject.dimm < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001038 mask |= 1LL << 41;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001039 else {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001040 if (pvt->channel[pvt->inject.channel].dimms > 2)
Alan Cox486dd092009-11-08 01:34:27 -02001041 mask |= (pvt->inject.dimm & 0x3LL) << 35;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001042 else
Alan Cox486dd092009-11-08 01:34:27 -02001043 mask |= (pvt->inject.dimm & 0x1LL) << 36;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001044 }
1045
1046 /* Sets pvt->inject.rank mask */
1047 if (pvt->inject.rank < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001048 mask |= 1LL << 40;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001049 else {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001050 if (pvt->channel[pvt->inject.channel].dimms > 2)
Alan Cox486dd092009-11-08 01:34:27 -02001051 mask |= (pvt->inject.rank & 0x1LL) << 34;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001052 else
Alan Cox486dd092009-11-08 01:34:27 -02001053 mask |= (pvt->inject.rank & 0x3LL) << 34;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001054 }
1055
1056 /* Sets pvt->inject.bank mask */
1057 if (pvt->inject.bank < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001058 mask |= 1LL << 39;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001059 else
Alan Cox486dd092009-11-08 01:34:27 -02001060 mask |= (pvt->inject.bank & 0x15LL) << 30;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001061
1062 /* Sets pvt->inject.page mask */
1063 if (pvt->inject.page < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001064 mask |= 1LL << 38;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001065 else
Alan Cox486dd092009-11-08 01:34:27 -02001066 mask |= (pvt->inject.page & 0xffff) << 14;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001067
1068 /* Sets pvt->inject.column mask */
1069 if (pvt->inject.col < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001070 mask |= 1LL << 37;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001071 else
Alan Cox486dd092009-11-08 01:34:27 -02001072 mask |= (pvt->inject.col & 0x3fff);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001073
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001074 /*
1075 * bit 0: REPEAT_EN
1076 * bits 1-2: MASK_HALF_CACHELINE
1077 * bit 3: INJECT_ECC
1078 * bit 4: INJECT_ADDR_PARITY
1079 */
1080
Mauro Carvalho Chehab7b029d02009-06-22 22:48:29 -03001081 injectmask = (pvt->inject.type & 1) |
1082 (pvt->inject.section & 0x3) << 1 |
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001083 (pvt->inject.type & 0x6) << (3 - 1);
1084
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001085 /* Unlock writes to registers - this register is write only */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001086 pci_write_config_dword(pvt->pci_noncore,
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001087 MC_CFG_CONTROL, 0x2);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001088
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001089 write_and_test(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001090 MC_CHANNEL_ADDR_MATCH, mask);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001091 write_and_test(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001092 MC_CHANNEL_ADDR_MATCH + 4, mask >> 32L);
1093
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001094 write_and_test(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001095 MC_CHANNEL_ERROR_MASK, pvt->inject.eccmask);
1096
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001097 write_and_test(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -03001098 MC_CHANNEL_ERROR_INJECT, injectmask);
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001099
1100 /*
1101 * This is something undocumented, based on my tests
1102 * Without writing 8 to this register, errors aren't injected. Not sure
1103 * why.
1104 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001105 pci_write_config_dword(pvt->pci_noncore,
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001106 MC_CFG_CONTROL, 8);
1107
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -03001108 debugf0("Error inject addr match 0x%016llx, ecc 0x%08x,"
1109 " inject 0x%08x\n",
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001110 mask, pvt->inject.eccmask, injectmask);
1111
Mauro Carvalho Chehab7b029d02009-06-22 22:48:29 -03001112
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001113 return count;
1114}
1115
1116static ssize_t i7core_inject_enable_show(struct mem_ctl_info *mci,
1117 char *data)
1118{
1119 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehab7b029d02009-06-22 22:48:29 -03001120 u32 injectmask;
1121
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -03001122 if (!pvt->pci_ch[pvt->inject.channel][0])
1123 return 0;
1124
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001125 pci_read_config_dword(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -03001126 MC_CHANNEL_ERROR_INJECT, &injectmask);
Mauro Carvalho Chehab7b029d02009-06-22 22:48:29 -03001127
1128 debugf0("Inject error read: 0x%018x\n", injectmask);
1129
1130 if (injectmask & 0x0c)
1131 pvt->inject.enable = 1;
1132
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001133 return sprintf(data, "%d\n", pvt->inject.enable);
1134}
1135
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001136#define DECLARE_COUNTER(param) \
1137static ssize_t i7core_show_counter_##param( \
1138 struct mem_ctl_info *mci, \
1139 char *data) \
1140{ \
1141 struct i7core_pvt *pvt = mci->pvt_info; \
1142 \
1143 debugf1("%s() \n", __func__); \
1144 if (!pvt->ce_count_available || (pvt->is_registered)) \
1145 return sprintf(data, "data unavailable\n"); \
1146 return sprintf(data, "%lu\n", \
1147 pvt->udimm_ce_count[param]); \
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001148}
1149
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001150#define ATTR_COUNTER(param) \
1151 { \
1152 .attr = { \
1153 .name = __stringify(udimm##param), \
1154 .mode = (S_IRUGO | S_IWUSR) \
1155 }, \
1156 .show = i7core_show_counter_##param \
1157 }
1158
1159DECLARE_COUNTER(0);
1160DECLARE_COUNTER(1);
1161DECLARE_COUNTER(2);
1162
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001163/*
1164 * Sysfs struct
1165 */
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001166
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001167static const struct mcidev_sysfs_attribute i7core_addrmatch_attrs[] = {
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001168 ATTR_ADDR_MATCH(channel),
1169 ATTR_ADDR_MATCH(dimm),
1170 ATTR_ADDR_MATCH(rank),
1171 ATTR_ADDR_MATCH(bank),
1172 ATTR_ADDR_MATCH(page),
1173 ATTR_ADDR_MATCH(col),
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001174 { } /* End of list */
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001175};
1176
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001177static const struct mcidev_sysfs_group i7core_inject_addrmatch = {
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001178 .name = "inject_addrmatch",
1179 .mcidev_attr = i7core_addrmatch_attrs,
1180};
1181
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001182static const struct mcidev_sysfs_attribute i7core_udimm_counters_attrs[] = {
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001183 ATTR_COUNTER(0),
1184 ATTR_COUNTER(1),
1185 ATTR_COUNTER(2),
Marcin Slusarz64aab722010-09-30 15:15:30 -07001186 { .attr = { .name = NULL } }
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001187};
1188
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001189static const struct mcidev_sysfs_group i7core_udimm_counters = {
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001190 .name = "all_channel_counts",
1191 .mcidev_attr = i7core_udimm_counters_attrs,
1192};
1193
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001194static const struct mcidev_sysfs_attribute i7core_sysfs_rdimm_attrs[] = {
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001195 {
1196 .attr = {
1197 .name = "inject_section",
1198 .mode = (S_IRUGO | S_IWUSR)
1199 },
1200 .show = i7core_inject_section_show,
1201 .store = i7core_inject_section_store,
1202 }, {
1203 .attr = {
1204 .name = "inject_type",
1205 .mode = (S_IRUGO | S_IWUSR)
1206 },
1207 .show = i7core_inject_type_show,
1208 .store = i7core_inject_type_store,
1209 }, {
1210 .attr = {
1211 .name = "inject_eccmask",
1212 .mode = (S_IRUGO | S_IWUSR)
1213 },
1214 .show = i7core_inject_eccmask_show,
1215 .store = i7core_inject_eccmask_store,
1216 }, {
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001217 .grp = &i7core_inject_addrmatch,
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001218 }, {
1219 .attr = {
1220 .name = "inject_enable",
1221 .mode = (S_IRUGO | S_IWUSR)
1222 },
1223 .show = i7core_inject_enable_show,
1224 .store = i7core_inject_enable_store,
1225 },
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001226 { } /* End of list */
1227};
1228
1229static const struct mcidev_sysfs_attribute i7core_sysfs_udimm_attrs[] = {
1230 {
1231 .attr = {
1232 .name = "inject_section",
1233 .mode = (S_IRUGO | S_IWUSR)
1234 },
1235 .show = i7core_inject_section_show,
1236 .store = i7core_inject_section_store,
1237 }, {
1238 .attr = {
1239 .name = "inject_type",
1240 .mode = (S_IRUGO | S_IWUSR)
1241 },
1242 .show = i7core_inject_type_show,
1243 .store = i7core_inject_type_store,
1244 }, {
1245 .attr = {
1246 .name = "inject_eccmask",
1247 .mode = (S_IRUGO | S_IWUSR)
1248 },
1249 .show = i7core_inject_eccmask_show,
1250 .store = i7core_inject_eccmask_store,
1251 }, {
1252 .grp = &i7core_inject_addrmatch,
1253 }, {
1254 .attr = {
1255 .name = "inject_enable",
1256 .mode = (S_IRUGO | S_IWUSR)
1257 },
1258 .show = i7core_inject_enable_show,
1259 .store = i7core_inject_enable_store,
1260 }, {
1261 .grp = &i7core_udimm_counters,
1262 },
1263 { } /* End of list */
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001264};
1265
1266/****************************************************************************
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001267 Device initialization routines: put/get, init/exit
1268 ****************************************************************************/
1269
1270/*
Hidetoshi Seto64c10f62010-08-20 04:28:14 -03001271 * i7core_put_all_devices 'put' all the devices that we have
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001272 * reserved via 'get'
1273 */
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001274static void i7core_put_devices(struct i7core_dev *i7core_dev)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001275{
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001276 int i;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001277
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03001278 debugf0(__FILE__ ": %s()\n", __func__);
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001279 for (i = 0; i < i7core_dev->n_devs; i++) {
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03001280 struct pci_dev *pdev = i7core_dev->pdev[i];
1281 if (!pdev)
1282 continue;
1283 debugf0("Removing dev %02x:%02x.%d\n",
1284 pdev->bus->number,
1285 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
1286 pci_dev_put(pdev);
1287 }
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001288}
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001289
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001290static void i7core_put_all_devices(void)
1291{
Mauro Carvalho Chehab42538682009-09-24 09:59:13 -03001292 struct i7core_dev *i7core_dev, *tmp;
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001293
Mauro Carvalho Chehab39300e72010-08-11 23:40:15 -03001294 list_for_each_entry_safe(i7core_dev, tmp, &i7core_edac_list, list) {
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001295 i7core_put_devices(i7core_dev);
Hidetoshi Seto2aa9be42010-08-20 04:25:00 -03001296 free_i7core_dev(i7core_dev);
Mauro Carvalho Chehab39300e72010-08-11 23:40:15 -03001297 }
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001298}
1299
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001300static void __init i7core_xeon_pci_fixup(const struct pci_id_table *table)
Keith Manntheybc2d7242009-09-03 00:05:05 -03001301{
1302 struct pci_dev *pdev = NULL;
1303 int i;
Mauro Carvalho Chehab54a08ab2010-08-19 15:51:00 -03001304
Keith Manntheybc2d7242009-09-03 00:05:05 -03001305 /*
David Sterbae7bf0682010-12-27 16:51:15 +01001306 * On Xeon 55xx, the Intel Quick Path Arch Generic Non-core pci buses
Keith Manntheybc2d7242009-09-03 00:05:05 -03001307 * aren't announced by acpi. So, we need to use a legacy scan probing
1308 * to detect them
1309 */
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001310 while (table && table->descr) {
1311 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, table->descr[0].dev_id, NULL);
1312 if (unlikely(!pdev)) {
1313 for (i = 0; i < MAX_SOCKET_BUSES; i++)
1314 pcibios_scan_specific_bus(255-i);
1315 }
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001316 pci_dev_put(pdev);
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001317 table++;
Keith Manntheybc2d7242009-09-03 00:05:05 -03001318 }
1319}
1320
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001321static unsigned i7core_pci_lastbus(void)
1322{
1323 int last_bus = 0, bus;
1324 struct pci_bus *b = NULL;
1325
1326 while ((b = pci_find_next_bus(b)) != NULL) {
1327 bus = b->number;
1328 debugf0("Found bus %d\n", bus);
1329 if (bus > last_bus)
1330 last_bus = bus;
1331 }
1332
1333 debugf0("Last bus %d\n", last_bus);
1334
1335 return last_bus;
1336}
1337
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001338/*
Hidetoshi Seto64c10f62010-08-20 04:28:14 -03001339 * i7core_get_all_devices Find and perform 'get' operation on the MCH's
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001340 * device/functions we want to reference for this driver
1341 *
1342 * Need to 'get' device 16 func 1 and func 2
1343 */
Hidetoshi Setob197cba2010-08-20 04:24:31 -03001344static int i7core_get_onedevice(struct pci_dev **prev,
1345 const struct pci_id_table *table,
1346 const unsigned devno,
1347 const unsigned last_bus)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001348{
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001349 struct i7core_dev *i7core_dev;
Hidetoshi Setob197cba2010-08-20 04:24:31 -03001350 const struct pci_id_descr *dev_descr = &table->descr[devno];
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001351
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03001352 struct pci_dev *pdev = NULL;
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -03001353 u8 bus = 0;
1354 u8 socket = 0;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001355
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001356 pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001357 dev_descr->dev_id, *prev);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001358
Mauro Carvalho Chehab224e8712011-03-17 17:02:59 -03001359 /*
1360 * On Xeon 55xx, the Intel Quckpath Arch Generic Non-core regs
1361 * is at addr 8086:2c40, instead of 8086:2c41. So, we need
1362 * to probe for the alternate address in case of failure
1363 */
1364 if (dev_descr->dev_id == PCI_DEVICE_ID_INTEL_I7_NONCORE && !pdev)
1365 pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
1366 PCI_DEVICE_ID_INTEL_I7_NONCORE_ALT, *prev);
1367
1368 if (dev_descr->dev_id == PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE && !pdev)
1369 pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
1370 PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE_ALT,
1371 *prev);
1372
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001373 if (!pdev) {
1374 if (*prev) {
1375 *prev = pdev;
1376 return 0;
Mauro Carvalho Chehabd1fd4fb2009-07-10 18:39:53 -03001377 }
1378
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001379 if (dev_descr->optional)
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001380 return 0;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001381
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001382 if (devno == 0)
1383 return -ENODEV;
1384
Daniel J Bluemanab089372010-07-23 23:16:52 +01001385 i7core_printk(KERN_INFO,
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001386 "Device not found: dev %02x.%d PCI ID %04x:%04x\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001387 dev_descr->dev, dev_descr->func,
1388 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001389
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001390 /* End of list, leave */
1391 return -ENODEV;
1392 }
1393 bus = pdev->bus->number;
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03001394
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001395 socket = last_bus - bus;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001396
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001397 i7core_dev = get_i7core_dev(socket);
1398 if (!i7core_dev) {
Hidetoshi Seto848b2f72010-08-20 04:24:44 -03001399 i7core_dev = alloc_i7core_dev(socket, table);
Hidetoshi Seto28966372010-08-20 04:28:51 -03001400 if (!i7core_dev) {
1401 pci_dev_put(pdev);
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001402 return -ENOMEM;
Hidetoshi Seto28966372010-08-20 04:28:51 -03001403 }
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001404 }
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001405
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001406 if (i7core_dev->pdev[devno]) {
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001407 i7core_printk(KERN_ERR,
1408 "Duplicated device for "
1409 "dev %02x:%02x.%d PCI ID %04x:%04x\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001410 bus, dev_descr->dev, dev_descr->func,
1411 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001412 pci_dev_put(pdev);
1413 return -ENODEV;
1414 }
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001415
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001416 i7core_dev->pdev[devno] = pdev;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001417
1418 /* Sanity check */
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001419 if (unlikely(PCI_SLOT(pdev->devfn) != dev_descr->dev ||
1420 PCI_FUNC(pdev->devfn) != dev_descr->func)) {
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001421 i7core_printk(KERN_ERR,
1422 "Device PCI ID %04x:%04x "
1423 "has dev %02x:%02x.%d instead of dev %02x:%02x.%d\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001424 PCI_VENDOR_ID_INTEL, dev_descr->dev_id,
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001425 bus, PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001426 bus, dev_descr->dev, dev_descr->func);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001427 return -ENODEV;
1428 }
1429
1430 /* Be sure that the device is enabled */
1431 if (unlikely(pci_enable_device(pdev) < 0)) {
1432 i7core_printk(KERN_ERR,
1433 "Couldn't enable "
1434 "dev %02x:%02x.%d PCI ID %04x:%04x\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001435 bus, dev_descr->dev, dev_descr->func,
1436 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001437 return -ENODEV;
1438 }
1439
Mauro Carvalho Chehabd4c27792009-09-05 04:12:02 -03001440 debugf0("Detected socket %d dev %02x:%02x.%d PCI ID %04x:%04x\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001441 socket, bus, dev_descr->dev,
1442 dev_descr->func,
1443 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001444
Mauro Carvalho Chehaba3e15412010-08-21 08:52:41 -03001445 /*
1446 * As stated on drivers/pci/search.c, the reference count for
1447 * @from is always decremented if it is not %NULL. So, as we need
1448 * to get all devices up to null, we need to do a get for the device
1449 */
1450 pci_dev_get(pdev);
1451
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001452 *prev = pdev;
1453
1454 return 0;
1455}
1456
Hidetoshi Seto64c10f62010-08-20 04:28:14 -03001457static int i7core_get_all_devices(void)
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001458{
Mauro Carvalho Chehab3c52cc52010-10-24 11:12:28 -02001459 int i, rc, last_bus;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001460 struct pci_dev *pdev = NULL;
Mauro Carvalho Chehab3c52cc52010-10-24 11:12:28 -02001461 const struct pci_id_table *table = pci_dev_table;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001462
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001463 last_bus = i7core_pci_lastbus();
1464
Mauro Carvalho Chehab3c52cc52010-10-24 11:12:28 -02001465 while (table && table->descr) {
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001466 for (i = 0; i < table->n_devs; i++) {
1467 pdev = NULL;
1468 do {
Hidetoshi Setob197cba2010-08-20 04:24:31 -03001469 rc = i7core_get_onedevice(&pdev, table, i,
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001470 last_bus);
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001471 if (rc < 0) {
1472 if (i == 0) {
1473 i = table->n_devs;
1474 break;
1475 }
1476 i7core_put_all_devices();
1477 return -ENODEV;
1478 }
1479 } while (pdev);
1480 }
Mauro Carvalho Chehab3c52cc52010-10-24 11:12:28 -02001481 table++;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001482 }
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001483
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001484 return 0;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001485}
1486
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001487static int mci_bind_devs(struct mem_ctl_info *mci,
1488 struct i7core_dev *i7core_dev)
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001489{
1490 struct i7core_pvt *pvt = mci->pvt_info;
1491 struct pci_dev *pdev;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001492 int i, func, slot;
Mauro Carvalho Chehab27100db2011-08-04 21:35:27 -03001493 char *family;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001494
Mauro Carvalho Chehab27100db2011-08-04 21:35:27 -03001495 pvt->is_registered = false;
1496 pvt->enable_scrub = false;
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001497 for (i = 0; i < i7core_dev->n_devs; i++) {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001498 pdev = i7core_dev->pdev[i];
1499 if (!pdev)
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001500 continue;
1501
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001502 func = PCI_FUNC(pdev->devfn);
1503 slot = PCI_SLOT(pdev->devfn);
1504 if (slot == 3) {
1505 if (unlikely(func > MAX_MCR_FUNC))
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001506 goto error;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001507 pvt->pci_mcr[func] = pdev;
1508 } else if (likely(slot >= 4 && slot < 4 + NUM_CHANS)) {
1509 if (unlikely(func > MAX_CHAN_FUNC))
1510 goto error;
1511 pvt->pci_ch[slot - 4][func] = pdev;
Mauro Carvalho Chehab27100db2011-08-04 21:35:27 -03001512 } else if (!slot && !func) {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001513 pvt->pci_noncore = pdev;
Mauro Carvalho Chehab27100db2011-08-04 21:35:27 -03001514
1515 /* Detect the processor family */
1516 switch (pdev->device) {
1517 case PCI_DEVICE_ID_INTEL_I7_NONCORE:
1518 family = "Xeon 35xx/ i7core";
1519 pvt->enable_scrub = false;
1520 break;
1521 case PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE_ALT:
1522 family = "i7-800/i5-700";
1523 pvt->enable_scrub = false;
1524 break;
1525 case PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE:
1526 family = "Xeon 34xx";
1527 pvt->enable_scrub = false;
1528 break;
1529 case PCI_DEVICE_ID_INTEL_I7_NONCORE_ALT:
1530 family = "Xeon 55xx";
1531 pvt->enable_scrub = true;
1532 break;
1533 case PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE_REV2:
1534 family = "Xeon 56xx / i7-900";
1535 pvt->enable_scrub = true;
1536 break;
1537 default:
1538 family = "unknown";
1539 pvt->enable_scrub = false;
1540 }
1541 debugf0("Detected a processor type %s\n", family);
1542 } else
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001543 goto error;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001544
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001545 debugf0("Associated fn %d.%d, dev = %p, socket %d\n",
1546 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
1547 pdev, i7core_dev->socket);
Mauro Carvalho Chehab14d2c082009-09-02 23:52:36 -03001548
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001549 if (PCI_SLOT(pdev->devfn) == 3 &&
1550 PCI_FUNC(pdev->devfn) == 2)
Mauro Carvalho Chehab27100db2011-08-04 21:35:27 -03001551 pvt->is_registered = true;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001552 }
Mauro Carvalho Chehabe9bd2e72009-07-09 22:14:35 -03001553
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001554 return 0;
1555
1556error:
1557 i7core_printk(KERN_ERR, "Device %d, function %d "
1558 "is out of the expected range\n",
1559 slot, func);
1560 return -EINVAL;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001561}
1562
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001563/****************************************************************************
1564 Error check routines
1565 ****************************************************************************/
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001566static void i7core_rdimm_update_csrow(struct mem_ctl_info *mci,
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001567 const int chan,
1568 const int dimm,
1569 const int add)
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001570{
1571 char *msg;
1572 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001573 int row = pvt->csrow_map[chan][dimm], i;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001574
1575 for (i = 0; i < add; i++) {
1576 msg = kasprintf(GFP_KERNEL, "Corrected error "
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001577 "(Socket=%d channel=%d dimm=%d)",
1578 pvt->i7core_dev->socket, chan, dimm);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001579
1580 edac_mc_handle_fbd_ce(mci, row, 0, msg);
1581 kfree (msg);
1582 }
1583}
1584
1585static void i7core_rdimm_update_ce_count(struct mem_ctl_info *mci,
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001586 const int chan,
1587 const int new0,
1588 const int new1,
1589 const int new2)
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001590{
1591 struct i7core_pvt *pvt = mci->pvt_info;
1592 int add0 = 0, add1 = 0, add2 = 0;
1593 /* Updates CE counters if it is not the first time here */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001594 if (pvt->ce_count_available) {
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001595 /* Updates CE counters */
1596
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001597 add2 = new2 - pvt->rdimm_last_ce_count[chan][2];
1598 add1 = new1 - pvt->rdimm_last_ce_count[chan][1];
1599 add0 = new0 - pvt->rdimm_last_ce_count[chan][0];
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001600
1601 if (add2 < 0)
1602 add2 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001603 pvt->rdimm_ce_count[chan][2] += add2;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001604
1605 if (add1 < 0)
1606 add1 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001607 pvt->rdimm_ce_count[chan][1] += add1;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001608
1609 if (add0 < 0)
1610 add0 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001611 pvt->rdimm_ce_count[chan][0] += add0;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001612 } else
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001613 pvt->ce_count_available = 1;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001614
1615 /* Store the new values */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001616 pvt->rdimm_last_ce_count[chan][2] = new2;
1617 pvt->rdimm_last_ce_count[chan][1] = new1;
1618 pvt->rdimm_last_ce_count[chan][0] = new0;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001619
1620 /*updated the edac core */
1621 if (add0 != 0)
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001622 i7core_rdimm_update_csrow(mci, chan, 0, add0);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001623 if (add1 != 0)
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001624 i7core_rdimm_update_csrow(mci, chan, 1, add1);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001625 if (add2 != 0)
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001626 i7core_rdimm_update_csrow(mci, chan, 2, add2);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001627
1628}
1629
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001630static void i7core_rdimm_check_mc_ecc_err(struct mem_ctl_info *mci)
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001631{
1632 struct i7core_pvt *pvt = mci->pvt_info;
1633 u32 rcv[3][2];
1634 int i, new0, new1, new2;
1635
1636 /*Read DEV 3: FUN 2: MC_COR_ECC_CNT regs directly*/
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001637 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_0,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001638 &rcv[0][0]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001639 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_1,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001640 &rcv[0][1]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001641 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_2,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001642 &rcv[1][0]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001643 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_3,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001644 &rcv[1][1]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001645 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_4,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001646 &rcv[2][0]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001647 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_5,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001648 &rcv[2][1]);
1649 for (i = 0 ; i < 3; i++) {
1650 debugf3("MC_COR_ECC_CNT%d = 0x%x; MC_COR_ECC_CNT%d = 0x%x\n",
1651 (i * 2), rcv[i][0], (i * 2) + 1, rcv[i][1]);
1652 /*if the channel has 3 dimms*/
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001653 if (pvt->channel[i].dimms > 2) {
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001654 new0 = DIMM_BOT_COR_ERR(rcv[i][0]);
1655 new1 = DIMM_TOP_COR_ERR(rcv[i][0]);
1656 new2 = DIMM_BOT_COR_ERR(rcv[i][1]);
1657 } else {
1658 new0 = DIMM_TOP_COR_ERR(rcv[i][0]) +
1659 DIMM_BOT_COR_ERR(rcv[i][0]);
1660 new1 = DIMM_TOP_COR_ERR(rcv[i][1]) +
1661 DIMM_BOT_COR_ERR(rcv[i][1]);
1662 new2 = 0;
1663 }
1664
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001665 i7core_rdimm_update_ce_count(mci, i, new0, new1, new2);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001666 }
1667}
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001668
1669/* This function is based on the device 3 function 4 registers as described on:
1670 * Intel Xeon Processor 5500 Series Datasheet Volume 2
1671 * http://www.intel.com/Assets/PDF/datasheet/321322.pdf
1672 * also available at:
1673 * http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
1674 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001675static void i7core_udimm_check_mc_ecc_err(struct mem_ctl_info *mci)
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001676{
1677 struct i7core_pvt *pvt = mci->pvt_info;
1678 u32 rcv1, rcv0;
1679 int new0, new1, new2;
1680
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001681 if (!pvt->pci_mcr[4]) {
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -03001682 debugf0("%s MCR registers not found\n", __func__);
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001683 return;
1684 }
1685
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001686 /* Corrected test errors */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001687 pci_read_config_dword(pvt->pci_mcr[4], MC_TEST_ERR_RCV1, &rcv1);
1688 pci_read_config_dword(pvt->pci_mcr[4], MC_TEST_ERR_RCV0, &rcv0);
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001689
1690 /* Store the new values */
1691 new2 = DIMM2_COR_ERR(rcv1);
1692 new1 = DIMM1_COR_ERR(rcv0);
1693 new0 = DIMM0_COR_ERR(rcv0);
1694
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001695 /* Updates CE counters if it is not the first time here */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001696 if (pvt->ce_count_available) {
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001697 /* Updates CE counters */
1698 int add0, add1, add2;
1699
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001700 add2 = new2 - pvt->udimm_last_ce_count[2];
1701 add1 = new1 - pvt->udimm_last_ce_count[1];
1702 add0 = new0 - pvt->udimm_last_ce_count[0];
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001703
1704 if (add2 < 0)
1705 add2 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001706 pvt->udimm_ce_count[2] += add2;
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001707
1708 if (add1 < 0)
1709 add1 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001710 pvt->udimm_ce_count[1] += add1;
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001711
1712 if (add0 < 0)
1713 add0 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001714 pvt->udimm_ce_count[0] += add0;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001715
1716 if (add0 | add1 | add2)
1717 i7core_printk(KERN_ERR, "New Corrected error(s): "
1718 "dimm0: +%d, dimm1: +%d, dimm2 +%d\n",
1719 add0, add1, add2);
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001720 } else
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001721 pvt->ce_count_available = 1;
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001722
1723 /* Store the new values */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001724 pvt->udimm_last_ce_count[2] = new2;
1725 pvt->udimm_last_ce_count[1] = new1;
1726 pvt->udimm_last_ce_count[0] = new0;
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001727}
1728
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001729/*
1730 * According with tables E-11 and E-12 of chapter E.3.3 of Intel 64 and IA-32
1731 * Architectures Software Developer’s Manual Volume 3B.
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001732 * Nehalem are defined as family 0x06, model 0x1a
1733 *
1734 * The MCA registers used here are the following ones:
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001735 * struct mce field MCA Register
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001736 * m->status MSR_IA32_MC8_STATUS
1737 * m->addr MSR_IA32_MC8_ADDR
1738 * m->misc MSR_IA32_MC8_MISC
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001739 * In the case of Nehalem, the error information is masked at .status and .misc
1740 * fields
1741 */
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001742static void i7core_mce_output_error(struct mem_ctl_info *mci,
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001743 const struct mce *m)
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001744{
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001745 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001746 char *type, *optype, *err, *msg;
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001747 unsigned long error = m->status & 0x1ff0000l;
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001748 u32 optypenum = (m->status >> 4) & 0x07;
Mathias Krause8cf2d232011-08-18 09:17:00 +02001749 u32 core_err_cnt = (m->status >> 38) & 0x7fff;
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001750 u32 dimm = (m->misc >> 16) & 0x3;
1751 u32 channel = (m->misc >> 18) & 0x3;
1752 u32 syndrome = m->misc >> 32;
1753 u32 errnum = find_first_bit(&error, 32);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001754 int csrow;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001755
Mauro Carvalho Chehabc5d34522009-07-17 10:28:15 -03001756 if (m->mcgstatus & 1)
1757 type = "FATAL";
1758 else
1759 type = "NON_FATAL";
1760
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001761 switch (optypenum) {
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -03001762 case 0:
1763 optype = "generic undef request";
1764 break;
1765 case 1:
1766 optype = "read error";
1767 break;
1768 case 2:
1769 optype = "write error";
1770 break;
1771 case 3:
1772 optype = "addr/cmd error";
1773 break;
1774 case 4:
1775 optype = "scrubbing error";
1776 break;
1777 default:
1778 optype = "reserved";
1779 break;
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001780 }
1781
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001782 switch (errnum) {
1783 case 16:
1784 err = "read ECC error";
1785 break;
1786 case 17:
1787 err = "RAS ECC error";
1788 break;
1789 case 18:
1790 err = "write parity error";
1791 break;
1792 case 19:
1793 err = "redundacy loss";
1794 break;
1795 case 20:
1796 err = "reserved";
1797 break;
1798 case 21:
1799 err = "memory range error";
1800 break;
1801 case 22:
1802 err = "RTID out of range";
1803 break;
1804 case 23:
1805 err = "address parity error";
1806 break;
1807 case 24:
1808 err = "byte enable parity error";
1809 break;
1810 default:
1811 err = "unknown";
1812 }
1813
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001814 /* FIXME: should convert addr into bank and rank information */
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001815 msg = kasprintf(GFP_ATOMIC,
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001816 "%s (addr = 0x%08llx, cpu=%d, Dimm=%d, Channel=%d, "
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001817 "syndrome=0x%08x, count=%d, Err=%08llx:%08llx (%s: %s))\n",
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001818 type, (long long) m->addr, m->cpu, dimm, channel,
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001819 syndrome, core_err_cnt, (long long)m->status,
1820 (long long)m->misc, optype, err);
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001821
1822 debugf0("%s", msg);
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001823
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001824 csrow = pvt->csrow_map[channel][dimm];
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001825
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001826 /* Call the helper to output message */
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001827 if (m->mcgstatus & 1)
1828 edac_mc_handle_fbd_ue(mci, csrow, 0,
1829 0 /* FIXME: should be channel here */, msg);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001830 else if (!pvt->is_registered)
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001831 edac_mc_handle_fbd_ce(mci, csrow,
1832 0 /* FIXME: should be channel here */, msg);
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001833
1834 kfree(msg);
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001835}
1836
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001837/*
Mauro Carvalho Chehab87d1d272009-06-22 22:48:29 -03001838 * i7core_check_error Retrieve and process errors reported by the
1839 * hardware. Called by the Core module.
1840 */
1841static void i7core_check_error(struct mem_ctl_info *mci)
1842{
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001843 struct i7core_pvt *pvt = mci->pvt_info;
1844 int i;
1845 unsigned count = 0;
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001846 struct mce *m;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001847
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001848 /*
1849 * MCE first step: Copy all mce errors into a temporary buffer
1850 * We use a double buffering here, to reduce the risk of
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001851 * losing an error.
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001852 */
1853 smp_rmb();
Mauro Carvalho Chehab321ece42009-10-08 13:11:08 -03001854 count = (pvt->mce_out + MCE_LOG_LEN - pvt->mce_in)
1855 % MCE_LOG_LEN;
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001856 if (!count)
Vernon Mauery8a311e12010-04-16 19:40:19 -03001857 goto check_ce_error;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001858
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001859 m = pvt->mce_outentry;
Mauro Carvalho Chehab321ece42009-10-08 13:11:08 -03001860 if (pvt->mce_in + count > MCE_LOG_LEN) {
1861 unsigned l = MCE_LOG_LEN - pvt->mce_in;
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001862
1863 memcpy(m, &pvt->mce_entry[pvt->mce_in], sizeof(*m) * l);
1864 smp_wmb();
1865 pvt->mce_in = 0;
1866 count -= l;
1867 m += l;
1868 }
1869 memcpy(m, &pvt->mce_entry[pvt->mce_in], sizeof(*m) * count);
1870 smp_wmb();
1871 pvt->mce_in += count;
1872
1873 smp_rmb();
1874 if (pvt->mce_overrun) {
1875 i7core_printk(KERN_ERR, "Lost %d memory errors\n",
1876 pvt->mce_overrun);
1877 smp_wmb();
1878 pvt->mce_overrun = 0;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001879 }
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001880
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001881 /*
1882 * MCE second step: parse errors and display
1883 */
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001884 for (i = 0; i < count; i++)
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001885 i7core_mce_output_error(mci, &pvt->mce_outentry[i]);
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001886
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001887 /*
1888 * Now, let's increment CE error counts
1889 */
Vernon Mauery8a311e12010-04-16 19:40:19 -03001890check_ce_error:
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001891 if (!pvt->is_registered)
1892 i7core_udimm_check_mc_ecc_err(mci);
1893 else
1894 i7core_rdimm_check_mc_ecc_err(mci);
Mauro Carvalho Chehab87d1d272009-06-22 22:48:29 -03001895}
1896
1897/*
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001898 * i7core_mce_check_error Replicates mcelog routine to get errors
1899 * This routine simply queues mcelog errors, and
1900 * return. The error itself should be handled later
1901 * by i7core_check_error.
Mauro Carvalho Chehab6e103be2009-10-05 09:40:09 -03001902 * WARNING: As this routine should be called at NMI time, extra care should
1903 * be taken to avoid deadlocks, and to be as fast as possible.
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001904 */
Borislav Petkov4140c542011-07-18 11:24:46 -03001905static int i7core_mce_check_error(struct notifier_block *nb, unsigned long val,
1906 void *data)
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001907{
Borislav Petkov4140c542011-07-18 11:24:46 -03001908 struct mce *mce = (struct mce *)data;
1909 struct i7core_dev *i7_dev;
1910 struct mem_ctl_info *mci;
1911 struct i7core_pvt *pvt;
1912
1913 i7_dev = get_i7core_dev(mce->socketid);
1914 if (!i7_dev)
1915 return NOTIFY_BAD;
1916
1917 mci = i7_dev->mci;
1918 pvt = mci->pvt_info;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001919
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001920 /*
1921 * Just let mcelog handle it if the error is
1922 * outside the memory controller
1923 */
1924 if (((mce->status & 0xffff) >> 7) != 1)
Borislav Petkov4140c542011-07-18 11:24:46 -03001925 return NOTIFY_DONE;
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001926
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001927 /* Bank 8 registers are the only ones that we know how to handle */
1928 if (mce->bank != 8)
Borislav Petkov4140c542011-07-18 11:24:46 -03001929 return NOTIFY_DONE;
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001930
Randy Dunlap3b918c12009-11-08 01:36:40 -02001931#ifdef CONFIG_SMP
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001932 /* Only handle if it is the right mc controller */
Thomas Renninger50340862011-06-22 05:40:06 -03001933 if (mce->socketid != pvt->i7core_dev->socket)
Borislav Petkov4140c542011-07-18 11:24:46 -03001934 return NOTIFY_DONE;
Randy Dunlap3b918c12009-11-08 01:36:40 -02001935#endif
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001936
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001937 smp_rmb();
Mauro Carvalho Chehab321ece42009-10-08 13:11:08 -03001938 if ((pvt->mce_out + 1) % MCE_LOG_LEN == pvt->mce_in) {
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001939 smp_wmb();
1940 pvt->mce_overrun++;
Borislav Petkov4140c542011-07-18 11:24:46 -03001941 return NOTIFY_DONE;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001942 }
Mauro Carvalho Chehab6e103be2009-10-05 09:40:09 -03001943
1944 /* Copy memory error at the ringbuffer */
1945 memcpy(&pvt->mce_entry[pvt->mce_out], mce, sizeof(*mce));
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001946 smp_wmb();
Mauro Carvalho Chehab321ece42009-10-08 13:11:08 -03001947 pvt->mce_out = (pvt->mce_out + 1) % MCE_LOG_LEN;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001948
Mauro Carvalho Chehabc5d34522009-07-17 10:28:15 -03001949 /* Handle fatal errors immediately */
1950 if (mce->mcgstatus & 1)
1951 i7core_check_error(mci);
1952
David Sterbae7bf0682010-12-27 16:51:15 +01001953 /* Advise mcelog that the errors were handled */
Borislav Petkov4140c542011-07-18 11:24:46 -03001954 return NOTIFY_STOP;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001955}
1956
Borislav Petkov4140c542011-07-18 11:24:46 -03001957static struct notifier_block i7_mce_dec = {
1958 .notifier_call = i7core_mce_check_error,
1959};
1960
Nils Carlson535e9c72011-08-08 06:21:26 -03001961struct memdev_dmi_entry {
1962 u8 type;
1963 u8 length;
1964 u16 handle;
1965 u16 phys_mem_array_handle;
1966 u16 mem_err_info_handle;
1967 u16 total_width;
1968 u16 data_width;
1969 u16 size;
1970 u8 form;
1971 u8 device_set;
1972 u8 device_locator;
1973 u8 bank_locator;
1974 u8 memory_type;
1975 u16 type_detail;
1976 u16 speed;
1977 u8 manufacturer;
1978 u8 serial_number;
1979 u8 asset_tag;
1980 u8 part_number;
1981 u8 attributes;
1982 u32 extended_size;
1983 u16 conf_mem_clk_speed;
1984} __attribute__((__packed__));
1985
1986
1987/*
1988 * Decode the DRAM Clock Frequency, be paranoid, make sure that all
1989 * memory devices show the same speed, and if they don't then consider
1990 * all speeds to be invalid.
1991 */
1992static void decode_dclk(const struct dmi_header *dh, void *_dclk_freq)
1993{
1994 int *dclk_freq = _dclk_freq;
1995 u16 dmi_mem_clk_speed;
1996
1997 if (*dclk_freq == -1)
1998 return;
1999
2000 if (dh->type == DMI_ENTRY_MEM_DEVICE) {
2001 struct memdev_dmi_entry *memdev_dmi_entry =
2002 (struct memdev_dmi_entry *)dh;
2003 unsigned long conf_mem_clk_speed_offset =
2004 (unsigned long)&memdev_dmi_entry->conf_mem_clk_speed -
2005 (unsigned long)&memdev_dmi_entry->type;
2006 unsigned long speed_offset =
2007 (unsigned long)&memdev_dmi_entry->speed -
2008 (unsigned long)&memdev_dmi_entry->type;
2009
2010 /* Check that a DIMM is present */
2011 if (memdev_dmi_entry->size == 0)
2012 return;
2013
2014 /*
2015 * Pick the configured speed if it's available, otherwise
2016 * pick the DIMM speed, or we don't have a speed.
2017 */
2018 if (memdev_dmi_entry->length > conf_mem_clk_speed_offset) {
2019 dmi_mem_clk_speed =
2020 memdev_dmi_entry->conf_mem_clk_speed;
2021 } else if (memdev_dmi_entry->length > speed_offset) {
2022 dmi_mem_clk_speed = memdev_dmi_entry->speed;
2023 } else {
2024 *dclk_freq = -1;
2025 return;
2026 }
2027
2028 if (*dclk_freq == 0) {
2029 /* First pass, speed was 0 */
2030 if (dmi_mem_clk_speed > 0) {
2031 /* Set speed if a valid speed is read */
2032 *dclk_freq = dmi_mem_clk_speed;
2033 } else {
2034 /* Otherwise we don't have a valid speed */
2035 *dclk_freq = -1;
2036 }
2037 } else if (*dclk_freq > 0 &&
2038 *dclk_freq != dmi_mem_clk_speed) {
2039 /*
2040 * If we have a speed, check that all DIMMS are the same
2041 * speed, otherwise set the speed as invalid.
2042 */
2043 *dclk_freq = -1;
2044 }
2045 }
2046}
2047
2048/*
2049 * The default DCLK frequency is used as a fallback if we
2050 * fail to find anything reliable in the DMI. The value
2051 * is taken straight from the datasheet.
2052 */
2053#define DEFAULT_DCLK_FREQ 800
2054
2055static int get_dclk_freq(void)
2056{
2057 int dclk_freq = 0;
2058
2059 dmi_walk(decode_dclk, (void *)&dclk_freq);
2060
2061 if (dclk_freq < 1)
2062 return DEFAULT_DCLK_FREQ;
2063
2064 return dclk_freq;
2065}
2066
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002067/*
2068 * set_sdram_scrub_rate This routine sets byte/sec bandwidth scrub rate
2069 * to hardware according to SCRUBINTERVAL formula
2070 * found in datasheet.
2071 */
2072static int set_sdram_scrub_rate(struct mem_ctl_info *mci, u32 new_bw)
2073{
2074 struct i7core_pvt *pvt = mci->pvt_info;
2075 struct pci_dev *pdev;
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002076 u32 dw_scrub;
2077 u32 dw_ssr;
2078
2079 /* Get data from the MC register, function 2 */
2080 pdev = pvt->pci_mcr[2];
2081 if (!pdev)
2082 return -ENODEV;
2083
2084 pci_read_config_dword(pdev, MC_SCRUB_CONTROL, &dw_scrub);
2085
2086 if (new_bw == 0) {
2087 /* Prepare to disable petrol scrub */
2088 dw_scrub &= ~STARTSCRUB;
2089 /* Stop the patrol scrub engine */
Nils Carlson535e9c72011-08-08 06:21:26 -03002090 write_and_test(pdev, MC_SCRUB_CONTROL,
2091 dw_scrub & ~SCRUBINTERVAL_MASK);
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002092
2093 /* Get current status of scrub rate and set bit to disable */
2094 pci_read_config_dword(pdev, MC_SSRCONTROL, &dw_ssr);
2095 dw_ssr &= ~SSR_MODE_MASK;
2096 dw_ssr |= SSR_MODE_DISABLE;
2097 } else {
Nils Carlson535e9c72011-08-08 06:21:26 -03002098 const int cache_line_size = 64;
2099 const u32 freq_dclk_mhz = pvt->dclk_freq;
2100 unsigned long long scrub_interval;
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002101 /*
2102 * Translate the desired scrub rate to a register value and
Nils Carlson535e9c72011-08-08 06:21:26 -03002103 * program the corresponding register value.
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002104 */
Nils Carlson535e9c72011-08-08 06:21:26 -03002105 scrub_interval = (unsigned long long)freq_dclk_mhz *
Sedat Dilek4fad8092011-09-21 23:44:52 -03002106 cache_line_size * 1000000;
2107 do_div(scrub_interval, new_bw);
Nils Carlson535e9c72011-08-08 06:21:26 -03002108
2109 if (!scrub_interval || scrub_interval > SCRUBINTERVAL_MASK)
2110 return -EINVAL;
2111
2112 dw_scrub = SCRUBINTERVAL_MASK & scrub_interval;
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002113
2114 /* Start the patrol scrub engine */
2115 pci_write_config_dword(pdev, MC_SCRUB_CONTROL,
2116 STARTSCRUB | dw_scrub);
2117
2118 /* Get current status of scrub rate and set bit to enable */
2119 pci_read_config_dword(pdev, MC_SSRCONTROL, &dw_ssr);
2120 dw_ssr &= ~SSR_MODE_MASK;
2121 dw_ssr |= SSR_MODE_ENABLE;
2122 }
2123 /* Disable or enable scrubbing */
2124 pci_write_config_dword(pdev, MC_SSRCONTROL, dw_ssr);
2125
2126 return new_bw;
2127}
2128
2129/*
2130 * get_sdram_scrub_rate This routine convert current scrub rate value
2131 * into byte/sec bandwidth accourding to
2132 * SCRUBINTERVAL formula found in datasheet.
2133 */
2134static int get_sdram_scrub_rate(struct mem_ctl_info *mci)
2135{
2136 struct i7core_pvt *pvt = mci->pvt_info;
2137 struct pci_dev *pdev;
2138 const u32 cache_line_size = 64;
Nils Carlson535e9c72011-08-08 06:21:26 -03002139 const u32 freq_dclk_mhz = pvt->dclk_freq;
2140 unsigned long long scrub_rate;
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002141 u32 scrubval;
2142
2143 /* Get data from the MC register, function 2 */
2144 pdev = pvt->pci_mcr[2];
2145 if (!pdev)
2146 return -ENODEV;
2147
2148 /* Get current scrub control data */
2149 pci_read_config_dword(pdev, MC_SCRUB_CONTROL, &scrubval);
2150
2151 /* Mask highest 8-bits to 0 */
Nils Carlson535e9c72011-08-08 06:21:26 -03002152 scrubval &= SCRUBINTERVAL_MASK;
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002153 if (!scrubval)
2154 return 0;
2155
2156 /* Calculate scrub rate value into byte/sec bandwidth */
Nils Carlson535e9c72011-08-08 06:21:26 -03002157 scrub_rate = (unsigned long long)freq_dclk_mhz *
Sedat Dilek4fad8092011-09-21 23:44:52 -03002158 1000000 * cache_line_size;
2159 do_div(scrub_rate, scrubval);
Nils Carlson535e9c72011-08-08 06:21:26 -03002160 return (int)scrub_rate;
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002161}
2162
2163static void enable_sdram_scrub_setting(struct mem_ctl_info *mci)
2164{
2165 struct i7core_pvt *pvt = mci->pvt_info;
2166 u32 pci_lock;
2167
2168 /* Unlock writes to pci registers */
2169 pci_read_config_dword(pvt->pci_noncore, MC_CFG_CONTROL, &pci_lock);
2170 pci_lock &= ~0x3;
2171 pci_write_config_dword(pvt->pci_noncore, MC_CFG_CONTROL,
2172 pci_lock | MC_CFG_UNLOCK);
2173
2174 mci->set_sdram_scrub_rate = set_sdram_scrub_rate;
2175 mci->get_sdram_scrub_rate = get_sdram_scrub_rate;
2176}
2177
2178static void disable_sdram_scrub_setting(struct mem_ctl_info *mci)
2179{
2180 struct i7core_pvt *pvt = mci->pvt_info;
2181 u32 pci_lock;
2182
2183 /* Lock writes to pci registers */
2184 pci_read_config_dword(pvt->pci_noncore, MC_CFG_CONTROL, &pci_lock);
2185 pci_lock &= ~0x3;
2186 pci_write_config_dword(pvt->pci_noncore, MC_CFG_CONTROL,
2187 pci_lock | MC_CFG_LOCK);
2188}
2189
Hidetoshi Setoa3aa0a42010-08-20 04:25:18 -03002190static void i7core_pci_ctl_create(struct i7core_pvt *pvt)
2191{
2192 pvt->i7core_pci = edac_pci_create_generic_ctl(
2193 &pvt->i7core_dev->pdev[0]->dev,
2194 EDAC_MOD_STR);
2195 if (unlikely(!pvt->i7core_pci))
Mauro Carvalho Chehabf9902f22010-08-21 09:42:05 -03002196 i7core_printk(KERN_WARNING,
2197 "Unable to setup PCI error report via EDAC\n");
Hidetoshi Setoa3aa0a42010-08-20 04:25:18 -03002198}
2199
2200static void i7core_pci_ctl_release(struct i7core_pvt *pvt)
2201{
2202 if (likely(pvt->i7core_pci))
2203 edac_pci_release_generic_ctl(pvt->i7core_pci);
2204 else
2205 i7core_printk(KERN_ERR,
2206 "Couldn't find mem_ctl_info for socket %d\n",
2207 pvt->i7core_dev->socket);
2208 pvt->i7core_pci = NULL;
2209}
2210
Hidetoshi Seto1c6edbb2010-08-20 04:32:33 -03002211static void i7core_unregister_mci(struct i7core_dev *i7core_dev)
2212{
2213 struct mem_ctl_info *mci = i7core_dev->mci;
2214 struct i7core_pvt *pvt;
2215
2216 if (unlikely(!mci || !mci->pvt_info)) {
2217 debugf0("MC: " __FILE__ ": %s(): dev = %p\n",
2218 __func__, &i7core_dev->pdev[0]->dev);
2219
2220 i7core_printk(KERN_ERR, "Couldn't find mci handler\n");
2221 return;
2222 }
2223
2224 pvt = mci->pvt_info;
2225
2226 debugf0("MC: " __FILE__ ": %s(): mci = %p, dev = %p\n",
2227 __func__, mci, &i7core_dev->pdev[0]->dev);
2228
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002229 /* Disable scrubrate setting */
Mauro Carvalho Chehab27100db2011-08-04 21:35:27 -03002230 if (pvt->enable_scrub)
2231 disable_sdram_scrub_setting(mci);
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002232
Borislav Petkov4140c542011-07-18 11:24:46 -03002233 atomic_notifier_chain_unregister(&x86_mce_decoder_chain, &i7_mce_dec);
Hidetoshi Seto1c6edbb2010-08-20 04:32:33 -03002234
2235 /* Disable EDAC polling */
2236 i7core_pci_ctl_release(pvt);
2237
2238 /* Remove MC sysfs nodes */
2239 edac_mc_del_mc(mci->dev);
2240
2241 debugf1("%s: free mci struct\n", mci->ctl_name);
2242 kfree(mci->ctl_name);
2243 edac_mc_free(mci);
2244 i7core_dev->mci = NULL;
2245}
2246
Hidetoshi Setoaace4282010-08-20 04:32:45 -03002247static int i7core_register_mci(struct i7core_dev *i7core_dev)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002248{
2249 struct mem_ctl_info *mci;
2250 struct i7core_pvt *pvt;
Hidetoshi Setoaace4282010-08-20 04:32:45 -03002251 int rc, channels, csrows;
2252
2253 /* Check the number of active and not disabled channels */
2254 rc = i7core_get_active_channels(i7core_dev->socket, &channels, &csrows);
2255 if (unlikely(rc < 0))
2256 return rc;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03002257
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002258 /* allocate a new MC control structure */
Hidetoshi Setoaace4282010-08-20 04:32:45 -03002259 mci = edac_mc_alloc(sizeof(*pvt), csrows, channels, i7core_dev->socket);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002260 if (unlikely(!mci))
2261 return -ENOMEM;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002262
Mauro Carvalho Chehab3cfd0142010-08-10 23:23:46 -03002263 debugf0("MC: " __FILE__ ": %s(): mci = %p, dev = %p\n",
2264 __func__, mci, &i7core_dev->pdev[0]->dev);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002265
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002266 pvt = mci->pvt_info;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03002267 memset(pvt, 0, sizeof(*pvt));
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -03002268
Mauro Carvalho Chehab6d37d242010-08-20 12:48:26 -03002269 /* Associates i7core_dev and mci for future usage */
2270 pvt->i7core_dev = i7core_dev;
2271 i7core_dev->mci = mci;
2272
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -03002273 /*
2274 * FIXME: how to handle RDDR3 at MCI level? It is possible to have
2275 * Mixed RDDR3/UDDR3 with Nehalem, provided that they are on different
2276 * memory channels
2277 */
2278 mci->mtype_cap = MEM_FLAG_DDR3;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002279 mci->edac_ctl_cap = EDAC_FLAG_NONE;
2280 mci->edac_cap = EDAC_FLAG_NONE;
2281 mci->mod_name = "i7core_edac.c";
2282 mci->mod_ver = I7CORE_REVISION;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002283 mci->ctl_name = kasprintf(GFP_KERNEL, "i7 core #%d",
2284 i7core_dev->socket);
2285 mci->dev_name = pci_name(i7core_dev->pdev[0]);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002286 mci->ctl_page_to_phys = NULL;
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03002287
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03002288 /* Store pci devices at mci for faster access */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002289 rc = mci_bind_devs(mci, i7core_dev);
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -03002290 if (unlikely(rc < 0))
Hidetoshi Seto628c5dd2010-08-20 04:28:40 -03002291 goto fail0;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03002292
Hidetoshi Seto59398132010-08-20 04:28:25 -03002293 if (pvt->is_registered)
2294 mci->mc_driver_sysfs_attributes = i7core_sysfs_rdimm_attrs;
2295 else
2296 mci->mc_driver_sysfs_attributes = i7core_sysfs_udimm_attrs;
2297
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03002298 /* Get dimm basic config */
Hidetoshi Seto2e5185f2010-08-20 04:32:56 -03002299 get_dimm_config(mci);
Hidetoshi Seto59398132010-08-20 04:28:25 -03002300 /* record ptr to the generic device */
2301 mci->dev = &i7core_dev->pdev[0]->dev;
2302 /* Set the function pointer to an actual operation function */
2303 mci->edac_check = i7core_check_error;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03002304
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002305 /* Enable scrubrate setting */
Mauro Carvalho Chehab27100db2011-08-04 21:35:27 -03002306 if (pvt->enable_scrub)
2307 enable_sdram_scrub_setting(mci);
Samuel Gabrielssone8b6a122011-03-30 10:21:23 -03002308
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002309 /* add this new MC control structure to EDAC's list of MCs */
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -03002310 if (unlikely(edac_mc_add_mc(mci))) {
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002311 debugf0("MC: " __FILE__
2312 ": %s(): failed edac_mc_add_mc()\n", __func__);
2313 /* FIXME: perhaps some code should go here that disables error
2314 * reporting if we just enabled it
2315 */
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -03002316
2317 rc = -EINVAL;
Hidetoshi Seto628c5dd2010-08-20 04:28:40 -03002318 goto fail0;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002319 }
2320
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03002321 /* Default error mask is any memory */
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03002322 pvt->inject.channel = 0;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03002323 pvt->inject.dimm = -1;
2324 pvt->inject.rank = -1;
2325 pvt->inject.bank = -1;
2326 pvt->inject.page = -1;
2327 pvt->inject.col = -1;
2328
Hidetoshi Setoa3aa0a42010-08-20 04:25:18 -03002329 /* allocating generic PCI control info */
2330 i7core_pci_ctl_create(pvt);
2331
Nils Carlson535e9c72011-08-08 06:21:26 -03002332 /* DCLK for scrub rate setting */
2333 pvt->dclk_freq = get_dclk_freq();
2334
Borislav Petkov4140c542011-07-18 11:24:46 -03002335 atomic_notifier_chain_register(&x86_mce_decoder_chain, &i7_mce_dec);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002336
Hidetoshi Seto628c5dd2010-08-20 04:28:40 -03002337 return 0;
2338
Hidetoshi Seto628c5dd2010-08-20 04:28:40 -03002339fail0:
2340 kfree(mci->ctl_name);
2341 edac_mc_free(mci);
Hidetoshi Seto1c6edbb2010-08-20 04:32:33 -03002342 i7core_dev->mci = NULL;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002343 return rc;
2344}
2345
2346/*
2347 * i7core_probe Probe for ONE instance of device to see if it is
2348 * present.
2349 * return:
2350 * 0 for FOUND a device
2351 * < 0 for error code
2352 */
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002353
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002354static int __devinit i7core_probe(struct pci_dev *pdev,
2355 const struct pci_device_id *id)
2356{
Mauro Carvalho Chehab40557592010-11-30 08:14:30 -02002357 int rc, count = 0;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002358 struct i7core_dev *i7core_dev;
2359
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002360 /* get the pci devices we want to reserve for our use */
2361 mutex_lock(&i7core_edac_lock);
2362
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002363 /*
Mauro Carvalho Chehabd4c27792009-09-05 04:12:02 -03002364 * All memory controllers are allocated at the first pass.
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002365 */
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002366 if (unlikely(probed >= 1)) {
2367 mutex_unlock(&i7core_edac_lock);
Mauro Carvalho Chehab76a7bd82010-10-24 11:36:19 -02002368 return -ENODEV;
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002369 }
2370 probed++;
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03002371
Hidetoshi Seto64c10f62010-08-20 04:28:14 -03002372 rc = i7core_get_all_devices();
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002373 if (unlikely(rc < 0))
2374 goto fail0;
2375
2376 list_for_each_entry(i7core_dev, &i7core_edac_list, list) {
Mauro Carvalho Chehab40557592010-11-30 08:14:30 -02002377 count++;
Hidetoshi Setoaace4282010-08-20 04:32:45 -03002378 rc = i7core_register_mci(i7core_dev);
Mauro Carvalho Chehabd4c27792009-09-05 04:12:02 -03002379 if (unlikely(rc < 0))
2380 goto fail1;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03002381 }
2382
Mauro Carvalho Chehab40557592010-11-30 08:14:30 -02002383 /*
2384 * Nehalem-EX uses a different memory controller. However, as the
2385 * memory controller is not visible on some Nehalem/Nehalem-EP, we
2386 * need to indirectly probe via a X58 PCI device. The same devices
2387 * are found on (some) Nehalem-EX. So, on those machines, the
2388 * probe routine needs to return -ENODEV, as the actual Memory
2389 * Controller registers won't be detected.
2390 */
2391 if (!count) {
2392 rc = -ENODEV;
2393 goto fail1;
2394 }
2395
2396 i7core_printk(KERN_INFO,
2397 "Driver loaded, %d memory controller(s) found.\n",
2398 count);
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03002399
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03002400 mutex_unlock(&i7core_edac_lock);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002401 return 0;
2402
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03002403fail1:
Mauro Carvalho Chehab88ef5ea2010-08-20 15:39:38 -03002404 list_for_each_entry(i7core_dev, &i7core_edac_list, list)
2405 i7core_unregister_mci(i7core_dev);
2406
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03002407 i7core_put_all_devices();
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03002408fail0:
2409 mutex_unlock(&i7core_edac_lock);
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -03002410 return rc;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002411}
2412
2413/*
2414 * i7core_remove destructor for one instance of device
2415 *
2416 */
2417static void __devexit i7core_remove(struct pci_dev *pdev)
2418{
Hidetoshi Seto64c10f62010-08-20 04:28:14 -03002419 struct i7core_dev *i7core_dev;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002420
2421 debugf0(__FILE__ ": %s()\n", __func__);
2422
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002423 /*
2424 * we have a trouble here: pdev value for removal will be wrong, since
2425 * it will point to the X58 register used to detect that the machine
2426 * is a Nehalem or upper design. However, due to the way several PCI
2427 * devices are grouped together to provide MC functionality, we need
2428 * to use a different method for releasing the devices
2429 */
Mauro Carvalho Chehab87d1d272009-06-22 22:48:29 -03002430
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03002431 mutex_lock(&i7core_edac_lock);
Hidetoshi Seto71fe0172010-08-20 04:29:47 -03002432
2433 if (unlikely(!probed)) {
2434 mutex_unlock(&i7core_edac_lock);
2435 return;
2436 }
2437
Mauro Carvalho Chehab88ef5ea2010-08-20 15:39:38 -03002438 list_for_each_entry(i7core_dev, &i7core_edac_list, list)
2439 i7core_unregister_mci(i7core_dev);
Hidetoshi Seto64c10f62010-08-20 04:28:14 -03002440
2441 /* Release PCI resources */
2442 i7core_put_all_devices();
2443
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002444 probed--;
2445
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002446 mutex_unlock(&i7core_edac_lock);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002447}
2448
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002449MODULE_DEVICE_TABLE(pci, i7core_pci_tbl);
2450
2451/*
2452 * i7core_driver pci_driver structure for this module
2453 *
2454 */
2455static struct pci_driver i7core_driver = {
2456 .name = "i7core_edac",
2457 .probe = i7core_probe,
2458 .remove = __devexit_p(i7core_remove),
2459 .id_table = i7core_pci_tbl,
2460};
2461
2462/*
2463 * i7core_init Module entry function
2464 * Try to initialize this module for its devices
2465 */
2466static int __init i7core_init(void)
2467{
2468 int pci_rc;
2469
2470 debugf2("MC: " __FILE__ ": %s()\n", __func__);
2471
2472 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
2473 opstate_init();
2474
Mauro Carvalho Chehab54a08ab2010-08-19 15:51:00 -03002475 if (use_pci_fixup)
2476 i7core_xeon_pci_fixup(pci_dev_table);
Keith Manntheybc2d7242009-09-03 00:05:05 -03002477
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002478 pci_rc = pci_register_driver(&i7core_driver);
2479
Mauro Carvalho Chehab3ef288a2009-09-02 23:43:33 -03002480 if (pci_rc >= 0)
2481 return 0;
2482
2483 i7core_printk(KERN_ERR, "Failed to register device with error %d.\n",
2484 pci_rc);
2485
2486 return pci_rc;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002487}
2488
2489/*
2490 * i7core_exit() Module exit function
2491 * Unregister the driver
2492 */
2493static void __exit i7core_exit(void)
2494{
2495 debugf2("MC: " __FILE__ ": %s()\n", __func__);
2496 pci_unregister_driver(&i7core_driver);
2497}
2498
2499module_init(i7core_init);
2500module_exit(i7core_exit);
2501
2502MODULE_LICENSE("GPL");
2503MODULE_AUTHOR("Mauro Carvalho Chehab <mchehab@redhat.com>");
2504MODULE_AUTHOR("Red Hat Inc. (http://www.redhat.com)");
2505MODULE_DESCRIPTION("MC Driver for Intel i7 Core memory controllers - "
2506 I7CORE_REVISION);
2507
2508module_param(edac_op_state, int, 0444);
2509MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");