blob: da32cd9c9b59f1ff76725f83fd7e80141333d79e [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Jassi Brar230d42d2009-11-30 07:39:42 +00002 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/workqueue.h>
Mark Brownc2573122011-11-10 10:57:32 +000023#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000024#include <linux/delay.h>
25#include <linux/clk.h>
26#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020027#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000028#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000029#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000030#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090031#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090032#include <linux/of.h>
33#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000034
Arnd Bergmann436d42c2012-08-24 15:22:12 +020035#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000036
Mark Brown563b4442013-04-18 18:06:05 +010037#ifdef CONFIG_S3C_DMA
Arnd Bergmann78843722013-04-11 22:42:03 +020038#include <mach/dma.h>
39#endif
40
Thomas Abrahama5238e32012-07-13 07:15:14 +090041#define MAX_SPI_PORTS 3
Girish K S7e995552013-05-20 12:21:32 +053042#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Thomas Abrahama5238e32012-07-13 07:15:14 +090043
Jassi Brar230d42d2009-11-30 07:39:42 +000044/* Registers and bit-fields */
45
46#define S3C64XX_SPI_CH_CFG 0x00
47#define S3C64XX_SPI_CLK_CFG 0x04
48#define S3C64XX_SPI_MODE_CFG 0x08
49#define S3C64XX_SPI_SLAVE_SEL 0x0C
50#define S3C64XX_SPI_INT_EN 0x10
51#define S3C64XX_SPI_STATUS 0x14
52#define S3C64XX_SPI_TX_DATA 0x18
53#define S3C64XX_SPI_RX_DATA 0x1C
54#define S3C64XX_SPI_PACKET_CNT 0x20
55#define S3C64XX_SPI_PENDING_CLR 0x24
56#define S3C64XX_SPI_SWAP_CFG 0x28
57#define S3C64XX_SPI_FB_CLK 0x2C
58
59#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
60#define S3C64XX_SPI_CH_SW_RST (1<<5)
61#define S3C64XX_SPI_CH_SLAVE (1<<4)
62#define S3C64XX_SPI_CPOL_L (1<<3)
63#define S3C64XX_SPI_CPHA_B (1<<2)
64#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
65#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
66
67#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
68#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
69#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090070#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000071
72#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
73#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
74#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
75#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
76#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
77#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
78#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
79#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
80#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
81#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
82#define S3C64XX_SPI_MODE_4BURST (1<<0)
83
84#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
85#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
86
Jassi Brar230d42d2009-11-30 07:39:42 +000087#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
88#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
89#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
90#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
91#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
92#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
93#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
94
95#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
96#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
97#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
98#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
99#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
100#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
101
102#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
103
104#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
105#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
106#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
107#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
108#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
109
110#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
111#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
112#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
113#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
114#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
115#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
116#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
117#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
118
119#define S3C64XX_SPI_FBCLK_MSK (3<<0)
120
Thomas Abrahama5238e32012-07-13 07:15:14 +0900121#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
122#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
123 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
124#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
125#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
126 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000127
128#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
129#define S3C64XX_SPI_TRAILCNT_OFF 19
130
131#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
132
133#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530134#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000135
Jassi Brar230d42d2009-11-30 07:39:42 +0000136#define RXBUSY (1<<2)
137#define TXBUSY (1<<3)
138
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900139struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200140 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000141 enum dma_transfer_direction direction;
Arnd Bergmann78843722013-04-11 22:42:03 +0200142 unsigned int dmach;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900143};
144
Jassi Brar230d42d2009-11-30 07:39:42 +0000145/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900146 * struct s3c64xx_spi_info - SPI Controller hardware info
147 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
148 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
149 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
150 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
151 * @clk_from_cmu: True, if the controller does not include a clock mux and
152 * prescaler unit.
153 *
154 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
155 * differ in some aspects such as the size of the fifo and spi bus clock
156 * setup. Such differences are specified to the driver using this structure
157 * which is provided as driver data to the driver.
158 */
159struct s3c64xx_spi_port_config {
160 int fifo_lvl_mask[MAX_SPI_PORTS];
161 int rx_lvl_offset;
162 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530163 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900164 bool high_speed;
165 bool clk_from_cmu;
166};
167
168/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000169 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
170 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700171 * @src_clk: Pointer to the clock used to generate SPI signals.
Jassi Brar230d42d2009-11-30 07:39:42 +0000172 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000173 * @cntrlr_info: Platform specific data for the controller this driver manages.
174 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
Jassi Brar230d42d2009-11-30 07:39:42 +0000175 * @lock: Controller specific lock.
176 * @state: Set of FLAGS to indicate status.
177 * @rx_dmach: Controller's DMA channel for Rx.
178 * @tx_dmach: Controller's DMA channel for Tx.
179 * @sfr_start: BUS address of SPI controller regs.
180 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000181 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000182 * @xfer_completion: To indicate completion of xfer task.
183 * @cur_mode: Stores the active configuration of the controller.
184 * @cur_bpw: Stores the active bits per word settings.
185 * @cur_speed: Stores the active xfer clock speed.
186 */
187struct s3c64xx_spi_driver_data {
188 void __iomem *regs;
189 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700190 struct clk *src_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000191 struct platform_device *pdev;
192 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700193 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000194 struct spi_device *tgl_spi;
Jassi Brar230d42d2009-11-30 07:39:42 +0000195 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000196 unsigned long sfr_start;
197 struct completion xfer_completion;
198 unsigned state;
199 unsigned cur_mode, cur_bpw;
200 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900201 struct s3c64xx_spi_dma_data rx_dma;
202 struct s3c64xx_spi_dma_data tx_dma;
Mark Brown563b4442013-04-18 18:06:05 +0100203#ifdef CONFIG_S3C_DMA
Boojin Kim39d3e802011-09-02 09:44:41 +0900204 struct samsung_dma_ops *ops;
Arnd Bergmann78843722013-04-11 22:42:03 +0200205#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +0900206 struct s3c64xx_spi_port_config *port_conf;
207 unsigned int port_id;
Girish K S3146bee2013-06-21 11:26:12 +0530208 bool cs_gpio;
Jassi Brar230d42d2009-11-30 07:39:42 +0000209};
210
Jassi Brar230d42d2009-11-30 07:39:42 +0000211static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
212{
Jassi Brar230d42d2009-11-30 07:39:42 +0000213 void __iomem *regs = sdd->regs;
214 unsigned long loops;
215 u32 val;
216
217 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
218
219 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900220 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
221 writel(val, regs + S3C64XX_SPI_CH_CFG);
222
223 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000224 val |= S3C64XX_SPI_CH_SW_RST;
225 val &= ~S3C64XX_SPI_CH_HS_EN;
226 writel(val, regs + S3C64XX_SPI_CH_CFG);
227
228 /* Flush TxFIFO*/
229 loops = msecs_to_loops(1);
230 do {
231 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900232 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000233
Mark Brownbe7852a2010-08-23 17:40:56 +0100234 if (loops == 0)
235 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
236
Jassi Brar230d42d2009-11-30 07:39:42 +0000237 /* Flush RxFIFO*/
238 loops = msecs_to_loops(1);
239 do {
240 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900241 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000242 readl(regs + S3C64XX_SPI_RX_DATA);
243 else
244 break;
245 } while (loops--);
246
Mark Brownbe7852a2010-08-23 17:40:56 +0100247 if (loops == 0)
248 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
249
Jassi Brar230d42d2009-11-30 07:39:42 +0000250 val = readl(regs + S3C64XX_SPI_CH_CFG);
251 val &= ~S3C64XX_SPI_CH_SW_RST;
252 writel(val, regs + S3C64XX_SPI_CH_CFG);
253
254 val = readl(regs + S3C64XX_SPI_MODE_CFG);
255 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
256 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000257}
258
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900259static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900260{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900261 struct s3c64xx_spi_driver_data *sdd;
262 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900263 unsigned long flags;
264
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900265 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900266 sdd = container_of(data,
267 struct s3c64xx_spi_driver_data, rx_dma);
268 else
269 sdd = container_of(data,
270 struct s3c64xx_spi_driver_data, tx_dma);
271
Boojin Kim39d3e802011-09-02 09:44:41 +0900272 spin_lock_irqsave(&sdd->lock, flags);
273
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900274 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900275 sdd->state &= ~RXBUSY;
276 if (!(sdd->state & TXBUSY))
277 complete(&sdd->xfer_completion);
278 } else {
279 sdd->state &= ~TXBUSY;
280 if (!(sdd->state & RXBUSY))
281 complete(&sdd->xfer_completion);
282 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900283
284 spin_unlock_irqrestore(&sdd->lock, flags);
285}
286
Mark Brown563b4442013-04-18 18:06:05 +0100287#ifdef CONFIG_S3C_DMA
Arnd Bergmann78843722013-04-11 22:42:03 +0200288/* FIXME: remove this section once arch/arm/mach-s3c64xx uses dmaengine */
289
290static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
291 .name = "samsung-spi-dma",
292};
293
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900294static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
295 unsigned len, dma_addr_t buf)
Boojin Kim39d3e802011-09-02 09:44:41 +0900296{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900297 struct s3c64xx_spi_driver_data *sdd;
Boojin Kim4969c322012-06-19 13:27:03 +0900298 struct samsung_dma_prep info;
299 struct samsung_dma_config config;
Boojin Kim39d3e802011-09-02 09:44:41 +0900300
Boojin Kim4969c322012-06-19 13:27:03 +0900301 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900302 sdd = container_of((void *)dma,
303 struct s3c64xx_spi_driver_data, rx_dma);
Boojin Kim4969c322012-06-19 13:27:03 +0900304 config.direction = sdd->rx_dma.direction;
305 config.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
306 config.width = sdd->cur_bpw / 8;
Arnd Bergmann78843722013-04-11 22:42:03 +0200307 sdd->ops->config((enum dma_ch)sdd->rx_dma.ch, &config);
Boojin Kim4969c322012-06-19 13:27:03 +0900308 } else {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900309 sdd = container_of((void *)dma,
310 struct s3c64xx_spi_driver_data, tx_dma);
Boojin Kim4969c322012-06-19 13:27:03 +0900311 config.direction = sdd->tx_dma.direction;
312 config.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
313 config.width = sdd->cur_bpw / 8;
Arnd Bergmann78843722013-04-11 22:42:03 +0200314 sdd->ops->config((enum dma_ch)sdd->tx_dma.ch, &config);
Boojin Kim4969c322012-06-19 13:27:03 +0900315 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900316
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900317 info.cap = DMA_SLAVE;
318 info.len = len;
319 info.fp = s3c64xx_spi_dmacb;
320 info.fp_param = dma;
321 info.direction = dma->direction;
322 info.buf = buf;
Boojin Kim39d3e802011-09-02 09:44:41 +0900323
Arnd Bergmann78843722013-04-11 22:42:03 +0200324 sdd->ops->prepare((enum dma_ch)dma->ch, &info);
325 sdd->ops->trigger((enum dma_ch)dma->ch);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900326}
327
328static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
329{
Boojin Kim4969c322012-06-19 13:27:03 +0900330 struct samsung_dma_req req;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +0530331 struct device *dev = &sdd->pdev->dev;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900332
333 sdd->ops = samsung_dma_get_ops();
334
Boojin Kim4969c322012-06-19 13:27:03 +0900335 req.cap = DMA_SLAVE;
336 req.client = &s3c64xx_spi_dma_client;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900337
Jingoo Hanb998aca82013-07-17 17:54:11 +0900338 sdd->rx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
339 sdd->rx_dma.dmach, &req, dev, "rx");
340 sdd->tx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
341 sdd->tx_dma.dmach, &req, dev, "tx");
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900342
343 return 1;
Boojin Kim39d3e802011-09-02 09:44:41 +0900344}
345
Arnd Bergmann78843722013-04-11 22:42:03 +0200346static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
347{
348 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
349
Girish K S7e995552013-05-20 12:21:32 +0530350 /*
351 * If DMA resource was not available during
352 * probe, no need to continue with dma requests
353 * else Acquire DMA channels
354 */
355 while (!is_polling(sdd) && !acquire_dma(sdd))
Arnd Bergmann78843722013-04-11 22:42:03 +0200356 usleep_range(10000, 11000);
357
Arnd Bergmann78843722013-04-11 22:42:03 +0200358 return 0;
359}
360
361static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
362{
363 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
364
365 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530366 if (!is_polling(sdd)) {
367 sdd->ops->release((enum dma_ch)sdd->rx_dma.ch,
368 &s3c64xx_spi_dma_client);
369 sdd->ops->release((enum dma_ch)sdd->tx_dma.ch,
370 &s3c64xx_spi_dma_client);
371 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200372
373 return 0;
374}
375
376static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
377 struct s3c64xx_spi_dma_data *dma)
378{
379 sdd->ops->stop((enum dma_ch)dma->ch);
380}
381#else
382
383static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
384 unsigned len, dma_addr_t buf)
385{
386 struct s3c64xx_spi_driver_data *sdd;
387 struct dma_slave_config config;
Arnd Bergmann78843722013-04-11 22:42:03 +0200388 struct dma_async_tx_descriptor *desc;
389
Tomasz Figab1a8e782013-08-11 02:33:28 +0200390 memset(&config, 0, sizeof(config));
391
Arnd Bergmann78843722013-04-11 22:42:03 +0200392 if (dma->direction == DMA_DEV_TO_MEM) {
393 sdd = container_of((void *)dma,
394 struct s3c64xx_spi_driver_data, rx_dma);
395 config.direction = dma->direction;
396 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
397 config.src_addr_width = sdd->cur_bpw / 8;
398 config.src_maxburst = 1;
399 dmaengine_slave_config(dma->ch, &config);
400 } else {
401 sdd = container_of((void *)dma,
402 struct s3c64xx_spi_driver_data, tx_dma);
403 config.direction = dma->direction;
404 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
405 config.dst_addr_width = sdd->cur_bpw / 8;
406 config.dst_maxburst = 1;
407 dmaengine_slave_config(dma->ch, &config);
408 }
409
Tomasz Figa90438c42013-08-11 02:33:30 +0200410 desc = dmaengine_prep_slave_single(dma->ch, buf, len,
411 dma->direction, DMA_PREP_INTERRUPT);
Arnd Bergmann78843722013-04-11 22:42:03 +0200412
413 desc->callback = s3c64xx_spi_dmacb;
414 desc->callback_param = dma;
415
416 dmaengine_submit(desc);
417 dma_async_issue_pending(dma->ch);
418}
419
420static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
421{
422 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
423 dma_filter_fn filter = sdd->cntrlr_info->filter;
424 struct device *dev = &sdd->pdev->dev;
425 dma_cap_mask_t mask;
Mark Brownfb9d0442013-04-18 18:12:00 +0100426 int ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200427
Mark Brownc12f9642013-08-13 19:03:01 +0100428 if (!is_polling(sdd)) {
429 dma_cap_zero(mask);
430 dma_cap_set(DMA_SLAVE, mask);
Girish K Sd96760f92013-06-27 12:26:53 +0530431
Mark Brownc12f9642013-08-13 19:03:01 +0100432 /* Acquire DMA channels */
433 sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
434 (void *)sdd->rx_dma.dmach, dev, "rx");
435 if (!sdd->rx_dma.ch) {
436 dev_err(dev, "Failed to get RX DMA channel\n");
437 ret = -EBUSY;
438 goto out;
439 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200440
Mark Brownc12f9642013-08-13 19:03:01 +0100441 sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
442 (void *)sdd->tx_dma.dmach, dev, "tx");
443 if (!sdd->tx_dma.ch) {
444 dev_err(dev, "Failed to get TX DMA channel\n");
445 ret = -EBUSY;
446 goto out_rx;
447 }
Mark Brownfb9d0442013-04-18 18:12:00 +0100448 }
449
450 ret = pm_runtime_get_sync(&sdd->pdev->dev);
Sylwester Nawrocki6c6cf642013-06-10 18:22:26 +0200451 if (ret < 0) {
Mark Brownfb9d0442013-04-18 18:12:00 +0100452 dev_err(dev, "Failed to enable device: %d\n", ret);
453 goto out_tx;
454 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200455
456 return 0;
Mark Brownfb9d0442013-04-18 18:12:00 +0100457
458out_tx:
459 dma_release_channel(sdd->tx_dma.ch);
460out_rx:
461 dma_release_channel(sdd->rx_dma.ch);
462out:
463 return ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200464}
465
466static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
467{
468 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
469
470 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530471 if (!is_polling(sdd)) {
472 dma_release_channel(sdd->rx_dma.ch);
473 dma_release_channel(sdd->tx_dma.ch);
474 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200475
476 pm_runtime_put(&sdd->pdev->dev);
477 return 0;
478}
479
480static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
481 struct s3c64xx_spi_dma_data *dma)
482{
483 dmaengine_terminate_all(dma->ch);
484}
485#endif
486
Jassi Brar230d42d2009-11-30 07:39:42 +0000487static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
488 struct spi_device *spi,
489 struct spi_transfer *xfer, int dma_mode)
490{
Jassi Brar230d42d2009-11-30 07:39:42 +0000491 void __iomem *regs = sdd->regs;
492 u32 modecfg, chcfg;
493
494 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
495 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
496
497 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
498 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
499
500 if (dma_mode) {
501 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
502 } else {
503 /* Always shift in data in FIFO, even if xfer is Tx only,
504 * this helps setting PCKT_CNT value for generating clocks
505 * as exactly needed.
506 */
507 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
508 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
509 | S3C64XX_SPI_PACKET_CNT_EN,
510 regs + S3C64XX_SPI_PACKET_CNT);
511 }
512
513 if (xfer->tx_buf != NULL) {
514 sdd->state |= TXBUSY;
515 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
516 if (dma_mode) {
517 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900518 prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000519 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900520 switch (sdd->cur_bpw) {
521 case 32:
522 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
523 xfer->tx_buf, xfer->len / 4);
524 break;
525 case 16:
526 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
527 xfer->tx_buf, xfer->len / 2);
528 break;
529 default:
530 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
531 xfer->tx_buf, xfer->len);
532 break;
533 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000534 }
535 }
536
537 if (xfer->rx_buf != NULL) {
538 sdd->state |= RXBUSY;
539
Thomas Abrahama5238e32012-07-13 07:15:14 +0900540 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000541 && !(sdd->cur_mode & SPI_CPHA))
542 chcfg |= S3C64XX_SPI_CH_HS_EN;
543
544 if (dma_mode) {
545 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
546 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
547 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
548 | S3C64XX_SPI_PACKET_CNT_EN,
549 regs + S3C64XX_SPI_PACKET_CNT);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900550 prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000551 }
552 }
553
554 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
555 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
556}
557
Mark Brown79617072013-06-19 19:12:39 +0100558static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530559 int timeout_ms)
560{
561 void __iomem *regs = sdd->regs;
562 unsigned long val = 1;
563 u32 status;
564
565 /* max fifo depth available */
566 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
567
568 if (timeout_ms)
569 val = msecs_to_loops(timeout_ms);
570
571 do {
572 status = readl(regs + S3C64XX_SPI_STATUS);
573 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
574
575 /* return the actual received data length */
576 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000577}
578
579static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
580 struct spi_transfer *xfer, int dma_mode)
581{
Jassi Brar230d42d2009-11-30 07:39:42 +0000582 void __iomem *regs = sdd->regs;
583 unsigned long val;
584 int ms;
585
586 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
587 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100588 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000589
590 if (dma_mode) {
591 val = msecs_to_jiffies(ms) + 10;
592 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
593 } else {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900594 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000595 val = msecs_to_loops(ms);
596 do {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900597 status = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900598 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
Jassi Brar230d42d2009-11-30 07:39:42 +0000599 }
600
Jassi Brar230d42d2009-11-30 07:39:42 +0000601 if (dma_mode) {
602 u32 status;
603
604 /*
Girish K S7e995552013-05-20 12:21:32 +0530605 * If the previous xfer was completed within timeout, then
606 * proceed further else return -EIO.
Jassi Brar230d42d2009-11-30 07:39:42 +0000607 * DmaTx returns after simply writing data in the FIFO,
608 * w/o waiting for real transmission on the bus to finish.
609 * DmaRx returns only after Dma read data from FIFO which
610 * needs bus transmission to finish, so we don't worry if
611 * Xfer involved Rx(with or without Tx).
612 */
Girish K S7e995552013-05-20 12:21:32 +0530613 if (val && !xfer->rx_buf) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000614 val = msecs_to_loops(10);
615 status = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900616 while ((TX_FIFO_LVL(status, sdd)
617 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000618 && --val) {
619 cpu_relax();
620 status = readl(regs + S3C64XX_SPI_STATUS);
621 }
622
Jassi Brar230d42d2009-11-30 07:39:42 +0000623 }
Girish K S7e995552013-05-20 12:21:32 +0530624
625 /* If timed out while checking rx/tx status return error */
626 if (!val)
627 return -EIO;
Jassi Brar230d42d2009-11-30 07:39:42 +0000628 } else {
Girish K S7e995552013-05-20 12:21:32 +0530629 int loops;
630 u32 cpy_len;
631 u8 *buf;
632
Jassi Brar230d42d2009-11-30 07:39:42 +0000633 /* If it was only Tx */
Girish K S7e995552013-05-20 12:21:32 +0530634 if (!xfer->rx_buf) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000635 sdd->state &= ~TXBUSY;
636 return 0;
637 }
638
Girish K S7e995552013-05-20 12:21:32 +0530639 /*
640 * If the receive length is bigger than the controller fifo
641 * size, calculate the loops and read the fifo as many times.
642 * loops = length / max fifo size (calculated by using the
643 * fifo mask).
644 * For any size less than the fifo size the below code is
645 * executed atleast once.
646 */
647 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
648 buf = xfer->rx_buf;
649 do {
650 /* wait for data to be received in the fifo */
Mark Brown79617072013-06-19 19:12:39 +0100651 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
652 (loops ? ms : 0));
Girish K S7e995552013-05-20 12:21:32 +0530653
654 switch (sdd->cur_bpw) {
655 case 32:
656 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
657 buf, cpy_len / 4);
658 break;
659 case 16:
660 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
661 buf, cpy_len / 2);
662 break;
663 default:
664 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
665 buf, cpy_len);
666 break;
667 }
668
669 buf = buf + cpy_len;
670 } while (loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000671 sdd->state &= ~RXBUSY;
672 }
673
674 return 0;
675}
676
Jassi Brar230d42d2009-11-30 07:39:42 +0000677static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
678{
Jassi Brar230d42d2009-11-30 07:39:42 +0000679 void __iomem *regs = sdd->regs;
680 u32 val;
681
682 /* Disable Clock */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900683 if (sdd->port_conf->clk_from_cmu) {
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900684 clk_disable_unprepare(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900685 } else {
686 val = readl(regs + S3C64XX_SPI_CLK_CFG);
687 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
688 writel(val, regs + S3C64XX_SPI_CLK_CFG);
689 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000690
691 /* Set Polarity and Phase */
692 val = readl(regs + S3C64XX_SPI_CH_CFG);
693 val &= ~(S3C64XX_SPI_CH_SLAVE |
694 S3C64XX_SPI_CPOL_L |
695 S3C64XX_SPI_CPHA_B);
696
697 if (sdd->cur_mode & SPI_CPOL)
698 val |= S3C64XX_SPI_CPOL_L;
699
700 if (sdd->cur_mode & SPI_CPHA)
701 val |= S3C64XX_SPI_CPHA_B;
702
703 writel(val, regs + S3C64XX_SPI_CH_CFG);
704
705 /* Set Channel & DMA Mode */
706 val = readl(regs + S3C64XX_SPI_MODE_CFG);
707 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
708 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
709
710 switch (sdd->cur_bpw) {
711 case 32:
712 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900713 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000714 break;
715 case 16:
716 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900717 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000718 break;
719 default:
720 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900721 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000722 break;
723 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000724
725 writel(val, regs + S3C64XX_SPI_MODE_CFG);
726
Thomas Abrahama5238e32012-07-13 07:15:14 +0900727 if (sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900728 /* Configure Clock */
729 /* There is half-multiplier before the SPI */
730 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
731 /* Enable Clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900732 clk_prepare_enable(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900733 } else {
734 /* Configure Clock */
735 val = readl(regs + S3C64XX_SPI_CLK_CFG);
736 val &= ~S3C64XX_SPI_PSR_MASK;
737 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
738 & S3C64XX_SPI_PSR_MASK);
739 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000740
Jassi Brarb42a81c2010-09-29 17:31:33 +0900741 /* Enable Clock */
742 val = readl(regs + S3C64XX_SPI_CLK_CFG);
743 val |= S3C64XX_SPI_ENCLK_ENABLE;
744 writel(val, regs + S3C64XX_SPI_CLK_CFG);
745 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000746}
747
Jassi Brar230d42d2009-11-30 07:39:42 +0000748#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
749
750static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
751 struct spi_message *msg)
752{
753 struct device *dev = &sdd->pdev->dev;
754 struct spi_transfer *xfer;
755
Girish K S7e995552013-05-20 12:21:32 +0530756 if (is_polling(sdd) || msg->is_dma_mapped)
Jassi Brar230d42d2009-11-30 07:39:42 +0000757 return 0;
758
759 /* First mark all xfer unmapped */
760 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
761 xfer->rx_dma = XFER_DMAADDR_INVALID;
762 xfer->tx_dma = XFER_DMAADDR_INVALID;
763 }
764
765 /* Map until end or first fail */
766 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
767
Thomas Abrahama5238e32012-07-13 07:15:14 +0900768 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
Jassi Brare02ddd42010-09-29 17:31:31 +0900769 continue;
770
Jassi Brar230d42d2009-11-30 07:39:42 +0000771 if (xfer->tx_buf != NULL) {
Jassi Brar251ee472010-09-03 10:36:26 +0900772 xfer->tx_dma = dma_map_single(dev,
773 (void *)xfer->tx_buf, xfer->len,
774 DMA_TO_DEVICE);
Jassi Brar230d42d2009-11-30 07:39:42 +0000775 if (dma_mapping_error(dev, xfer->tx_dma)) {
776 dev_err(dev, "dma_map_single Tx failed\n");
777 xfer->tx_dma = XFER_DMAADDR_INVALID;
778 return -ENOMEM;
779 }
780 }
781
782 if (xfer->rx_buf != NULL) {
783 xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
784 xfer->len, DMA_FROM_DEVICE);
785 if (dma_mapping_error(dev, xfer->rx_dma)) {
786 dev_err(dev, "dma_map_single Rx failed\n");
787 dma_unmap_single(dev, xfer->tx_dma,
788 xfer->len, DMA_TO_DEVICE);
789 xfer->tx_dma = XFER_DMAADDR_INVALID;
790 xfer->rx_dma = XFER_DMAADDR_INVALID;
791 return -ENOMEM;
792 }
793 }
794 }
795
796 return 0;
797}
798
799static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
800 struct spi_message *msg)
801{
802 struct device *dev = &sdd->pdev->dev;
803 struct spi_transfer *xfer;
804
Girish K S7e995552013-05-20 12:21:32 +0530805 if (is_polling(sdd) || msg->is_dma_mapped)
Jassi Brar230d42d2009-11-30 07:39:42 +0000806 return;
807
808 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
809
Thomas Abrahama5238e32012-07-13 07:15:14 +0900810 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
Jassi Brare02ddd42010-09-29 17:31:31 +0900811 continue;
812
Jassi Brar230d42d2009-11-30 07:39:42 +0000813 if (xfer->rx_buf != NULL
814 && xfer->rx_dma != XFER_DMAADDR_INVALID)
815 dma_unmap_single(dev, xfer->rx_dma,
816 xfer->len, DMA_FROM_DEVICE);
817
818 if (xfer->tx_buf != NULL
819 && xfer->tx_dma != XFER_DMAADDR_INVALID)
820 dma_unmap_single(dev, xfer->tx_dma,
821 xfer->len, DMA_TO_DEVICE);
822 }
823}
824
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100825static int s3c64xx_spi_prepare_message(struct spi_master *master,
826 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000827{
Mark Brownad2a99a2012-02-15 14:48:32 -0800828 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000829 struct spi_device *spi = msg->spi;
830 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
Jassi Brar230d42d2009-11-30 07:39:42 +0000831
832 /* If Master's(controller) state differs from that needed by Slave */
833 if (sdd->cur_speed != spi->max_speed_hz
834 || sdd->cur_mode != spi->mode
835 || sdd->cur_bpw != spi->bits_per_word) {
836 sdd->cur_bpw = spi->bits_per_word;
837 sdd->cur_speed = spi->max_speed_hz;
838 sdd->cur_mode = spi->mode;
839 s3c64xx_spi_config(sdd);
840 }
841
842 /* Map all the transfers if needed */
843 if (s3c64xx_spi_map_mssg(sdd, msg)) {
844 dev_err(&spi->dev,
845 "Xfer: Unable to map message buffers!\n");
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100846 return -ENOMEM;
Jassi Brar230d42d2009-11-30 07:39:42 +0000847 }
848
849 /* Configure feedback delay */
850 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
851
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100852 return 0;
853}
Jassi Brar230d42d2009-11-30 07:39:42 +0000854
Mark Brown0732a9d2013-10-05 11:51:14 +0100855static int s3c64xx_spi_transfer_one(struct spi_master *master,
856 struct spi_device *spi,
857 struct spi_transfer *xfer)
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100858{
859 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown0732a9d2013-10-05 11:51:14 +0100860 int status;
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100861 u32 speed;
862 u8 bpw;
Mark Brown0732a9d2013-10-05 11:51:14 +0100863 unsigned long flags;
864 int use_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +0000865
Geert Uytterhoeven3e83c192014-01-12 14:07:50 +0100866 reinit_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +0000867
Mark Brown0732a9d2013-10-05 11:51:14 +0100868 /* Only BPW and Speed may change across transfers */
869 bpw = xfer->bits_per_word;
870 speed = xfer->speed_hz ? : spi->max_speed_hz;
Jassi Brar230d42d2009-11-30 07:39:42 +0000871
Mark Brown0732a9d2013-10-05 11:51:14 +0100872 if (xfer->len % (bpw / 8)) {
873 dev_err(&spi->dev,
874 "Xfer length(%u) not a multiple of word size(%u)\n",
875 xfer->len, bpw / 8);
876 return -EIO;
Jassi Brar230d42d2009-11-30 07:39:42 +0000877 }
878
Mark Brown0732a9d2013-10-05 11:51:14 +0100879 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
880 sdd->cur_bpw = bpw;
881 sdd->cur_speed = speed;
882 s3c64xx_spi_config(sdd);
883 }
884
885 /* Polling method for xfers not bigger than FIFO capacity */
886 use_dma = 0;
887 if (!is_polling(sdd) &&
888 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
889 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
890 use_dma = 1;
891
892 spin_lock_irqsave(&sdd->lock, flags);
893
894 /* Pending only which is to be done */
895 sdd->state &= ~RXBUSY;
896 sdd->state &= ~TXBUSY;
897
898 enable_datapath(sdd, spi, xfer, use_dma);
899
900 /* Start the signals */
901 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
902
Mark Brown0732a9d2013-10-05 11:51:14 +0100903 spin_unlock_irqrestore(&sdd->lock, flags);
904
905 status = wait_for_xfer(sdd, xfer, use_dma);
906
907 if (status) {
908 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
909 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
910 (sdd->state & RXBUSY) ? 'f' : 'p',
911 (sdd->state & TXBUSY) ? 'f' : 'p',
912 xfer->len);
913
914 if (use_dma) {
915 if (xfer->tx_buf != NULL
916 && (sdd->state & TXBUSY))
917 s3c64xx_spi_dma_stop(sdd, &sdd->tx_dma);
918 if (xfer->rx_buf != NULL
919 && (sdd->state & RXBUSY))
920 s3c64xx_spi_dma_stop(sdd, &sdd->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000921 }
Mark Brown8c09daa2013-09-27 19:56:31 +0100922 } else {
Jassi Brar230d42d2009-11-30 07:39:42 +0000923 flush_fifo(sdd);
924 }
925
Mark Brown0732a9d2013-10-05 11:51:14 +0100926 return status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000927}
928
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100929static int s3c64xx_spi_unprepare_message(struct spi_master *master,
930 struct spi_message *msg)
931{
932 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000933
934 s3c64xx_spi_unmap_mssg(sdd, msg);
935
Jassi Brar230d42d2009-11-30 07:39:42 +0000936 return 0;
937}
938
Thomas Abraham2b908072012-07-13 07:15:15 +0900939static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +0900940 struct spi_device *spi)
941{
942 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +0000943 struct device_node *slave_np, *data_np = NULL;
Girish K S3146bee2013-06-21 11:26:12 +0530944 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham2b908072012-07-13 07:15:15 +0900945 u32 fb_delay = 0;
946
Girish K S3146bee2013-06-21 11:26:12 +0530947 sdd = spi_master_get_devdata(spi->master);
Thomas Abraham2b908072012-07-13 07:15:15 +0900948 slave_np = spi->dev.of_node;
949 if (!slave_np) {
950 dev_err(&spi->dev, "device node not found\n");
951 return ERR_PTR(-EINVAL);
952 }
953
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100954 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +0900955 if (!data_np) {
956 dev_err(&spi->dev, "child node 'controller-data' not found\n");
957 return ERR_PTR(-EINVAL);
958 }
959
960 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
961 if (!cs) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900962 dev_err(&spi->dev, "could not allocate memory for controller data\n");
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100963 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900964 return ERR_PTR(-ENOMEM);
965 }
966
Girish K S3146bee2013-06-21 11:26:12 +0530967 /* The CS line is asserted/deasserted by the gpio pin */
968 if (sdd->cs_gpio)
969 cs->line = of_get_named_gpio(data_np, "cs-gpio", 0);
970
Thomas Abraham2b908072012-07-13 07:15:15 +0900971 if (!gpio_is_valid(cs->line)) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900972 dev_err(&spi->dev, "chip select gpio is not specified or invalid\n");
Thomas Abraham2b908072012-07-13 07:15:15 +0900973 kfree(cs);
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100974 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900975 return ERR_PTR(-EINVAL);
976 }
977
978 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
979 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100980 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900981 return cs;
982}
983
Jassi Brar230d42d2009-11-30 07:39:42 +0000984/*
985 * Here we only check the validity of requested configuration
986 * and save the configuration in a local data-structure.
987 * The controller is actually configured only just before we
988 * get a message to transfer.
989 */
990static int s3c64xx_spi_setup(struct spi_device *spi)
991{
992 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
993 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -0700994 struct s3c64xx_spi_info *sci;
Thomas Abraham2b908072012-07-13 07:15:15 +0900995 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +0000996
Thomas Abraham2b908072012-07-13 07:15:15 +0900997 sdd = spi_master_get_devdata(spi->master);
998 if (!cs && spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +0100999 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +09001000 spi->controller_data = cs;
1001 }
1002
1003 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001004 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
1005 return -ENODEV;
1006 }
1007
Tomasz Figa01498712013-08-11 02:33:29 +02001008 if (!spi_get_ctldata(spi)) {
1009 /* Request gpio only if cs line is asserted by gpio pins */
1010 if (sdd->cs_gpio) {
1011 err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH,
1012 dev_name(&spi->dev));
1013 if (err) {
1014 dev_err(&spi->dev,
1015 "Failed to get /CS gpio [%d]: %d\n",
1016 cs->line, err);
1017 goto err_gpio_req;
1018 }
Mark Browndd97e262013-09-27 18:58:55 +01001019
1020 spi->cs_gpio = cs->line;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001021 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001022
Girish K S3146bee2013-06-21 11:26:12 +05301023 spi_set_ctldata(spi, cs);
Tomasz Figa01498712013-08-11 02:33:29 +02001024 }
Girish K S3146bee2013-06-21 11:26:12 +05301025
Jassi Brar230d42d2009-11-30 07:39:42 +00001026 sci = sdd->cntrlr_info;
1027
Mark Brownb97b6622011-12-04 00:58:06 +00001028 pm_runtime_get_sync(&sdd->pdev->dev);
1029
Jassi Brar230d42d2009-11-30 07:39:42 +00001030 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001031 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +09001032 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +00001033
Jassi Brarb42a81c2010-09-29 17:31:33 +09001034 /* Max possible */
1035 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +00001036
Jassi Brarb42a81c2010-09-29 17:31:33 +09001037 if (spi->max_speed_hz > speed)
1038 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +00001039
Jassi Brarb42a81c2010-09-29 17:31:33 +09001040 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
1041 psr &= S3C64XX_SPI_PSR_MASK;
1042 if (psr == S3C64XX_SPI_PSR_MASK)
1043 psr--;
1044
1045 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
1046 if (spi->max_speed_hz < speed) {
1047 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
1048 psr++;
1049 } else {
1050 err = -EINVAL;
1051 goto setup_exit;
1052 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001053 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001054
Jassi Brarb42a81c2010-09-29 17:31:33 +09001055 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +09001056 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +09001057 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +09001058 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +00001059 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
1060 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +09001061 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +09001062 goto setup_exit;
1063 }
Jassi Brarb42a81c2010-09-29 17:31:33 +09001064 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001065
Mark Brownb97b6622011-12-04 00:58:06 +00001066 pm_runtime_put(&sdd->pdev->dev);
Mark Brown8c09daa2013-09-27 19:56:31 +01001067 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Thomas Abraham2b908072012-07-13 07:15:15 +09001068 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +00001069
Jassi Brar230d42d2009-11-30 07:39:42 +00001070setup_exit:
Krzysztof Kozlowski7b8f7ee2013-10-17 14:45:41 +02001071 pm_runtime_put(&sdd->pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001072 /* setup() returns with device de-selected */
Mark Brown8c09daa2013-09-27 19:56:31 +01001073 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +00001074
Thomas Abraham2b908072012-07-13 07:15:15 +09001075 gpio_free(cs->line);
1076 spi_set_ctldata(spi, NULL);
1077
1078err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +02001079 if (spi->dev.of_node)
1080 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +09001081
Jassi Brar230d42d2009-11-30 07:39:42 +00001082 return err;
1083}
1084
Thomas Abraham1c20c202012-07-13 07:15:14 +09001085static void s3c64xx_spi_cleanup(struct spi_device *spi)
1086{
1087 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
Girish K S3146bee2013-06-21 11:26:12 +05301088 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001089
Girish K S3146bee2013-06-21 11:26:12 +05301090 sdd = spi_master_get_devdata(spi->master);
Mark Browndd97e262013-09-27 18:58:55 +01001091 if (spi->cs_gpio) {
1092 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +09001093 if (spi->dev.of_node)
1094 kfree(cs);
1095 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001096 spi_set_ctldata(spi, NULL);
1097}
1098
Mark Brownc2573122011-11-10 10:57:32 +00001099static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
1100{
1101 struct s3c64xx_spi_driver_data *sdd = data;
1102 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +05301103 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +00001104
Girish K S375981f2013-03-13 12:13:30 +05301105 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +00001106
Girish K S375981f2013-03-13 12:13:30 +05301107 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
1108 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001109 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301110 }
1111 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
1112 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001113 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301114 }
1115 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
1116 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001117 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301118 }
1119 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
1120 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001121 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301122 }
1123
1124 /* Clear the pending irq by setting and then clearing it */
1125 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
1126 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +00001127
1128 return IRQ_HANDLED;
1129}
1130
Jassi Brar230d42d2009-11-30 07:39:42 +00001131static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
1132{
Jassi Brarad7de722010-01-20 13:49:44 -07001133 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001134 void __iomem *regs = sdd->regs;
1135 unsigned int val;
1136
1137 sdd->cur_speed = 0;
1138
Mark Brown5fc3e832012-07-19 14:36:23 +09001139 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +00001140
1141 /* Disable Interrupts - we use Polling if not DMA mode */
1142 writel(0, regs + S3C64XX_SPI_INT_EN);
1143
Thomas Abrahama5238e32012-07-13 07:15:14 +09001144 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +09001145 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +00001146 regs + S3C64XX_SPI_CLK_CFG);
1147 writel(0, regs + S3C64XX_SPI_MODE_CFG);
1148 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
1149
Girish K S375981f2013-03-13 12:13:30 +05301150 /* Clear any irq pending bits, should set and clear the bits */
1151 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
1152 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
1153 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
1154 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
1155 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
1156 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +00001157
1158 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
1159
1160 val = readl(regs + S3C64XX_SPI_MODE_CFG);
1161 val &= ~S3C64XX_SPI_MODE_4BURST;
1162 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1163 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1164 writel(val, regs + S3C64XX_SPI_MODE_CFG);
1165
1166 flush_fifo(sdd);
1167}
1168
Thomas Abraham2b908072012-07-13 07:15:15 +09001169#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +09001170static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +09001171{
1172 struct s3c64xx_spi_info *sci;
1173 u32 temp;
1174
1175 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
1176 if (!sci) {
1177 dev_err(dev, "memory allocation for spi_info failed\n");
1178 return ERR_PTR(-ENOMEM);
1179 }
1180
1181 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001182 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001183 sci->src_clk_nr = 0;
1184 } else {
1185 sci->src_clk_nr = temp;
1186 }
1187
1188 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001189 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001190 sci->num_cs = 1;
1191 } else {
1192 sci->num_cs = temp;
1193 }
1194
1195 return sci;
1196}
1197#else
1198static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
1199{
Jingoo Han8074cf02013-07-30 16:58:59 +09001200 return dev_get_platdata(dev);
Thomas Abraham2b908072012-07-13 07:15:15 +09001201}
Thomas Abraham2b908072012-07-13 07:15:15 +09001202#endif
1203
1204static const struct of_device_id s3c64xx_spi_dt_match[];
1205
Thomas Abrahama5238e32012-07-13 07:15:14 +09001206static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1207 struct platform_device *pdev)
1208{
Thomas Abraham2b908072012-07-13 07:15:15 +09001209#ifdef CONFIG_OF
1210 if (pdev->dev.of_node) {
1211 const struct of_device_id *match;
1212 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1213 return (struct s3c64xx_spi_port_config *)match->data;
1214 }
1215#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +09001216 return (struct s3c64xx_spi_port_config *)
1217 platform_get_device_id(pdev)->driver_data;
1218}
1219
Grant Likely2deff8d2013-02-05 13:27:35 +00001220static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001221{
Thomas Abraham2b908072012-07-13 07:15:15 +09001222 struct resource *mem_res;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301223 struct resource *res;
Jassi Brar230d42d2009-11-30 07:39:42 +00001224 struct s3c64xx_spi_driver_data *sdd;
Jingoo Han8074cf02013-07-30 16:58:59 +09001225 struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001226 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001227 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001228 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001229
Thomas Abraham2b908072012-07-13 07:15:15 +09001230 if (!sci && pdev->dev.of_node) {
1231 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1232 if (IS_ERR(sci))
1233 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +00001234 }
1235
Thomas Abraham2b908072012-07-13 07:15:15 +09001236 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001237 dev_err(&pdev->dev, "platform_data missing!\n");
1238 return -ENODEV;
1239 }
1240
Jassi Brar230d42d2009-11-30 07:39:42 +00001241 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1242 if (mem_res == NULL) {
1243 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1244 return -ENXIO;
1245 }
1246
Mark Brownc2573122011-11-10 10:57:32 +00001247 irq = platform_get_irq(pdev, 0);
1248 if (irq < 0) {
1249 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1250 return irq;
1251 }
1252
Jassi Brar230d42d2009-11-30 07:39:42 +00001253 master = spi_alloc_master(&pdev->dev,
1254 sizeof(struct s3c64xx_spi_driver_data));
1255 if (master == NULL) {
1256 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1257 return -ENOMEM;
1258 }
1259
Jassi Brar230d42d2009-11-30 07:39:42 +00001260 platform_set_drvdata(pdev, master);
1261
1262 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001263 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001264 sdd->master = master;
1265 sdd->cntrlr_info = sci;
1266 sdd->pdev = pdev;
1267 sdd->sfr_start = mem_res->start;
Girish K S3146bee2013-06-21 11:26:12 +05301268 sdd->cs_gpio = true;
Thomas Abraham2b908072012-07-13 07:15:15 +09001269 if (pdev->dev.of_node) {
Girish K S3146bee2013-06-21 11:26:12 +05301270 if (!of_find_property(pdev->dev.of_node, "cs-gpio", NULL))
1271 sdd->cs_gpio = false;
1272
Thomas Abraham2b908072012-07-13 07:15:15 +09001273 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1274 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001275 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1276 ret);
Thomas Abraham2b908072012-07-13 07:15:15 +09001277 goto err0;
1278 }
1279 sdd->port_id = ret;
1280 } else {
1281 sdd->port_id = pdev->id;
1282 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001283
1284 sdd->cur_bpw = 8;
1285
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301286 if (!sdd->pdev->dev.of_node) {
1287 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1288 if (!res) {
Jingoo Handb0606e2013-07-15 15:11:57 +09001289 dev_warn(&pdev->dev, "Unable to get SPI tx dma resource. Switching to poll mode\n");
Girish K S7e995552013-05-20 12:21:32 +05301290 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1291 } else
1292 sdd->tx_dma.dmach = res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001293
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301294 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1295 if (!res) {
Jingoo Handb0606e2013-07-15 15:11:57 +09001296 dev_warn(&pdev->dev, "Unable to get SPI rx dma resource. Switching to poll mode\n");
Girish K S7e995552013-05-20 12:21:32 +05301297 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1298 } else
1299 sdd->rx_dma.dmach = res->start;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301300 }
1301
1302 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1303 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001304
1305 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001306 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001307 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001308 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001309 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
Mark Brown6bb9c0e2013-10-05 00:42:58 +01001310 master->prepare_message = s3c64xx_spi_prepare_message;
Mark Brown0732a9d2013-10-05 11:51:14 +01001311 master->transfer_one = s3c64xx_spi_transfer_one;
Mark Brown6bb9c0e2013-10-05 00:42:58 +01001312 master->unprepare_message = s3c64xx_spi_unprepare_message;
Mark Brownad2a99a2012-02-15 14:48:32 -08001313 master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
Jassi Brar230d42d2009-11-30 07:39:42 +00001314 master->num_chipselect = sci->num_cs;
1315 master->dma_alignment = 8;
Stephen Warren24778be2013-05-21 20:36:35 -06001316 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1317 SPI_BPW_MASK(8);
Jassi Brar230d42d2009-11-30 07:39:42 +00001318 /* the spi->mode bits understood by this driver: */
1319 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Mark Brownfc0f81b2013-07-28 15:24:54 +01001320 master->auto_runtime_pm = true;
Jassi Brar230d42d2009-11-30 07:39:42 +00001321
Thierry Redingb0ee5602013-01-21 11:09:18 +01001322 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1323 if (IS_ERR(sdd->regs)) {
1324 ret = PTR_ERR(sdd->regs);
Jingoo Han4eb77002013-01-10 11:04:21 +09001325 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001326 }
1327
Thomas Abraham00ab5392013-04-15 20:42:57 -07001328 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001329 dev_err(&pdev->dev, "Unable to config gpio\n");
1330 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001331 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001332 }
1333
1334 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001335 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001336 if (IS_ERR(sdd->clk)) {
1337 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1338 ret = PTR_ERR(sdd->clk);
Thomas Abraham00ab5392013-04-15 20:42:57 -07001339 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001340 }
1341
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001342 if (clk_prepare_enable(sdd->clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001343 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1344 ret = -EBUSY;
Thomas Abraham00ab5392013-04-15 20:42:57 -07001345 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001346 }
1347
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001348 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001349 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001350 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001351 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001352 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001353 ret = PTR_ERR(sdd->src_clk);
Jingoo Han4eb77002013-01-10 11:04:21 +09001354 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001355 }
1356
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001357 if (clk_prepare_enable(sdd->src_clk)) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001358 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Jassi Brar230d42d2009-11-30 07:39:42 +00001359 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001360 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001361 }
1362
Jassi Brar230d42d2009-11-30 07:39:42 +00001363 /* Setup Deufult Mode */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001364 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001365
1366 spin_lock_init(&sdd->lock);
1367 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001368
Jingoo Han4eb77002013-01-10 11:04:21 +09001369 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1370 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001371 if (ret != 0) {
1372 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1373 irq, ret);
Jingoo Han4eb77002013-01-10 11:04:21 +09001374 goto err3;
Mark Brownc2573122011-11-10 10:57:32 +00001375 }
1376
1377 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1378 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1379 sdd->regs + S3C64XX_SPI_INT_EN);
1380
Krzysztof Kozlowski38338252013-10-17 18:06:46 +02001381 pm_runtime_set_active(&pdev->dev);
Mark Brown3e2bd642013-09-27 11:52:35 +01001382 pm_runtime_enable(&pdev->dev);
1383
Mark Brown91800f02013-08-31 18:55:53 +01001384 ret = devm_spi_register_master(&pdev->dev, master);
1385 if (ret != 0) {
1386 dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
Jingoo Han4eb77002013-01-10 11:04:21 +09001387 goto err3;
Jassi Brar230d42d2009-11-30 07:39:42 +00001388 }
1389
Jingoo Han75bf3362013-01-31 15:25:01 +09001390 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001391 sdd->port_id, master->num_chipselect);
Jingoo Hanc65bc4a2013-07-16 08:53:33 +09001392 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tDMA=[Rx-%d, Tx-%d]\n",
1393 mem_res,
Boojin Kim82ab8cd2011-09-02 09:44:42 +09001394 sdd->rx_dma.dmach, sdd->tx_dma.dmach);
Jassi Brar230d42d2009-11-30 07:39:42 +00001395
1396 return 0;
1397
Jassi Brar230d42d2009-11-30 07:39:42 +00001398err3:
Jingoo Han4eb77002013-01-10 11:04:21 +09001399 clk_disable_unprepare(sdd->src_clk);
1400err2:
1401 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001402err0:
Jassi Brar230d42d2009-11-30 07:39:42 +00001403 spi_master_put(master);
1404
1405 return ret;
1406}
1407
1408static int s3c64xx_spi_remove(struct platform_device *pdev)
1409{
1410 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1411 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001412
Mark Brownb97b6622011-12-04 00:58:06 +00001413 pm_runtime_disable(&pdev->dev);
1414
Mark Brownc2573122011-11-10 10:57:32 +00001415 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1416
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001417 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001418
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001419 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001420
Jassi Brar230d42d2009-11-30 07:39:42 +00001421 return 0;
1422}
1423
Jingoo Han997230d2013-03-22 02:09:08 +00001424#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001425static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001426{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001427 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001428 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001429
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001430 int ret = spi_master_suspend(master);
1431 if (ret)
1432 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001433
Krzysztof Kozlowski9d7fd212013-10-21 15:42:50 +02001434 if (!pm_runtime_suspended(dev)) {
1435 clk_disable_unprepare(sdd->clk);
1436 clk_disable_unprepare(sdd->src_clk);
1437 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001438
1439 sdd->cur_speed = 0; /* Output Clock is stopped */
1440
1441 return 0;
1442}
1443
Mark Browne25d0bf2011-12-04 00:36:18 +00001444static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001445{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001446 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001447 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001448 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001449
Thomas Abraham00ab5392013-04-15 20:42:57 -07001450 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001451 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001452
Krzysztof Kozlowski9d7fd212013-10-21 15:42:50 +02001453 if (!pm_runtime_suspended(dev)) {
1454 clk_prepare_enable(sdd->src_clk);
1455 clk_prepare_enable(sdd->clk);
1456 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001457
Thomas Abrahama5238e32012-07-13 07:15:14 +09001458 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001459
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001460 return spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001461}
Jingoo Han997230d2013-03-22 02:09:08 +00001462#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001463
Mark Brownb97b6622011-12-04 00:58:06 +00001464#ifdef CONFIG_PM_RUNTIME
1465static int s3c64xx_spi_runtime_suspend(struct device *dev)
1466{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001467 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001468 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1469
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001470 clk_disable_unprepare(sdd->clk);
1471 clk_disable_unprepare(sdd->src_clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001472
1473 return 0;
1474}
1475
1476static int s3c64xx_spi_runtime_resume(struct device *dev)
1477{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001478 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001479 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown8b06d5b2013-09-27 18:44:53 +01001480 int ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001481
Mark Brown8b06d5b2013-09-27 18:44:53 +01001482 ret = clk_prepare_enable(sdd->src_clk);
1483 if (ret != 0)
1484 return ret;
1485
1486 ret = clk_prepare_enable(sdd->clk);
1487 if (ret != 0) {
1488 clk_disable_unprepare(sdd->src_clk);
1489 return ret;
1490 }
Mark Brownb97b6622011-12-04 00:58:06 +00001491
1492 return 0;
1493}
1494#endif /* CONFIG_PM_RUNTIME */
1495
Mark Browne25d0bf2011-12-04 00:36:18 +00001496static const struct dev_pm_ops s3c64xx_spi_pm = {
1497 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001498 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1499 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001500};
1501
Sachin Kamat10ce0472012-08-03 10:08:12 +05301502static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001503 .fifo_lvl_mask = { 0x7f },
1504 .rx_lvl_offset = 13,
1505 .tx_st_done = 21,
1506 .high_speed = true,
1507};
1508
Sachin Kamat10ce0472012-08-03 10:08:12 +05301509static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001510 .fifo_lvl_mask = { 0x7f, 0x7F },
1511 .rx_lvl_offset = 13,
1512 .tx_st_done = 21,
1513};
1514
Sachin Kamat10ce0472012-08-03 10:08:12 +05301515static struct s3c64xx_spi_port_config s5p64x0_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001516 .fifo_lvl_mask = { 0x1ff, 0x7F },
1517 .rx_lvl_offset = 15,
1518 .tx_st_done = 25,
1519};
1520
Sachin Kamat10ce0472012-08-03 10:08:12 +05301521static struct s3c64xx_spi_port_config s5pc100_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001522 .fifo_lvl_mask = { 0x7f, 0x7F },
1523 .rx_lvl_offset = 13,
1524 .tx_st_done = 21,
1525 .high_speed = true,
1526};
1527
Sachin Kamat10ce0472012-08-03 10:08:12 +05301528static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001529 .fifo_lvl_mask = { 0x1ff, 0x7F },
1530 .rx_lvl_offset = 15,
1531 .tx_st_done = 25,
1532 .high_speed = true,
1533};
1534
Sachin Kamat10ce0472012-08-03 10:08:12 +05301535static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001536 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1537 .rx_lvl_offset = 15,
1538 .tx_st_done = 25,
1539 .high_speed = true,
1540 .clk_from_cmu = true,
1541};
1542
Girish K Sbff82032013-06-21 11:26:13 +05301543static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
1544 .fifo_lvl_mask = { 0x1ff },
1545 .rx_lvl_offset = 15,
1546 .tx_st_done = 25,
1547 .high_speed = true,
1548 .clk_from_cmu = true,
1549 .quirks = S3C64XX_SPI_QUIRK_POLL,
1550};
1551
Thomas Abrahama5238e32012-07-13 07:15:14 +09001552static struct platform_device_id s3c64xx_spi_driver_ids[] = {
1553 {
1554 .name = "s3c2443-spi",
1555 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1556 }, {
1557 .name = "s3c6410-spi",
1558 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
1559 }, {
1560 .name = "s5p64x0-spi",
1561 .driver_data = (kernel_ulong_t)&s5p64x0_spi_port_config,
1562 }, {
1563 .name = "s5pc100-spi",
1564 .driver_data = (kernel_ulong_t)&s5pc100_spi_port_config,
1565 }, {
1566 .name = "s5pv210-spi",
1567 .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config,
1568 }, {
1569 .name = "exynos4210-spi",
1570 .driver_data = (kernel_ulong_t)&exynos4_spi_port_config,
1571 },
1572 { },
1573};
1574
Thomas Abraham2b908072012-07-13 07:15:15 +09001575static const struct of_device_id s3c64xx_spi_dt_match[] = {
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001576 { .compatible = "samsung,s3c2443-spi",
1577 .data = (void *)&s3c2443_spi_port_config,
1578 },
1579 { .compatible = "samsung,s3c6410-spi",
1580 .data = (void *)&s3c6410_spi_port_config,
1581 },
1582 { .compatible = "samsung,s5pc100-spi",
1583 .data = (void *)&s5pc100_spi_port_config,
1584 },
1585 { .compatible = "samsung,s5pv210-spi",
1586 .data = (void *)&s5pv210_spi_port_config,
1587 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001588 { .compatible = "samsung,exynos4210-spi",
1589 .data = (void *)&exynos4_spi_port_config,
1590 },
Girish K Sbff82032013-06-21 11:26:13 +05301591 { .compatible = "samsung,exynos5440-spi",
1592 .data = (void *)&exynos5440_spi_port_config,
1593 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001594 { },
1595};
1596MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
Thomas Abraham2b908072012-07-13 07:15:15 +09001597
Jassi Brar230d42d2009-11-30 07:39:42 +00001598static struct platform_driver s3c64xx_spi_driver = {
1599 .driver = {
1600 .name = "s3c64xx-spi",
1601 .owner = THIS_MODULE,
Mark Browne25d0bf2011-12-04 00:36:18 +00001602 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001603 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001604 },
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001605 .probe = s3c64xx_spi_probe,
Jassi Brar230d42d2009-11-30 07:39:42 +00001606 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001607 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001608};
1609MODULE_ALIAS("platform:s3c64xx-spi");
1610
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001611module_platform_driver(s3c64xx_spi_driver);
Jassi Brar230d42d2009-11-30 07:39:42 +00001612
1613MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1614MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1615MODULE_LICENSE("GPL");