blob: b48ff7ded325967071ce4df8cab6823123e74152 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +0300103 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200221static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
222static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200223static int ath5k_start(struct ieee80211_hw *hw);
224static void ath5k_stop(struct ieee80211_hw *hw);
225static int ath5k_add_interface(struct ieee80211_hw *hw,
226 struct ieee80211_if_init_conf *conf);
227static void ath5k_remove_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200229static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200230static void ath5k_configure_filter(struct ieee80211_hw *hw,
231 unsigned int changed_flags,
232 unsigned int *new_flags,
233 int mc_count, struct dev_mc_list *mclist);
234static int ath5k_set_key(struct ieee80211_hw *hw,
235 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100236 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200237 struct ieee80211_key_conf *key);
238static int ath5k_get_stats(struct ieee80211_hw *hw,
239 struct ieee80211_low_level_stats *stats);
240static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
241 struct ieee80211_tx_queue_stats *stats);
242static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100243static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200244static void ath5k_reset_tsf(struct ieee80211_hw *hw);
David S. Miller5b9ab2e2008-11-26 23:48:40 -0800245static int ath5k_beacon_update(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200246 struct sk_buff *skb);
Martin Xu02969b32008-11-24 10:49:27 +0800247static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
248 struct ieee80211_vif *vif,
249 struct ieee80211_bss_conf *bss_conf,
250 u32 changes);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200251
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100252static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200253 .tx = ath5k_tx,
254 .start = ath5k_start,
255 .stop = ath5k_stop,
256 .add_interface = ath5k_add_interface,
257 .remove_interface = ath5k_remove_interface,
258 .config = ath5k_config,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259 .configure_filter = ath5k_configure_filter,
260 .set_key = ath5k_set_key,
261 .get_stats = ath5k_get_stats,
262 .conf_tx = NULL,
263 .get_tx_stats = ath5k_get_tx_stats,
264 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100265 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200266 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800267 .bss_info_changed = ath5k_bss_info_changed,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268};
269
270/*
271 * Prototypes - Internal functions
272 */
273/* Attach detach */
274static int ath5k_attach(struct pci_dev *pdev,
275 struct ieee80211_hw *hw);
276static void ath5k_detach(struct pci_dev *pdev,
277 struct ieee80211_hw *hw);
278/* Channel/mode setup */
279static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
281 struct ieee80211_channel *channels,
282 unsigned int mode,
283 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200284static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200285static int ath5k_chan_set(struct ath5k_softc *sc,
286 struct ieee80211_channel *chan);
287static void ath5k_setcurmode(struct ath5k_softc *sc,
288 unsigned int mode);
289static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500290
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200291/* Descriptor setup */
292static int ath5k_desc_alloc(struct ath5k_softc *sc,
293 struct pci_dev *pdev);
294static void ath5k_desc_free(struct ath5k_softc *sc,
295 struct pci_dev *pdev);
296/* Buffers setup */
297static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
298 struct ath5k_buf *bf);
299static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200300 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
302 struct ath5k_buf *bf)
303{
304 BUG_ON(!bf);
305 if (!bf->skb)
306 return;
307 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
308 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200309 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200310 bf->skb = NULL;
311}
312
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100313static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
314 struct ath5k_buf *bf)
315{
316 BUG_ON(!bf);
317 if (!bf->skb)
318 return;
319 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
320 PCI_DMA_FROMDEVICE);
321 dev_kfree_skb_any(bf->skb);
322 bf->skb = NULL;
323}
324
325
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200326/* Queues setup */
327static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
328 int qtype, int subtype);
329static int ath5k_beaconq_setup(struct ath5k_hw *ah);
330static int ath5k_beaconq_config(struct ath5k_softc *sc);
331static void ath5k_txq_drainq(struct ath5k_softc *sc,
332 struct ath5k_txq *txq);
333static void ath5k_txq_cleanup(struct ath5k_softc *sc);
334static void ath5k_txq_release(struct ath5k_softc *sc);
335/* Rx handling */
336static int ath5k_rx_start(struct ath5k_softc *sc);
337static void ath5k_rx_stop(struct ath5k_softc *sc);
338static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
339 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900340 struct sk_buff *skb,
341 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342static void ath5k_tasklet_rx(unsigned long data);
343/* Tx handling */
344static void ath5k_tx_processq(struct ath5k_softc *sc,
345 struct ath5k_txq *txq);
346static void ath5k_tasklet_tx(unsigned long data);
347/* Beacon handling */
348static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200349 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350static void ath5k_beacon_send(struct ath5k_softc *sc);
351static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900352static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500353static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200354
355static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
356{
357 u64 tsf = ath5k_hw_get_tsf64(ah);
358
359 if ((tsf & 0x7fff) < rstamp)
360 tsf -= 0x8000;
361
362 return (tsf & ~0x7fff) | rstamp;
363}
364
365/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500366static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200367static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500368static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200369static irqreturn_t ath5k_intr(int irq, void *dev_id);
370static void ath5k_tasklet_reset(unsigned long data);
371
372static void ath5k_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200373
374/*
375 * Module init/exit functions
376 */
377static int __init
378init_ath5k_pci(void)
379{
380 int ret;
381
382 ath5k_debug_init();
383
John W. Linville04a9e452008-02-01 16:03:45 -0500384 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200385 if (ret) {
386 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
387 return ret;
388 }
389
390 return 0;
391}
392
393static void __exit
394exit_ath5k_pci(void)
395{
John W. Linville04a9e452008-02-01 16:03:45 -0500396 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200397
398 ath5k_debug_finish();
399}
400
401module_init(init_ath5k_pci);
402module_exit(exit_ath5k_pci);
403
404
405/********************\
406* PCI Initialization *
407\********************/
408
409static const char *
410ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
411{
412 const char *name = "xxxxx";
413 unsigned int i;
414
415 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
416 if (srev_names[i].sr_type != type)
417 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300418
419 if ((val & 0xf0) == srev_names[i].sr_val)
420 name = srev_names[i].sr_name;
421
422 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200423 name = srev_names[i].sr_name;
424 break;
425 }
426 }
427
428 return name;
429}
430
431static int __devinit
432ath5k_pci_probe(struct pci_dev *pdev,
433 const struct pci_device_id *id)
434{
435 void __iomem *mem;
436 struct ath5k_softc *sc;
437 struct ieee80211_hw *hw;
438 int ret;
439 u8 csz;
440
441 ret = pci_enable_device(pdev);
442 if (ret) {
443 dev_err(&pdev->dev, "can't enable device\n");
444 goto err;
445 }
446
447 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700448 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200449 if (ret) {
450 dev_err(&pdev->dev, "32-bit DMA not available\n");
451 goto err_dis;
452 }
453
454 /*
455 * Cache line size is used to size and align various
456 * structures used to communicate with the hardware.
457 */
458 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
459 if (csz == 0) {
460 /*
461 * Linux 2.4.18 (at least) writes the cache line size
462 * register as a 16-bit wide register which is wrong.
463 * We must have this setup properly for rx buffer
464 * DMA to work so force a reasonable value here if it
465 * comes up zero.
466 */
467 csz = L1_CACHE_BYTES / sizeof(u32);
468 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
469 }
470 /*
471 * The default setting of latency timer yields poor results,
472 * set it to the value used by other systems. It may be worth
473 * tweaking this setting more.
474 */
475 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
476
477 /* Enable bus mastering */
478 pci_set_master(pdev);
479
480 /*
481 * Disable the RETRY_TIMEOUT register (0x41) to keep
482 * PCI Tx retries from interfering with C3 CPU state.
483 */
484 pci_write_config_byte(pdev, 0x41, 0);
485
486 ret = pci_request_region(pdev, 0, "ath5k");
487 if (ret) {
488 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
489 goto err_dis;
490 }
491
492 mem = pci_iomap(pdev, 0, 0);
493 if (!mem) {
494 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
495 ret = -EIO;
496 goto err_reg;
497 }
498
499 /*
500 * Allocate hw (mac80211 main struct)
501 * and hw->priv (driver private data)
502 */
503 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
504 if (hw == NULL) {
505 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
506 ret = -ENOMEM;
507 goto err_map;
508 }
509
510 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
511
512 /* Initialize driver private data */
513 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200514 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
515 IEEE80211_HW_SIGNAL_DBM |
516 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700517
518 hw->wiphy->interface_modes =
519 BIT(NL80211_IFTYPE_STATION) |
520 BIT(NL80211_IFTYPE_ADHOC) |
521 BIT(NL80211_IFTYPE_MESH_POINT);
522
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200523 hw->extra_tx_headroom = 2;
524 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200525 sc = hw->priv;
526 sc->hw = hw;
527 sc->pdev = pdev;
528
529 ath5k_debug_init_device(sc);
530
531 /*
532 * Mark the device as detached to avoid processing
533 * interrupts until setup is complete.
534 */
535 __set_bit(ATH_STAT_INVALID, sc->status);
536
537 sc->iobase = mem; /* So we can unmap it on detach */
538 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200539 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200540 mutex_init(&sc->lock);
541 spin_lock_init(&sc->rxbuflock);
542 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200543 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200544
545 /* Set private data */
546 pci_set_drvdata(pdev, hw);
547
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200548 /* Setup interrupt handler */
549 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
550 if (ret) {
551 ATH5K_ERR(sc, "request_irq failed\n");
552 goto err_free;
553 }
554
555 /* Initialize device */
556 sc->ah = ath5k_hw_attach(sc, id->driver_data);
557 if (IS_ERR(sc->ah)) {
558 ret = PTR_ERR(sc->ah);
559 goto err_irq;
560 }
561
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200562 /* set up multi-rate retry capabilities */
563 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200564 hw->max_rates = 4;
565 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200566 }
567
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200568 /* Finish private driver data initialization */
569 ret = ath5k_attach(pdev, hw);
570 if (ret)
571 goto err_ah;
572
573 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300574 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200575 sc->ah->ah_mac_srev,
576 sc->ah->ah_phy_revision);
577
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500578 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500580 if (sc->ah->ah_radio_5ghz_revision &&
581 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200582 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500583 if (!test_bit(AR5K_MODE_11A,
584 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200585 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500586 ath5k_chip_name(AR5K_VERSION_RAD,
587 sc->ah->ah_radio_5ghz_revision),
588 sc->ah->ah_radio_5ghz_revision);
589 /* No 2GHz support (5110 and some
590 * 5Ghz only cards) -> report 5Ghz radio */
591 } else if (!test_bit(AR5K_MODE_11B,
592 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200593 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500594 ath5k_chip_name(AR5K_VERSION_RAD,
595 sc->ah->ah_radio_5ghz_revision),
596 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200597 /* Multiband radio */
598 } else {
599 ATH5K_INFO(sc, "RF%s multiband radio found"
600 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500601 ath5k_chip_name(AR5K_VERSION_RAD,
602 sc->ah->ah_radio_5ghz_revision),
603 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200604 }
605 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500606 /* Multi chip radio (RF5111 - RF2111) ->
607 * report both 2GHz/5GHz radios */
608 else if (sc->ah->ah_radio_5ghz_revision &&
609 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500611 ath5k_chip_name(AR5K_VERSION_RAD,
612 sc->ah->ah_radio_5ghz_revision),
613 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200614 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500615 ath5k_chip_name(AR5K_VERSION_RAD,
616 sc->ah->ah_radio_2ghz_revision),
617 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618 }
619 }
620
621
622 /* ready to process interrupts */
623 __clear_bit(ATH_STAT_INVALID, sc->status);
624
625 return 0;
626err_ah:
627 ath5k_hw_detach(sc->ah);
628err_irq:
629 free_irq(pdev->irq, sc);
630err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200631 ieee80211_free_hw(hw);
632err_map:
633 pci_iounmap(pdev, mem);
634err_reg:
635 pci_release_region(pdev, 0);
636err_dis:
637 pci_disable_device(pdev);
638err:
639 return ret;
640}
641
642static void __devexit
643ath5k_pci_remove(struct pci_dev *pdev)
644{
645 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
646 struct ath5k_softc *sc = hw->priv;
647
648 ath5k_debug_finish_device(sc);
649 ath5k_detach(pdev, hw);
650 ath5k_hw_detach(sc->ah);
651 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200652 pci_iounmap(pdev, sc->iobase);
653 pci_release_region(pdev, 0);
654 pci_disable_device(pdev);
655 ieee80211_free_hw(hw);
656}
657
658#ifdef CONFIG_PM
659static int
660ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
661{
662 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
663 struct ath5k_softc *sc = hw->priv;
664
Bob Copeland3a078872008-06-25 22:35:28 -0400665 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200666
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200667 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668 pci_save_state(pdev);
669 pci_disable_device(pdev);
670 pci_set_power_state(pdev, PCI_D3hot);
671
672 return 0;
673}
674
675static int
676ath5k_pci_resume(struct pci_dev *pdev)
677{
678 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
679 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200680 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200681
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200682 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683
684 err = pci_enable_device(pdev);
685 if (err)
686 return err;
687
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200688 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
689 if (err) {
690 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200691 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200692 }
693
Bob Copeland3a078872008-06-25 22:35:28 -0400694 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200695 return 0;
Bob Copelandbb2beca2009-01-19 11:20:54 -0500696
Michael Karcher37465c82008-08-07 19:34:01 +0200697err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200698 pci_disable_device(pdev);
699 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200700}
701#endif /* CONFIG_PM */
702
703
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200704/***********************\
705* Driver Initialization *
706\***********************/
707
Bob Copelandf769c362009-03-30 22:30:31 -0400708static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
709{
710 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
711 struct ath5k_softc *sc = hw->priv;
712 struct ath_regulatory *reg = &sc->ah->ah_regulatory;
713
714 return ath_reg_notifier_apply(wiphy, request, reg);
715}
716
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200717static int
718ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
719{
720 struct ath5k_softc *sc = hw->priv;
721 struct ath5k_hw *ah = sc->ah;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500722 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200723 int ret;
724
725 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
726
727 /*
728 * Check if the MAC has multi-rate retry support.
729 * We do this by trying to setup a fake extended
730 * descriptor. MAC's that don't have support will
731 * return false w/o doing anything. MAC's that do
732 * support it will return true w/o doing anything.
733 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300734 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100735 if (ret < 0)
736 goto err;
737 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200738 __set_bit(ATH_STAT_MRRETRY, sc->status);
739
740 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741 * Collect the channel list. The 802.11 layer
742 * is resposible for filtering this list based
743 * on settings like the phy mode and regulatory
744 * domain restrictions.
745 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200746 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200747 if (ret) {
748 ATH5K_ERR(sc, "can't get channels\n");
749 goto err;
750 }
751
752 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500753 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
754 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200755 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500756 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200757
758 /*
759 * Allocate tx+rx descriptors and populate the lists.
760 */
761 ret = ath5k_desc_alloc(sc, pdev);
762 if (ret) {
763 ATH5K_ERR(sc, "can't allocate descriptors\n");
764 goto err;
765 }
766
767 /*
768 * Allocate hardware transmit queues: one queue for
769 * beacon frames and one data queue for each QoS
770 * priority. Note that hw functions handle reseting
771 * these queues at the needed time.
772 */
773 ret = ath5k_beaconq_setup(ah);
774 if (ret < 0) {
775 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
776 goto err_desc;
777 }
778 sc->bhalq = ret;
779
780 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
781 if (IS_ERR(sc->txq)) {
782 ATH5K_ERR(sc, "can't setup xmit queue\n");
783 ret = PTR_ERR(sc->txq);
784 goto err_bhal;
785 }
786
787 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
788 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
789 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500790 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200791 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200792
Bob Copeland0e149cf2008-11-17 23:40:38 -0500793 ret = ath5k_eeprom_read_mac(ah, mac);
794 if (ret) {
795 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
796 sc->pdev->device);
797 goto err_queues;
798 }
799
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200800 SET_IEEE80211_PERM_ADDR(hw, mac);
801 /* All MAC address bits matter for ACKs */
802 memset(sc->bssidmask, 0xff, ETH_ALEN);
803 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
804
Bob Copelandf769c362009-03-30 22:30:31 -0400805 ah->ah_regulatory.current_rd =
806 ah->ah_capabilities.cap_eeprom.ee_regdomain;
807 ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
808 if (ret) {
809 ATH5K_ERR(sc, "can't initialize regulatory system\n");
810 goto err_queues;
811 }
812
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200813 ret = ieee80211_register_hw(hw);
814 if (ret) {
815 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
816 goto err_queues;
817 }
818
Bob Copelandf769c362009-03-30 22:30:31 -0400819 if (!ath_is_world_regd(&sc->ah->ah_regulatory))
820 regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
821
Bob Copeland3a078872008-06-25 22:35:28 -0400822 ath5k_init_leds(sc);
823
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200824 return 0;
825err_queues:
826 ath5k_txq_release(sc);
827err_bhal:
828 ath5k_hw_release_tx_queue(ah, sc->bhalq);
829err_desc:
830 ath5k_desc_free(sc, pdev);
831err:
832 return ret;
833}
834
835static void
836ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
837{
838 struct ath5k_softc *sc = hw->priv;
839
840 /*
841 * NB: the order of these is important:
842 * o call the 802.11 layer before detaching ath5k_hw to
843 * insure callbacks into the driver to delete global
844 * key cache entries can be handled
845 * o reclaim the tx queue data structures after calling
846 * the 802.11 layer as we'll get called back to reclaim
847 * node state and potentially want to use them
848 * o to cleanup the tx queues the hal is called, so detach
849 * it last
850 * XXX: ??? detach ath5k_hw ???
851 * Other than that, it's straightforward...
852 */
853 ieee80211_unregister_hw(hw);
854 ath5k_desc_free(sc, pdev);
855 ath5k_txq_release(sc);
856 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400857 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200858
859 /*
860 * NB: can't reclaim these until after ieee80211_ifdetach
861 * returns because we'll get called back to reclaim node
862 * state and potentially want to use them.
863 */
864}
865
866
867
868
869/********************\
870* Channel/mode setup *
871\********************/
872
873/*
874 * Convert IEEE channel number to MHz frequency.
875 */
876static inline short
877ath5k_ieee2mhz(short chan)
878{
879 if (chan <= 14 || chan >= 27)
880 return ieee80211chan2mhz(chan);
881 else
882 return 2212 + chan * 20;
883}
884
Bob Copeland42639fc2009-03-30 08:05:29 -0400885/*
886 * Returns true for the channel numbers used without all_channels modparam.
887 */
888static bool ath5k_is_standard_channel(short chan)
889{
890 return ((chan <= 14) ||
891 /* UNII 1,2 */
892 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
893 /* midband */
894 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
895 /* UNII-3 */
896 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
897}
898
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200899static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200900ath5k_copy_channels(struct ath5k_hw *ah,
901 struct ieee80211_channel *channels,
902 unsigned int mode,
903 unsigned int max)
904{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500905 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200906
907 if (!test_bit(mode, ah->ah_modes))
908 return 0;
909
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200910 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500911 case AR5K_MODE_11A:
912 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200913 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500914 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200915 chfreq = CHANNEL_5GHZ;
916 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500917 case AR5K_MODE_11B:
918 case AR5K_MODE_11G:
919 case AR5K_MODE_11G_TURBO:
920 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200921 chfreq = CHANNEL_2GHZ;
922 break;
923 default:
924 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
925 return 0;
926 }
927
928 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500929 ch = i + 1 ;
930 freq = ath5k_ieee2mhz(ch);
931
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200932 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500933 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200934 continue;
935
Bob Copeland42639fc2009-03-30 08:05:29 -0400936 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
937 continue;
938
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500939 /* Write channel info and increment counter */
940 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500941 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
942 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500943 switch (mode) {
944 case AR5K_MODE_11A:
945 case AR5K_MODE_11G:
946 channels[count].hw_value = chfreq | CHANNEL_OFDM;
947 break;
948 case AR5K_MODE_11A_TURBO:
949 case AR5K_MODE_11G_TURBO:
950 channels[count].hw_value = chfreq |
951 CHANNEL_OFDM | CHANNEL_TURBO;
952 break;
953 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500954 channels[count].hw_value = CHANNEL_B;
955 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200956
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200957 count++;
958 max--;
959 }
960
961 return count;
962}
963
Bruno Randolf63266a62008-07-30 17:12:58 +0200964static void
965ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
966{
967 u8 i;
968
969 for (i = 0; i < AR5K_MAX_RATES; i++)
970 sc->rate_idx[b->band][i] = -1;
971
972 for (i = 0; i < b->n_bitrates; i++) {
973 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
974 if (b->bitrates[i].hw_value_short)
975 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
976 }
977}
978
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200979static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200980ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200981{
982 struct ath5k_softc *sc = hw->priv;
983 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200984 struct ieee80211_supported_band *sband;
985 int max_c, count_c = 0;
986 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200987
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500988 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200989 max_c = ARRAY_SIZE(sc->channels);
990
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500991 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200992 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
993 sband->band = IEEE80211_BAND_2GHZ;
994 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200995
Bruno Randolf63266a62008-07-30 17:12:58 +0200996 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
997 /* G mode */
998 memcpy(sband->bitrates, &ath5k_rates[0],
999 sizeof(struct ieee80211_rate) * 12);
1000 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001001
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001002 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001003 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001004 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001005
1006 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001007 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001008 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001009 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1010 /* B mode */
1011 memcpy(sband->bitrates, &ath5k_rates[0],
1012 sizeof(struct ieee80211_rate) * 4);
1013 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001014
Bruno Randolf63266a62008-07-30 17:12:58 +02001015 /* 5211 only supports B rates and uses 4bit rate codes
1016 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1017 * fix them up here:
1018 */
1019 if (ah->ah_version == AR5K_AR5211) {
1020 for (i = 0; i < 4; i++) {
1021 sband->bitrates[i].hw_value =
1022 sband->bitrates[i].hw_value & 0xF;
1023 sband->bitrates[i].hw_value_short =
1024 sband->bitrates[i].hw_value_short & 0xF;
1025 }
1026 }
1027
1028 sband->channels = sc->channels;
1029 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1030 AR5K_MODE_11B, max_c);
1031
1032 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1033 count_c = sband->n_channels;
1034 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001035 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001036 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001037
Bruno Randolf63266a62008-07-30 17:12:58 +02001038 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001039 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001040 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001041 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001042 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1043
1044 memcpy(sband->bitrates, &ath5k_rates[4],
1045 sizeof(struct ieee80211_rate) * 8);
1046 sband->n_bitrates = 8;
1047
1048 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001049 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1050 AR5K_MODE_11A, max_c);
1051
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001052 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1053 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001054 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001055
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001056 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001057
1058 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001059}
1060
1061/*
1062 * Set/change channels. If the channel is really being changed,
1063 * it's done by reseting the chip. To accomplish this we must
1064 * first cleanup any pending DMA, then restart stuff after a la
1065 * ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001066 *
1067 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001068 */
1069static int
1070ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1071{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001072 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1073 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001074
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001075 if (chan->center_freq != sc->curchan->center_freq ||
1076 chan->hw_value != sc->curchan->hw_value) {
1077
1078 sc->curchan = chan;
1079 sc->curband = &sc->sbands[chan->band];
1080
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001081 /*
1082 * To switch channels clear any pending DMA operations;
1083 * wait long enough for the RX fifo to drain, reset the
1084 * hardware at the new frequency, and then re-enable
1085 * the relevant bits of the h/w.
1086 */
Jiri Slabyd7dc1002008-07-23 13:17:35 +02001087 return ath5k_reset(sc, true, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001088 }
1089
1090 return 0;
1091}
1092
1093static void
1094ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1095{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001096 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001097
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001098 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001099 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1100 } else {
1101 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1102 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103}
1104
1105static void
1106ath5k_mode_setup(struct ath5k_softc *sc)
1107{
1108 struct ath5k_hw *ah = sc->ah;
1109 u32 rfilt;
1110
1111 /* configure rx filter */
1112 rfilt = sc->filter_flags;
1113 ath5k_hw_set_rx_filter(ah, rfilt);
1114
1115 if (ath5k_hw_hasbssidmask(ah))
1116 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1117
1118 /* configure operational mode */
1119 ath5k_hw_set_opmode(ah);
1120
1121 ath5k_hw_set_mcast_filter(ah, 0, 0);
1122 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1123}
1124
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001125static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001126ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1127{
Bob Copelandb7266042009-03-02 21:55:18 -05001128 int rix;
1129
1130 /* return base rate on errors */
1131 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1132 "hw_rix out of bounds: %x\n", hw_rix))
1133 return 0;
1134
1135 rix = sc->rate_idx[sc->curband->band][hw_rix];
1136 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1137 rix = 0;
1138
1139 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001140}
1141
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001142/***************\
1143* Buffers setup *
1144\***************/
1145
Bob Copelandb6ea0352009-01-10 14:42:54 -05001146static
1147struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1148{
1149 struct sk_buff *skb;
1150 unsigned int off;
1151
1152 /*
1153 * Allocate buffer with headroom_needed space for the
1154 * fake physical layer header at the start.
1155 */
1156 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1157
1158 if (!skb) {
1159 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1160 sc->rxbufsize + sc->cachelsz - 1);
1161 return NULL;
1162 }
1163 /*
1164 * Cache-line-align. This is important (for the
1165 * 5210 at least) as not doing so causes bogus data
1166 * in rx'd frames.
1167 */
1168 off = ((unsigned long)skb->data) % sc->cachelsz;
1169 if (off != 0)
1170 skb_reserve(skb, sc->cachelsz - off);
1171
1172 *skb_addr = pci_map_single(sc->pdev,
1173 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1174 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1175 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1176 dev_kfree_skb(skb);
1177 return NULL;
1178 }
1179 return skb;
1180}
1181
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001182static int
1183ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1184{
1185 struct ath5k_hw *ah = sc->ah;
1186 struct sk_buff *skb = bf->skb;
1187 struct ath5k_desc *ds;
1188
Bob Copelandb6ea0352009-01-10 14:42:54 -05001189 if (!skb) {
1190 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1191 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001192 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001193 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001194 }
1195
1196 /*
1197 * Setup descriptors. For receive we always terminate
1198 * the descriptor list with a self-linked entry so we'll
1199 * not get overrun under high load (as can happen with a
1200 * 5212 when ANI processing enables PHY error frames).
1201 *
1202 * To insure the last descriptor is self-linked we create
1203 * each descriptor as self-linked and add it to the end. As
1204 * each additional descriptor is added the previous self-linked
1205 * entry is ``fixed'' naturally. This should be safe even
1206 * if DMA is happening. When processing RX interrupts we
1207 * never remove/process the last, self-linked, entry on the
1208 * descriptor list. This insures the hardware always has
1209 * someplace to write a new frame.
1210 */
1211 ds = bf->desc;
1212 ds->ds_link = bf->daddr; /* link to self */
1213 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001214 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001215 skb_tailroom(skb), /* buffer size */
1216 0);
1217
1218 if (sc->rxlink != NULL)
1219 *sc->rxlink = bf->daddr;
1220 sc->rxlink = &ds->ds_link;
1221 return 0;
1222}
1223
1224static int
Johannes Berge039fa42008-05-15 12:55:29 +02001225ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001226{
1227 struct ath5k_hw *ah = sc->ah;
1228 struct ath5k_txq *txq = sc->txq;
1229 struct ath5k_desc *ds = bf->desc;
1230 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001231 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001232 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001233 struct ieee80211_rate *rate;
1234 unsigned int mrr_rate[3], mrr_tries[3];
1235 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001236 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001237 u16 cts_rate = 0;
1238 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001239 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001240
1241 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001242
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001243 /* XXX endianness */
1244 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1245 PCI_DMA_TODEVICE);
1246
Bob Copeland8902ff42009-01-22 08:44:20 -05001247 rate = ieee80211_get_tx_rate(sc->hw, info);
1248
Johannes Berge039fa42008-05-15 12:55:29 +02001249 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001250 flags |= AR5K_TXDESC_NOACK;
1251
Bob Copeland8902ff42009-01-22 08:44:20 -05001252 rc_flags = info->control.rates[0].flags;
1253 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1254 rate->hw_value_short : rate->hw_value;
1255
Bruno Randolf281c56d2008-02-05 18:44:55 +09001256 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001257
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001258 /* FIXME: If we are in g mode and rate is a CCK rate
1259 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1260 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001261 if (info->control.hw_key) {
1262 keyidx = info->control.hw_key->hw_key_idx;
1263 pktlen += info->control.hw_key->icv_len;
1264 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001265 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1266 flags |= AR5K_TXDESC_RTSENA;
1267 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1268 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1269 sc->vif, pktlen, info));
1270 }
1271 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1272 flags |= AR5K_TXDESC_CTSENA;
1273 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1274 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1275 sc->vif, pktlen, info));
1276 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001277 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1278 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001279 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001280 hw_rate,
Bob Copeland07c1e852009-01-22 08:44:21 -05001281 info->control.rates[0].count, keyidx, 0, flags,
1282 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001283 if (ret)
1284 goto err_unmap;
1285
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001286 memset(mrr_rate, 0, sizeof(mrr_rate));
1287 memset(mrr_tries, 0, sizeof(mrr_tries));
1288 for (i = 0; i < 3; i++) {
1289 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1290 if (!rate)
1291 break;
1292
1293 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001294 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001295 }
1296
1297 ah->ah_setup_mrr_tx_desc(ah, ds,
1298 mrr_rate[0], mrr_tries[0],
1299 mrr_rate[1], mrr_tries[1],
1300 mrr_rate[2], mrr_tries[2]);
1301
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001302 ds->ds_link = 0;
1303 ds->ds_data = bf->skbaddr;
1304
1305 spin_lock_bh(&txq->lock);
1306 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001307 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001308 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001309 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001310 else /* no, so only link it */
1311 *txq->link = bf->daddr;
1312
1313 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001314 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001315 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001316 spin_unlock_bh(&txq->lock);
1317
1318 return 0;
1319err_unmap:
1320 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1321 return ret;
1322}
1323
1324/*******************\
1325* Descriptors setup *
1326\*******************/
1327
1328static int
1329ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1330{
1331 struct ath5k_desc *ds;
1332 struct ath5k_buf *bf;
1333 dma_addr_t da;
1334 unsigned int i;
1335 int ret;
1336
1337 /* allocate descriptors */
1338 sc->desc_len = sizeof(struct ath5k_desc) *
1339 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1340 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1341 if (sc->desc == NULL) {
1342 ATH5K_ERR(sc, "can't allocate descriptors\n");
1343 ret = -ENOMEM;
1344 goto err;
1345 }
1346 ds = sc->desc;
1347 da = sc->desc_daddr;
1348 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1349 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1350
1351 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1352 sizeof(struct ath5k_buf), GFP_KERNEL);
1353 if (bf == NULL) {
1354 ATH5K_ERR(sc, "can't allocate bufptr\n");
1355 ret = -ENOMEM;
1356 goto err_free;
1357 }
1358 sc->bufptr = bf;
1359
1360 INIT_LIST_HEAD(&sc->rxbuf);
1361 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1362 bf->desc = ds;
1363 bf->daddr = da;
1364 list_add_tail(&bf->list, &sc->rxbuf);
1365 }
1366
1367 INIT_LIST_HEAD(&sc->txbuf);
1368 sc->txbuf_len = ATH_TXBUF;
1369 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1370 da += sizeof(*ds)) {
1371 bf->desc = ds;
1372 bf->daddr = da;
1373 list_add_tail(&bf->list, &sc->txbuf);
1374 }
1375
1376 /* beacon buffer */
1377 bf->desc = ds;
1378 bf->daddr = da;
1379 sc->bbuf = bf;
1380
1381 return 0;
1382err_free:
1383 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1384err:
1385 sc->desc = NULL;
1386 return ret;
1387}
1388
1389static void
1390ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1391{
1392 struct ath5k_buf *bf;
1393
1394 ath5k_txbuf_free(sc, sc->bbuf);
1395 list_for_each_entry(bf, &sc->txbuf, list)
1396 ath5k_txbuf_free(sc, bf);
1397 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001398 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001399
1400 /* Free memory associated with all descriptors */
1401 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1402
1403 kfree(sc->bufptr);
1404 sc->bufptr = NULL;
1405}
1406
1407
1408
1409
1410
1411/**************\
1412* Queues setup *
1413\**************/
1414
1415static struct ath5k_txq *
1416ath5k_txq_setup(struct ath5k_softc *sc,
1417 int qtype, int subtype)
1418{
1419 struct ath5k_hw *ah = sc->ah;
1420 struct ath5k_txq *txq;
1421 struct ath5k_txq_info qi = {
1422 .tqi_subtype = subtype,
1423 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1424 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1425 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1426 };
1427 int qnum;
1428
1429 /*
1430 * Enable interrupts only for EOL and DESC conditions.
1431 * We mark tx descriptors to receive a DESC interrupt
1432 * when a tx queue gets deep; otherwise waiting for the
1433 * EOL to reap descriptors. Note that this is done to
1434 * reduce interrupt load and this only defers reaping
1435 * descriptors, never transmitting frames. Aside from
1436 * reducing interrupts this also permits more concurrency.
1437 * The only potential downside is if the tx queue backs
1438 * up in which case the top half of the kernel may backup
1439 * due to a lack of tx descriptors.
1440 */
1441 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1442 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1443 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1444 if (qnum < 0) {
1445 /*
1446 * NB: don't print a message, this happens
1447 * normally on parts with too few tx queues
1448 */
1449 return ERR_PTR(qnum);
1450 }
1451 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1452 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1453 qnum, ARRAY_SIZE(sc->txqs));
1454 ath5k_hw_release_tx_queue(ah, qnum);
1455 return ERR_PTR(-EINVAL);
1456 }
1457 txq = &sc->txqs[qnum];
1458 if (!txq->setup) {
1459 txq->qnum = qnum;
1460 txq->link = NULL;
1461 INIT_LIST_HEAD(&txq->q);
1462 spin_lock_init(&txq->lock);
1463 txq->setup = true;
1464 }
1465 return &sc->txqs[qnum];
1466}
1467
1468static int
1469ath5k_beaconq_setup(struct ath5k_hw *ah)
1470{
1471 struct ath5k_txq_info qi = {
1472 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1473 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1474 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1475 /* NB: for dynamic turbo, don't enable any other interrupts */
1476 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1477 };
1478
1479 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1480}
1481
1482static int
1483ath5k_beaconq_config(struct ath5k_softc *sc)
1484{
1485 struct ath5k_hw *ah = sc->ah;
1486 struct ath5k_txq_info qi;
1487 int ret;
1488
1489 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1490 if (ret)
1491 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001492 if (sc->opmode == NL80211_IFTYPE_AP ||
1493 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001494 /*
1495 * Always burst out beacon and CAB traffic
1496 * (aifs = cwmin = cwmax = 0)
1497 */
1498 qi.tqi_aifs = 0;
1499 qi.tqi_cw_min = 0;
1500 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001501 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001502 /*
1503 * Adhoc mode; backoff between 0 and (2 * cw_min).
1504 */
1505 qi.tqi_aifs = 0;
1506 qi.tqi_cw_min = 0;
1507 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001508 }
1509
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001510 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1511 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1512 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1513
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001514 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001515 if (ret) {
1516 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1517 "hardware queue!\n", __func__);
1518 return ret;
1519 }
1520
1521 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1522}
1523
1524static void
1525ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1526{
1527 struct ath5k_buf *bf, *bf0;
1528
1529 /*
1530 * NB: this assumes output has been stopped and
1531 * we do not need to block ath5k_tx_tasklet
1532 */
1533 spin_lock_bh(&txq->lock);
1534 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001535 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001536
1537 ath5k_txbuf_free(sc, bf);
1538
1539 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001540 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001541 list_move_tail(&bf->list, &sc->txbuf);
1542 sc->txbuf_len++;
1543 spin_unlock_bh(&sc->txbuflock);
1544 }
1545 txq->link = NULL;
1546 spin_unlock_bh(&txq->lock);
1547}
1548
1549/*
1550 * Drain the transmit queues and reclaim resources.
1551 */
1552static void
1553ath5k_txq_cleanup(struct ath5k_softc *sc)
1554{
1555 struct ath5k_hw *ah = sc->ah;
1556 unsigned int i;
1557
1558 /* XXX return value */
1559 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1560 /* don't touch the hardware if marked invalid */
1561 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1562 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001563 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001564 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1565 if (sc->txqs[i].setup) {
1566 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1567 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1568 "link %p\n",
1569 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001570 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001571 sc->txqs[i].qnum),
1572 sc->txqs[i].link);
1573 }
1574 }
Johannes Berg36d68252008-05-15 12:55:26 +02001575 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001576
1577 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1578 if (sc->txqs[i].setup)
1579 ath5k_txq_drainq(sc, &sc->txqs[i]);
1580}
1581
1582static void
1583ath5k_txq_release(struct ath5k_softc *sc)
1584{
1585 struct ath5k_txq *txq = sc->txqs;
1586 unsigned int i;
1587
1588 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1589 if (txq->setup) {
1590 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1591 txq->setup = false;
1592 }
1593}
1594
1595
1596
1597
1598/*************\
1599* RX Handling *
1600\*************/
1601
1602/*
1603 * Enable the receive h/w following a reset.
1604 */
1605static int
1606ath5k_rx_start(struct ath5k_softc *sc)
1607{
1608 struct ath5k_hw *ah = sc->ah;
1609 struct ath5k_buf *bf;
1610 int ret;
1611
1612 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1613
1614 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1615 sc->cachelsz, sc->rxbufsize);
1616
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001617 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001618 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001619 list_for_each_entry(bf, &sc->rxbuf, list) {
1620 ret = ath5k_rxbuf_setup(sc, bf);
1621 if (ret != 0) {
1622 spin_unlock_bh(&sc->rxbuflock);
1623 goto err;
1624 }
1625 }
1626 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001627 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001628 spin_unlock_bh(&sc->rxbuflock);
1629
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001630 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001631 ath5k_mode_setup(sc); /* set filters, etc. */
1632 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1633
1634 return 0;
1635err:
1636 return ret;
1637}
1638
1639/*
1640 * Disable the receive h/w in preparation for a reset.
1641 */
1642static void
1643ath5k_rx_stop(struct ath5k_softc *sc)
1644{
1645 struct ath5k_hw *ah = sc->ah;
1646
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001647 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001648 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1649 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001650
1651 ath5k_debug_printrxbuffs(sc, ah);
1652
1653 sc->rxlink = NULL; /* just in case */
1654}
1655
1656static unsigned int
1657ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001658 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001659{
1660 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001661 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001662
Bruno Randolfb47f4072008-03-05 18:35:45 +09001663 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1664 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001665 return RX_FLAG_DECRYPTED;
1666
1667 /* Apparently when a default key is used to decrypt the packet
1668 the hw does not set the index used to decrypt. In such cases
1669 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001670 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001671 if (ieee80211_has_protected(hdr->frame_control) &&
1672 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1673 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001674 keyix = skb->data[hlen + 3] >> 6;
1675
1676 if (test_bit(keyix, sc->keymap))
1677 return RX_FLAG_DECRYPTED;
1678 }
1679
1680 return 0;
1681}
1682
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001683
1684static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001685ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1686 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001687{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001688 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001689 u32 hw_tu;
1690 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1691
Harvey Harrison24b56e72008-06-14 23:33:38 -07001692 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001693 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001694 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1695 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001696 * Received an IBSS beacon with the same BSSID. Hardware *must*
1697 * have updated the local TSF. We have to work around various
1698 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001699 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001700 tsf = ath5k_hw_get_tsf64(sc->ah);
1701 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1702 hw_tu = TSF_TO_TU(tsf);
1703
1704 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1705 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001706 (unsigned long long)bc_tstamp,
1707 (unsigned long long)rxs->mactime,
1708 (unsigned long long)(rxs->mactime - bc_tstamp),
1709 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001710
1711 /*
1712 * Sometimes the HW will give us a wrong tstamp in the rx
1713 * status, causing the timestamp extension to go wrong.
1714 * (This seems to happen especially with beacon frames bigger
1715 * than 78 byte (incl. FCS))
1716 * But we know that the receive timestamp must be later than the
1717 * timestamp of the beacon since HW must have synced to that.
1718 *
1719 * NOTE: here we assume mactime to be after the frame was
1720 * received, not like mac80211 which defines it at the start.
1721 */
1722 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001723 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001724 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001725 (unsigned long long)rxs->mactime,
1726 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001727 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001728 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001729
1730 /*
1731 * Local TSF might have moved higher than our beacon timers,
1732 * in that case we have to update them to continue sending
1733 * beacons. This also takes care of synchronizing beacon sending
1734 * times with other stations.
1735 */
1736 if (hw_tu >= sc->nexttbtt)
1737 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001738 }
1739}
1740
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001741static void
1742ath5k_tasklet_rx(unsigned long data)
1743{
1744 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001745 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001746 struct sk_buff *skb, *next_skb;
1747 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001748 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001749 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001750 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001751 int ret;
1752 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001753 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001754
1755 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001756 if (list_empty(&sc->rxbuf)) {
1757 ATH5K_WARN(sc, "empty rx buf pool\n");
1758 goto unlock;
1759 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001760 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001761 rxs.flag = 0;
1762
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001763 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1764 BUG_ON(bf->skb == NULL);
1765 skb = bf->skb;
1766 ds = bf->desc;
1767
Bob Copelandc57ca812009-04-15 07:57:35 -04001768 /* bail if HW is still using self-linked descriptor */
1769 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1770 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771
Bruno Randolfb47f4072008-03-05 18:35:45 +09001772 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001773 if (unlikely(ret == -EINPROGRESS))
1774 break;
1775 else if (unlikely(ret)) {
1776 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001777 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001778 return;
1779 }
1780
Bruno Randolfb47f4072008-03-05 18:35:45 +09001781 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001782 ATH5K_WARN(sc, "unsupported jumbo\n");
1783 goto next;
1784 }
1785
Bruno Randolfb47f4072008-03-05 18:35:45 +09001786 if (unlikely(rs.rs_status)) {
1787 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001789 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001790 /*
1791 * Decrypt error. If the error occurred
1792 * because there was no hardware key, then
1793 * let the frame through so the upper layers
1794 * can process it. This is necessary for 5210
1795 * parts which have no way to setup a ``clear''
1796 * key cache entry.
1797 *
1798 * XXX do key cache faulting
1799 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001800 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1801 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001802 goto accept;
1803 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001804 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001805 rxs.flag |= RX_FLAG_MMIC_ERROR;
1806 goto accept;
1807 }
1808
1809 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001810 if ((rs.rs_status &
1811 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001812 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001813 goto next;
1814 }
1815accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001816 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1817
1818 /*
1819 * If we can't replace bf->skb with a new skb under memory
1820 * pressure, just skip this packet
1821 */
1822 if (!next_skb)
1823 goto next;
1824
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1826 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001827 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001829 /* The MAC header is padded to have 32-bit boundary if the
1830 * packet payload is non-zero. The general calculation for
1831 * padsize would take into account odd header lengths:
1832 * padsize = (4 - hdrlen % 4) % 4; However, since only
1833 * even-length headers are used, padding can only be 0 or 2
1834 * bytes and we can optimize this a bit. In addition, we must
1835 * not try to remove padding from short control frames that do
1836 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001837 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001838 padsize = ath5k_pad_size(hdrlen);
1839 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001840 memmove(skb->data + padsize, skb->data, hdrlen);
1841 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001842 }
1843
Bruno Randolfc0e18992008-01-21 11:09:46 +09001844 /*
1845 * always extend the mac timestamp, since this information is
1846 * also needed for proper IBSS merging.
1847 *
1848 * XXX: it might be too late to do it here, since rs_tstamp is
1849 * 15bit only. that means TSF extension has to be done within
1850 * 32768usec (about 32ms). it might be necessary to move this to
1851 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001852 *
1853 * Unfortunately we don't know when the hardware takes the rx
1854 * timestamp (beginning of phy frame, data frame, end of rx?).
1855 * The only thing we know is that it is hardware specific...
1856 * On AR5213 it seems the rx timestamp is at the end of the
1857 * frame, but i'm not sure.
1858 *
1859 * NOTE: mac80211 defines mactime at the beginning of the first
1860 * data symbol. Since we don't have any time references it's
1861 * impossible to comply to that. This affects IBSS merge only
1862 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001863 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001864 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001865 rxs.flag |= RX_FLAG_TSFT;
1866
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001867 rxs.freq = sc->curchan->center_freq;
1868 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001869
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001870 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001871 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001872
1873 /* An rssi of 35 indicates you should be able use
1874 * 54 Mbps reliably. A more elaborate scheme can be used
1875 * here but it requires a map of SNR/throughput for each
1876 * possible mode used */
1877 rxs.qual = rs.rs_rssi * 100 / 35;
1878
1879 /* rssi can be more than 35 though, anything above that
1880 * should be considered at 100% */
1881 if (rxs.qual > 100)
1882 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001883
Bruno Randolfb47f4072008-03-05 18:35:45 +09001884 rxs.antenna = rs.rs_antenna;
1885 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1886 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001887
Bruno Randolf06303352008-08-05 19:32:23 +02001888 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1889 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001890 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001891
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001892 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1893
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001894 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001895 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001896 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001897
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001898 __ieee80211_rx(sc->hw, skb, &rxs);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001899
1900 bf->skb = next_skb;
1901 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001902next:
1903 list_move_tail(&bf->list, &sc->rxbuf);
1904 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001905unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001906 spin_unlock(&sc->rxbuflock);
1907}
1908
1909
1910
1911
1912/*************\
1913* TX Handling *
1914\*************/
1915
1916static void
1917ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1918{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001919 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001920 struct ath5k_buf *bf, *bf0;
1921 struct ath5k_desc *ds;
1922 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001923 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001924 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001925
1926 spin_lock(&txq->lock);
1927 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1928 ds = bf->desc;
1929
Bruno Randolfb47f4072008-03-05 18:35:45 +09001930 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001931 if (unlikely(ret == -EINPROGRESS))
1932 break;
1933 else if (unlikely(ret)) {
1934 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1935 ret, txq->qnum);
1936 break;
1937 }
1938
1939 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001940 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001942
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001943 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1944 PCI_DMA_TODEVICE);
1945
Johannes Berge6a98542008-10-21 12:40:02 +02001946 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001947 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001948 struct ieee80211_tx_rate *r =
1949 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001950
1951 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001952 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1953 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001954 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001955 r->idx = -1;
1956 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001957 }
1958 }
1959
Johannes Berge6a98542008-10-21 12:40:02 +02001960 /* count the successful attempt as well */
1961 info->status.rates[ts.ts_final_idx].count++;
1962
Bruno Randolfb47f4072008-03-05 18:35:45 +09001963 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001964 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001965 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001966 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001967 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001968 info->flags |= IEEE80211_TX_STAT_ACK;
1969 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001970 }
1971
Johannes Berge039fa42008-05-15 12:55:29 +02001972 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001973 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001974
1975 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001976 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001977 list_move_tail(&bf->list, &sc->txbuf);
1978 sc->txbuf_len++;
1979 spin_unlock(&sc->txbuflock);
1980 }
1981 if (likely(list_empty(&txq->q)))
1982 txq->link = NULL;
1983 spin_unlock(&txq->lock);
1984 if (sc->txbuf_len > ATH_TXBUF / 5)
1985 ieee80211_wake_queues(sc->hw);
1986}
1987
1988static void
1989ath5k_tasklet_tx(unsigned long data)
1990{
1991 struct ath5k_softc *sc = (void *)data;
1992
1993 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001994}
1995
1996
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001997/*****************\
1998* Beacon handling *
1999\*****************/
2000
2001/*
2002 * Setup the beacon frame for transmit.
2003 */
2004static int
Johannes Berge039fa42008-05-15 12:55:29 +02002005ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002006{
2007 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002008 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002009 struct ath5k_hw *ah = sc->ah;
2010 struct ath5k_desc *ds;
2011 int ret, antenna = 0;
2012 u32 flags;
2013
2014 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2015 PCI_DMA_TODEVICE);
2016 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2017 "skbaddr %llx\n", skb, skb->data, skb->len,
2018 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002019 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002020 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2021 return -EIO;
2022 }
2023
2024 ds = bf->desc;
2025
2026 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002027 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002028 ds->ds_link = bf->daddr; /* self-linked */
2029 flags |= AR5K_TXDESC_VEOL;
2030 /*
2031 * Let hardware handle antenna switching if txantenna is not set
2032 */
2033 } else {
2034 ds->ds_link = 0;
2035 /*
2036 * Switch antenna every 4 beacons if txantenna is not set
2037 * XXX assumes two antennas
2038 */
2039 if (antenna == 0)
2040 antenna = sc->bsent & 4 ? 2 : 1;
2041 }
2042
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002043 /* FIXME: If we are in g mode and rate is a CCK rate
2044 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2045 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002046 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002047 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002048 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002049 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002050 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002051 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002052 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002053 if (ret)
2054 goto err_unmap;
2055
2056 return 0;
2057err_unmap:
2058 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2059 return ret;
2060}
2061
2062/*
2063 * Transmit a beacon frame at SWBA. Dynamic updates to the
2064 * frame contents are done as needed and the slot time is
2065 * also adjusted based on current state.
2066 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002067 * This is called from software irq context (beacontq or restq
2068 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002069 */
2070static void
2071ath5k_beacon_send(struct ath5k_softc *sc)
2072{
2073 struct ath5k_buf *bf = sc->bbuf;
2074 struct ath5k_hw *ah = sc->ah;
2075
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002076 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002077
Johannes Berg05c914f2008-09-11 00:01:58 +02002078 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2079 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002080 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2081 return;
2082 }
2083 /*
2084 * Check if the previous beacon has gone out. If
2085 * not don't don't try to post another, skip this
2086 * period and wait for the next. Missed beacons
2087 * indicate a problem and should not occur. If we
2088 * miss too many consecutive beacons reset the device.
2089 */
2090 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2091 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002092 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002093 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002094 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002095 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002096 "stuck beacon time (%u missed)\n",
2097 sc->bmisscount);
2098 tasklet_schedule(&sc->restq);
2099 }
2100 return;
2101 }
2102 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002103 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002104 "resume beacon xmit after %u misses\n",
2105 sc->bmisscount);
2106 sc->bmisscount = 0;
2107 }
2108
2109 /*
2110 * Stop any current dma and put the new frame on the queue.
2111 * This should never fail since we check above that no frames
2112 * are still pending on the queue.
2113 */
2114 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002115 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002116 /* NB: hw still stops DMA, so proceed */
2117 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002118
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002119 /* Note: Beacon buffer is updated on beacon_update when mac80211
2120 * calls config_interface */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002121 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2122 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002123 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002124 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2125
2126 sc->bsent++;
2127}
2128
2129
Bruno Randolf9804b982008-01-19 18:17:59 +09002130/**
2131 * ath5k_beacon_update_timers - update beacon timers
2132 *
2133 * @sc: struct ath5k_softc pointer we are operating on
2134 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2135 * beacon timer update based on the current HW TSF.
2136 *
2137 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2138 * of a received beacon or the current local hardware TSF and write it to the
2139 * beacon timer registers.
2140 *
2141 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002142 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002143 * when we otherwise know we have to update the timers, but we keep it in this
2144 * function to have it all together in one place.
2145 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002146static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002147ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002148{
2149 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002150 u32 nexttbtt, intval, hw_tu, bc_tu;
2151 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002152
2153 intval = sc->bintval & AR5K_BEACON_PERIOD;
2154 if (WARN_ON(!intval))
2155 return;
2156
Bruno Randolf9804b982008-01-19 18:17:59 +09002157 /* beacon TSF converted to TU */
2158 bc_tu = TSF_TO_TU(bc_tsf);
2159
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002160 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002161 hw_tsf = ath5k_hw_get_tsf64(ah);
2162 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002163
Bruno Randolf9804b982008-01-19 18:17:59 +09002164#define FUDGE 3
2165 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2166 if (bc_tsf == -1) {
2167 /*
2168 * no beacons received, called internally.
2169 * just need to refresh timers based on HW TSF.
2170 */
2171 nexttbtt = roundup(hw_tu + FUDGE, intval);
2172 } else if (bc_tsf == 0) {
2173 /*
2174 * no beacon received, probably called by ath5k_reset_tsf().
2175 * reset TSF to start with 0.
2176 */
2177 nexttbtt = intval;
2178 intval |= AR5K_BEACON_RESET_TSF;
2179 } else if (bc_tsf > hw_tsf) {
2180 /*
2181 * beacon received, SW merge happend but HW TSF not yet updated.
2182 * not possible to reconfigure timers yet, but next time we
2183 * receive a beacon with the same BSSID, the hardware will
2184 * automatically update the TSF and then we need to reconfigure
2185 * the timers.
2186 */
2187 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2188 "need to wait for HW TSF sync\n");
2189 return;
2190 } else {
2191 /*
2192 * most important case for beacon synchronization between STA.
2193 *
2194 * beacon received and HW TSF has been already updated by HW.
2195 * update next TBTT based on the TSF of the beacon, but make
2196 * sure it is ahead of our local TSF timer.
2197 */
2198 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2199 }
2200#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002201
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002202 sc->nexttbtt = nexttbtt;
2203
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002204 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002205 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002206
2207 /*
2208 * debugging output last in order to preserve the time critical aspect
2209 * of this function
2210 */
2211 if (bc_tsf == -1)
2212 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2213 "reconfigured timers based on HW TSF\n");
2214 else if (bc_tsf == 0)
2215 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2216 "reset HW TSF and timers\n");
2217 else
2218 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2219 "updated timers based on beacon TSF\n");
2220
2221 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002222 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2223 (unsigned long long) bc_tsf,
2224 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002225 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2226 intval & AR5K_BEACON_PERIOD,
2227 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2228 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002229}
2230
2231
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002232/**
2233 * ath5k_beacon_config - Configure the beacon queues and interrupts
2234 *
2235 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002237 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002238 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002239 */
2240static void
2241ath5k_beacon_config(struct ath5k_softc *sc)
2242{
2243 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002244 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002245
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002246 ath5k_hw_set_imr(ah, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002247 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002248 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002249
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002250 if (sc->opmode == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002251 sc->opmode == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002252 sc->opmode == NL80211_IFTYPE_AP) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002253 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002254 * In IBSS mode we use a self-linked tx descriptor and let the
2255 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002256 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002257 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002258 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002259 */
2260 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002261
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002262 sc->imask |= AR5K_INT_SWBA;
2263
Jiri Slabyda966bc2008-10-12 22:54:10 +02002264 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2265 if (ath5k_hw_hasveol(ah)) {
Bob Copelandb5f03952009-02-15 12:06:10 -05002266 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002267 ath5k_beacon_send(sc);
Bob Copelandb5f03952009-02-15 12:06:10 -05002268 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002269 }
2270 } else
2271 ath5k_beacon_update_timers(sc, -1);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002272 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002273
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002274 ath5k_hw_set_imr(ah, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002275}
2276
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002277static void ath5k_tasklet_beacon(unsigned long data)
2278{
2279 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2280
2281 /*
2282 * Software beacon alert--time to send a beacon.
2283 *
2284 * In IBSS mode we use this interrupt just to
2285 * keep track of the next TBTT (target beacon
2286 * transmission time) in order to detect wether
2287 * automatic TSF updates happened.
2288 */
2289 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2290 /* XXX: only if VEOL suppported */
2291 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2292 sc->nexttbtt += sc->bintval;
2293 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2294 "SWBA nexttbtt: %x hw_tu: %x "
2295 "TSF: %llx\n",
2296 sc->nexttbtt,
2297 TSF_TO_TU(tsf),
2298 (unsigned long long) tsf);
2299 } else {
2300 spin_lock(&sc->block);
2301 ath5k_beacon_send(sc);
2302 spin_unlock(&sc->block);
2303 }
2304}
2305
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002306
2307/********************\
2308* Interrupt handling *
2309\********************/
2310
2311static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002312ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002313{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002314 struct ath5k_hw *ah = sc->ah;
2315 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002316
2317 mutex_lock(&sc->lock);
2318
2319 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2320
2321 /*
2322 * Stop anything previously setup. This is safe
2323 * no matter this is the first time through or not.
2324 */
2325 ath5k_stop_locked(sc);
2326
2327 /*
2328 * The basic interface to setting the hardware in a good
2329 * state is ``reset''. On return the hardware is known to
2330 * be powered up and with interrupts disabled. This must
2331 * be followed by initialization of the appropriate bits
2332 * and then setup of the interrupt mask.
2333 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002334 sc->curchan = sc->hw->conf.channel;
2335 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002336 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2337 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bob Copeland9ca9fb82009-03-16 22:34:02 -04002338 AR5K_INT_FATAL | AR5K_INT_GLOBAL;
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002339 ret = ath5k_reset(sc, false, false);
2340 if (ret)
2341 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002342
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002343 /*
2344 * Reset the key cache since some parts do not reset the
2345 * contents on initial power up or resume from suspend.
2346 */
2347 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2348 ath5k_hw_reset_key(ah, i);
2349
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002350 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002351 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002352
2353 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2354 msecs_to_jiffies(ath5k_calinterval * 1000)));
2355
2356 ret = 0;
2357done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002358 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002359 mutex_unlock(&sc->lock);
2360 return ret;
2361}
2362
2363static int
2364ath5k_stop_locked(struct ath5k_softc *sc)
2365{
2366 struct ath5k_hw *ah = sc->ah;
2367
2368 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2369 test_bit(ATH_STAT_INVALID, sc->status));
2370
2371 /*
2372 * Shutdown the hardware and driver:
2373 * stop output from above
2374 * disable interrupts
2375 * turn off timers
2376 * turn off the radio
2377 * clear transmit machinery
2378 * clear receive machinery
2379 * drain and release tx queues
2380 * reclaim beacon resources
2381 * power down hardware
2382 *
2383 * Note that some of this work is not possible if the
2384 * hardware is gone (invalid).
2385 */
2386 ieee80211_stop_queues(sc->hw);
2387
2388 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002389 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002390 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002391 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002392 }
2393 ath5k_txq_cleanup(sc);
2394 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2395 ath5k_rx_stop(sc);
2396 ath5k_hw_phy_disable(ah);
2397 } else
2398 sc->rxlink = NULL;
2399
2400 return 0;
2401}
2402
2403/*
2404 * Stop the device, grabbing the top-level lock to protect
2405 * against concurrent entry through ath5k_init (which can happen
2406 * if another thread does a system call and the thread doing the
2407 * stop is preempted).
2408 */
2409static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002410ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002411{
2412 int ret;
2413
2414 mutex_lock(&sc->lock);
2415 ret = ath5k_stop_locked(sc);
2416 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2417 /*
2418 * Set the chip in full sleep mode. Note that we are
2419 * careful to do this only when bringing the interface
2420 * completely to a stop. When the chip is in this state
2421 * it must be carefully woken up or references to
2422 * registers in the PCI clock domain may freeze the bus
2423 * (and system). This varies by chip and is mostly an
2424 * issue with newer parts that go to sleep more quickly.
2425 */
2426 if (sc->ah->ah_mac_srev >= 0x78) {
2427 /*
2428 * XXX
2429 * don't put newer MAC revisions > 7.8 to sleep because
2430 * of the above mentioned problems
2431 */
2432 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2433 "not putting device to sleep\n");
2434 } else {
2435 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2436 "putting device to full sleep\n");
2437 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2438 }
2439 }
2440 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002441
Jiri Slaby274c7c32008-07-15 17:44:20 +02002442 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002443 mutex_unlock(&sc->lock);
2444
2445 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002446 tasklet_kill(&sc->rxtq);
2447 tasklet_kill(&sc->txtq);
2448 tasklet_kill(&sc->restq);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002449 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002450
2451 return ret;
2452}
2453
2454static irqreturn_t
2455ath5k_intr(int irq, void *dev_id)
2456{
2457 struct ath5k_softc *sc = dev_id;
2458 struct ath5k_hw *ah = sc->ah;
2459 enum ath5k_int status;
2460 unsigned int counter = 1000;
2461
2462 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2463 !ath5k_hw_is_intr_pending(ah)))
2464 return IRQ_NONE;
2465
2466 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002467 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2468 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2469 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002470 if (unlikely(status & AR5K_INT_FATAL)) {
2471 /*
2472 * Fatal errors are unrecoverable.
2473 * Typically these are caused by DMA errors.
2474 */
2475 tasklet_schedule(&sc->restq);
2476 } else if (unlikely(status & AR5K_INT_RXORN)) {
2477 tasklet_schedule(&sc->restq);
2478 } else {
2479 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002480 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002481 }
2482 if (status & AR5K_INT_RXEOL) {
2483 /*
2484 * NB: the hardware should re-read the link when
2485 * RXE bit is written, but it doesn't work at
2486 * least on older hardware revs.
2487 */
2488 sc->rxlink = NULL;
2489 }
2490 if (status & AR5K_INT_TXURN) {
2491 /* bump tx trigger level */
2492 ath5k_hw_update_tx_triglevel(ah, true);
2493 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002494 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002495 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002496 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2497 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002498 tasklet_schedule(&sc->txtq);
2499 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002500 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002501 }
2502 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002503 /*
2504 * These stats are also used for ANI i think
2505 * so how about updating them more often ?
2506 */
2507 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002508 }
2509 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002510 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002511
2512 if (unlikely(!counter))
2513 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2514
2515 return IRQ_HANDLED;
2516}
2517
2518static void
2519ath5k_tasklet_reset(unsigned long data)
2520{
2521 struct ath5k_softc *sc = (void *)data;
2522
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002523 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002524}
2525
2526/*
2527 * Periodically recalibrate the PHY to account
2528 * for temperature/environment changes.
2529 */
2530static void
2531ath5k_calibrate(unsigned long data)
2532{
2533 struct ath5k_softc *sc = (void *)data;
2534 struct ath5k_hw *ah = sc->ah;
2535
2536 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002537 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2538 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002539
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002540 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002541 /*
2542 * Rfgain is out of bounds, reset the chip
2543 * to load new gain values.
2544 */
2545 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002546 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002547 }
2548 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2549 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002550 ieee80211_frequency_to_channel(
2551 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002552
2553 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2554 msecs_to_jiffies(ath5k_calinterval * 1000)));
2555}
2556
2557
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002558/********************\
2559* Mac80211 functions *
2560\********************/
2561
2562static int
Johannes Berge039fa42008-05-15 12:55:29 +02002563ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002564{
2565 struct ath5k_softc *sc = hw->priv;
2566 struct ath5k_buf *bf;
2567 unsigned long flags;
2568 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002569 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002570
2571 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2572
Johannes Berg05c914f2008-09-11 00:01:58 +02002573 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002574 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2575
2576 /*
2577 * the hardware expects the header padded to 4 byte boundaries
2578 * if this is not the case we add the padding after the header
2579 */
2580 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002581 padsize = ath5k_pad_size(hdrlen);
2582 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002583
2584 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002585 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002586 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002587 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002588 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002589 skb_push(skb, padsize);
2590 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002591 }
2592
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002593 spin_lock_irqsave(&sc->txbuflock, flags);
2594 if (list_empty(&sc->txbuf)) {
2595 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2596 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002597 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002598 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002599 }
2600 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2601 list_del(&bf->list);
2602 sc->txbuf_len--;
2603 if (list_empty(&sc->txbuf))
2604 ieee80211_stop_queues(hw);
2605 spin_unlock_irqrestore(&sc->txbuflock, flags);
2606
2607 bf->skb = skb;
2608
Johannes Berge039fa42008-05-15 12:55:29 +02002609 if (ath5k_txbuf_setup(sc, bf)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002610 bf->skb = NULL;
2611 spin_lock_irqsave(&sc->txbuflock, flags);
2612 list_add_tail(&bf->list, &sc->txbuf);
2613 sc->txbuf_len++;
2614 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002615 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002616 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002617 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002618
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002619drop_packet:
2620 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002621 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002622}
2623
2624static int
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002625ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002626{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002627 struct ath5k_hw *ah = sc->ah;
2628 int ret;
2629
2630 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002631
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002632 if (stop) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002633 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002634 ath5k_txq_cleanup(sc);
2635 ath5k_rx_stop(sc);
2636 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002637 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002638 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002639 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2640 goto err;
2641 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002642
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002644 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002645 ATH5K_ERR(sc, "can't start recv logic\n");
2646 goto err;
2647 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002648
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002649 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002650 * Change channels and update the h/w rate map if we're switching;
2651 * e.g. 11a to 11b/g.
2652 *
2653 * We may be doing a reset in response to an ioctl that changes the
2654 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002655 *
2656 * XXX needed?
2657 */
2658/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002659
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002660 ath5k_beacon_config(sc);
2661 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002662
2663 return 0;
2664err:
2665 return ret;
2666}
2667
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002668static int
2669ath5k_reset_wake(struct ath5k_softc *sc)
2670{
2671 int ret;
2672
2673 ret = ath5k_reset(sc, true, true);
2674 if (!ret)
2675 ieee80211_wake_queues(sc->hw);
2676
2677 return ret;
2678}
2679
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002680static int ath5k_start(struct ieee80211_hw *hw)
2681{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002682 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002683}
2684
2685static void ath5k_stop(struct ieee80211_hw *hw)
2686{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002687 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002688}
2689
2690static int ath5k_add_interface(struct ieee80211_hw *hw,
2691 struct ieee80211_if_init_conf *conf)
2692{
2693 struct ath5k_softc *sc = hw->priv;
2694 int ret;
2695
2696 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002697 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002698 ret = 0;
2699 goto end;
2700 }
2701
Johannes Berg32bfd352007-12-19 01:31:26 +01002702 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002703
2704 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002705 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002706 case NL80211_IFTYPE_STATION:
2707 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002708 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002709 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002710 sc->opmode = conf->type;
2711 break;
2712 default:
2713 ret = -EOPNOTSUPP;
2714 goto end;
2715 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002716
2717 /* Set to a reasonable value. Note that this will
2718 * be set to mac80211's value at ath5k_config(). */
2719 sc->bintval = 1000;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002720 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002721
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002722 ret = 0;
2723end:
2724 mutex_unlock(&sc->lock);
2725 return ret;
2726}
2727
2728static void
2729ath5k_remove_interface(struct ieee80211_hw *hw,
2730 struct ieee80211_if_init_conf *conf)
2731{
2732 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002733 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002734
2735 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002736 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002737 goto end;
2738
Bob Copeland0e149cf2008-11-17 23:40:38 -05002739 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002740 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002741end:
2742 mutex_unlock(&sc->lock);
2743}
2744
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002745/*
2746 * TODO: Phy disable/diversity etc
2747 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002748static int
Johannes Berge8975582008-10-09 12:18:51 +02002749ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002750{
2751 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002752 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002753 struct ieee80211_conf *conf = &hw->conf;
Bob Copelandbe009372009-01-22 08:44:16 -05002754 int ret;
2755
2756 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002757
Nick Kossifidisa0823812009-04-30 15:55:44 -04002758 sc->bintval = conf->beacon_int;
2759
2760 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2761 (sc->power_level != conf->power_level)) {
2762 sc->power_level = conf->power_level;
2763
2764 /* Half dB steps */
2765 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2766 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002767
Bob Copelandbe009372009-01-22 08:44:16 -05002768 ret = ath5k_chan_set(sc, conf->channel);
2769
2770 mutex_unlock(&sc->lock);
2771 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002772}
2773
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002774#define SUPPORTED_FIF_FLAGS \
2775 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2776 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2777 FIF_BCN_PRBRESP_PROMISC
2778/*
2779 * o always accept unicast, broadcast, and multicast traffic
2780 * o multicast traffic for all BSSIDs will be enabled if mac80211
2781 * says it should be
2782 * o maintain current state of phy ofdm or phy cck error reception.
2783 * If the hardware detects any of these type of errors then
2784 * ath5k_hw_get_rx_filter() will pass to us the respective
2785 * hardware filters to be able to receive these type of frames.
2786 * o probe request frames are accepted only when operating in
2787 * hostap, adhoc, or monitor modes
2788 * o enable promiscuous mode according to the interface state
2789 * o accept beacons:
2790 * - when operating in adhoc mode so the 802.11 layer creates
2791 * node table entries for peers,
2792 * - when operating in station mode for collecting rssi data when
2793 * the station is otherwise quiet, or
2794 * - when scanning
2795 */
2796static void ath5k_configure_filter(struct ieee80211_hw *hw,
2797 unsigned int changed_flags,
2798 unsigned int *new_flags,
2799 int mc_count, struct dev_mc_list *mclist)
2800{
2801 struct ath5k_softc *sc = hw->priv;
2802 struct ath5k_hw *ah = sc->ah;
2803 u32 mfilt[2], val, rfilt;
2804 u8 pos;
2805 int i;
2806
2807 mfilt[0] = 0;
2808 mfilt[1] = 0;
2809
2810 /* Only deal with supported flags */
2811 changed_flags &= SUPPORTED_FIF_FLAGS;
2812 *new_flags &= SUPPORTED_FIF_FLAGS;
2813
2814 /* If HW detects any phy or radar errors, leave those filters on.
2815 * Also, always enable Unicast, Broadcasts and Multicast
2816 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2817 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2818 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2819 AR5K_RX_FILTER_MCAST);
2820
2821 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2822 if (*new_flags & FIF_PROMISC_IN_BSS) {
2823 rfilt |= AR5K_RX_FILTER_PROM;
2824 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002825 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002826 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002827 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002828 }
2829
2830 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2831 if (*new_flags & FIF_ALLMULTI) {
2832 mfilt[0] = ~0;
2833 mfilt[1] = ~0;
2834 } else {
2835 for (i = 0; i < mc_count; i++) {
2836 if (!mclist)
2837 break;
2838 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002839 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002840 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002841 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002842 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2843 pos &= 0x3f;
2844 mfilt[pos / 32] |= (1 << (pos % 32));
2845 /* XXX: we might be able to just do this instead,
2846 * but not sure, needs testing, if we do use this we'd
2847 * neet to inform below to not reset the mcast */
2848 /* ath5k_hw_set_mcast_filterindex(ah,
2849 * mclist->dmi_addr[5]); */
2850 mclist = mclist->next;
2851 }
2852 }
2853
2854 /* This is the best we can do */
2855 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2856 rfilt |= AR5K_RX_FILTER_PHYERR;
2857
2858 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2859 * and probes for any BSSID, this needs testing */
2860 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2861 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2862
2863 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2864 * set we should only pass on control frames for this
2865 * station. This needs testing. I believe right now this
2866 * enables *all* control frames, which is OK.. but
2867 * but we should see if we can improve on granularity */
2868 if (*new_flags & FIF_CONTROL)
2869 rfilt |= AR5K_RX_FILTER_CONTROL;
2870
2871 /* Additional settings per mode -- this is per ath5k */
2872
2873 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2874
Johannes Berg05c914f2008-09-11 00:01:58 +02002875 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002876 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2877 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002878 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002879 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002880 if (sc->opmode != NL80211_IFTYPE_AP &&
2881 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002882 test_bit(ATH_STAT_PROMISC, sc->status))
2883 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002884 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2a2008-11-03 14:43:00 -08002885 sc->opmode == NL80211_IFTYPE_ADHOC ||
2886 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002887 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002888 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2889 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2890 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002891
2892 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002893 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002894
2895 /* Set multicast bits */
2896 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2897 /* Set the cached hw filter flags, this will alter actually
2898 * be set in HW */
2899 sc->filter_flags = rfilt;
2900}
2901
2902static int
2903ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002904 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2905 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002906{
2907 struct ath5k_softc *sc = hw->priv;
2908 int ret = 0;
2909
Bob Copeland9ad9a262008-10-29 08:30:54 -04002910 if (modparam_nohwcrypt)
2911 return -EOPNOTSUPP;
2912
John Daiker0bbac082008-10-17 12:16:00 -07002913 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002914 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002915 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04002916 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002917 case ALG_CCMP:
2918 return -EOPNOTSUPP;
2919 default:
2920 WARN_ON(1);
2921 return -EINVAL;
2922 }
2923
2924 mutex_lock(&sc->lock);
2925
2926 switch (cmd) {
2927 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002928 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
2929 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002930 if (ret) {
2931 ATH5K_ERR(sc, "can't set the key\n");
2932 goto unlock;
2933 }
2934 __set_bit(key->keyidx, sc->keymap);
2935 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04002936 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
2937 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002938 break;
2939 case DISABLE_KEY:
2940 ath5k_hw_reset_key(sc->ah, key->keyidx);
2941 __clear_bit(key->keyidx, sc->keymap);
2942 break;
2943 default:
2944 ret = -EINVAL;
2945 goto unlock;
2946 }
2947
2948unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002949 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002950 mutex_unlock(&sc->lock);
2951 return ret;
2952}
2953
2954static int
2955ath5k_get_stats(struct ieee80211_hw *hw,
2956 struct ieee80211_low_level_stats *stats)
2957{
2958 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03002959 struct ath5k_hw *ah = sc->ah;
2960
2961 /* Force update */
2962 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002963
2964 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
2965
2966 return 0;
2967}
2968
2969static int
2970ath5k_get_tx_stats(struct ieee80211_hw *hw,
2971 struct ieee80211_tx_queue_stats *stats)
2972{
2973 struct ath5k_softc *sc = hw->priv;
2974
2975 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
2976
2977 return 0;
2978}
2979
2980static u64
2981ath5k_get_tsf(struct ieee80211_hw *hw)
2982{
2983 struct ath5k_softc *sc = hw->priv;
2984
2985 return ath5k_hw_get_tsf64(sc->ah);
2986}
2987
2988static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002989ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2990{
2991 struct ath5k_softc *sc = hw->priv;
2992
2993 ath5k_hw_set_tsf64(sc->ah, tsf);
2994}
2995
2996static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002997ath5k_reset_tsf(struct ieee80211_hw *hw)
2998{
2999 struct ath5k_softc *sc = hw->priv;
3000
Bruno Randolf9804b982008-01-19 18:17:59 +09003001 /*
3002 * in IBSS mode we need to update the beacon timers too.
3003 * this will also reset the TSF if we call it with 0
3004 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003005 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003006 ath5k_beacon_update_timers(sc, 0);
3007 else
3008 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003009}
3010
3011static int
Jiri Slabyda966bc2008-10-12 22:54:10 +02003012ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003013{
Jiri Slaby00482972008-08-18 21:45:27 +02003014 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003015 int ret;
3016
3017 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3018
Jiri Slaby00482972008-08-18 21:45:27 +02003019 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003020 ath5k_txbuf_free(sc, sc->bbuf);
3021 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003022 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003023 if (ret)
3024 sc->bbuf->skb = NULL;
Jiri Slaby00482972008-08-18 21:45:27 +02003025 spin_unlock_irqrestore(&sc->block, flags);
3026 if (!ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003027 ath5k_beacon_config(sc);
Jiri Slaby274c7c32008-07-15 17:44:20 +02003028 mmiowb();
3029 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003030
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003031 return ret;
3032}
Martin Xu02969b32008-11-24 10:49:27 +08003033static void
3034set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3035{
3036 struct ath5k_softc *sc = hw->priv;
3037 struct ath5k_hw *ah = sc->ah;
3038 u32 rfilt;
3039 rfilt = ath5k_hw_get_rx_filter(ah);
3040 if (enable)
3041 rfilt |= AR5K_RX_FILTER_BEACON;
3042 else
3043 rfilt &= ~AR5K_RX_FILTER_BEACON;
3044 ath5k_hw_set_rx_filter(ah, rfilt);
3045 sc->filter_flags = rfilt;
3046}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003047
Martin Xu02969b32008-11-24 10:49:27 +08003048static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3049 struct ieee80211_vif *vif,
3050 struct ieee80211_bss_conf *bss_conf,
3051 u32 changes)
3052{
3053 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003054 struct ath5k_hw *ah = sc->ah;
3055
3056 mutex_lock(&sc->lock);
3057 if (WARN_ON(sc->vif != vif))
3058 goto unlock;
3059
3060 if (changes & BSS_CHANGED_BSSID) {
3061 /* Cache for later use during resets */
3062 memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
3063 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3064 * a clean way of letting us retrieve this yet. */
3065 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
3066 mmiowb();
3067 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003068
3069 if (changes & BSS_CHANGED_BEACON_INT)
3070 sc->bintval = bss_conf->beacon_int;
3071
Martin Xu02969b32008-11-24 10:49:27 +08003072 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003073 sc->assoc = bss_conf->assoc;
3074 if (sc->opmode == NL80211_IFTYPE_STATION)
3075 set_beacon_filter(hw, sc->assoc);
Martin Xu02969b32008-11-24 10:49:27 +08003076 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003077
3078 if (changes & BSS_CHANGED_BEACON &&
3079 (vif->type == NL80211_IFTYPE_ADHOC ||
3080 vif->type == NL80211_IFTYPE_MESH_POINT ||
3081 vif->type == NL80211_IFTYPE_AP)) {
3082 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
3083
3084 if (beacon)
3085 ath5k_beacon_update(sc, beacon);
3086 }
3087
3088 unlock:
3089 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003090}