blob: 48e9dd9975a24d48f1c4a00fb17a72c31c55dcb4 [file] [log] [blame]
Mark Brownf10485e2008-06-05 13:49:33 +01001/*
2 * wm8990.c -- WM8990 ALSA Soc Audio driver
3 *
4 * Copyright 2008 Wolfson Microelectronics PLC.
Liam Girdwood64ca0402009-02-02 22:23:22 +00005 * Author: Liam Girdwood <lrg@slimlogic.co.uk>
Mark Brownf10485e2008-06-05 13:49:33 +01006 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Mark Brownf10485e2008-06-05 13:49:33 +010022#include <sound/core.h>
23#include <sound/pcm.h>
24#include <sound/pcm_params.h>
25#include <sound/soc.h>
Mark Brownf10485e2008-06-05 13:49:33 +010026#include <sound/initval.h>
27#include <sound/tlv.h>
28#include <asm/div64.h>
29
30#include "wm8990.h"
31
Mark Brownf10485e2008-06-05 13:49:33 +010032/* codec private data */
33struct wm8990_priv {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000034 enum snd_soc_control_type control_type;
Mark Brownf10485e2008-06-05 13:49:33 +010035 unsigned int sysclk;
36 unsigned int pcmclk;
37};
38
Axel Lin416a0ce2011-10-06 11:00:19 +080039static int wm8990_volatile_register(struct snd_soc_codec *codec,
40 unsigned int reg)
41{
42 switch (reg) {
43 case WM8990_RESET:
44 return 1;
45 default:
46 return 0;
47 }
48}
49
Mark Brownf10485e2008-06-05 13:49:33 +010050/*
51 * wm8990 register cache. Note that register 0 is not included in the
52 * cache.
53 */
54static const u16 wm8990_reg[] = {
55 0x8990, /* R0 - Reset */
56 0x0000, /* R1 - Power Management (1) */
57 0x6000, /* R2 - Power Management (2) */
58 0x0000, /* R3 - Power Management (3) */
59 0x4050, /* R4 - Audio Interface (1) */
60 0x4000, /* R5 - Audio Interface (2) */
61 0x01C8, /* R6 - Clocking (1) */
62 0x0000, /* R7 - Clocking (2) */
63 0x0040, /* R8 - Audio Interface (3) */
64 0x0040, /* R9 - Audio Interface (4) */
65 0x0004, /* R10 - DAC CTRL */
66 0x00C0, /* R11 - Left DAC Digital Volume */
67 0x00C0, /* R12 - Right DAC Digital Volume */
68 0x0000, /* R13 - Digital Side Tone */
69 0x0100, /* R14 - ADC CTRL */
70 0x00C0, /* R15 - Left ADC Digital Volume */
71 0x00C0, /* R16 - Right ADC Digital Volume */
72 0x0000, /* R17 */
73 0x0000, /* R18 - GPIO CTRL 1 */
74 0x1000, /* R19 - GPIO1 & GPIO2 */
75 0x1010, /* R20 - GPIO3 & GPIO4 */
76 0x1010, /* R21 - GPIO5 & GPIO6 */
77 0x8000, /* R22 - GPIOCTRL 2 */
78 0x0800, /* R23 - GPIO_POL */
79 0x008B, /* R24 - Left Line Input 1&2 Volume */
80 0x008B, /* R25 - Left Line Input 3&4 Volume */
81 0x008B, /* R26 - Right Line Input 1&2 Volume */
82 0x008B, /* R27 - Right Line Input 3&4 Volume */
83 0x0000, /* R28 - Left Output Volume */
84 0x0000, /* R29 - Right Output Volume */
85 0x0066, /* R30 - Line Outputs Volume */
86 0x0022, /* R31 - Out3/4 Volume */
87 0x0079, /* R32 - Left OPGA Volume */
88 0x0079, /* R33 - Right OPGA Volume */
89 0x0003, /* R34 - Speaker Volume */
90 0x0003, /* R35 - ClassD1 */
91 0x0000, /* R36 */
92 0x0100, /* R37 - ClassD3 */
Mark Brown97bb8122008-08-15 16:22:33 +010093 0x0079, /* R38 - ClassD4 */
Mark Brownf10485e2008-06-05 13:49:33 +010094 0x0000, /* R39 - Input Mixer1 */
95 0x0000, /* R40 - Input Mixer2 */
96 0x0000, /* R41 - Input Mixer3 */
97 0x0000, /* R42 - Input Mixer4 */
98 0x0000, /* R43 - Input Mixer5 */
99 0x0000, /* R44 - Input Mixer6 */
100 0x0000, /* R45 - Output Mixer1 */
101 0x0000, /* R46 - Output Mixer2 */
102 0x0000, /* R47 - Output Mixer3 */
103 0x0000, /* R48 - Output Mixer4 */
104 0x0000, /* R49 - Output Mixer5 */
105 0x0000, /* R50 - Output Mixer6 */
106 0x0180, /* R51 - Out3/4 Mixer */
107 0x0000, /* R52 - Line Mixer1 */
108 0x0000, /* R53 - Line Mixer2 */
109 0x0000, /* R54 - Speaker Mixer */
110 0x0000, /* R55 - Additional Control */
111 0x0000, /* R56 - AntiPOP1 */
112 0x0000, /* R57 - AntiPOP2 */
113 0x0000, /* R58 - MICBIAS */
114 0x0000, /* R59 */
115 0x0008, /* R60 - PLL1 */
116 0x0031, /* R61 - PLL2 */
117 0x0026, /* R62 - PLL3 */
Mark Brownba533e92008-11-17 16:59:24 +0000118 0x0000, /* R63 - Driver internal */
Mark Brownf10485e2008-06-05 13:49:33 +0100119};
120
Mark Brown8d50e442009-07-10 23:12:01 +0100121#define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0)
Mark Brownf10485e2008-06-05 13:49:33 +0100122
Mark Brown021f80c2010-05-25 10:49:00 -0700123static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
Mark Brownf10485e2008-06-05 13:49:33 +0100124
Mark Brown021f80c2010-05-25 10:49:00 -0700125static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
Mark Brownf10485e2008-06-05 13:49:33 +0100126
Mark Brown021f80c2010-05-25 10:49:00 -0700127static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
Mark Brownf10485e2008-06-05 13:49:33 +0100128
Mark Brown021f80c2010-05-25 10:49:00 -0700129static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
Mark Brownf10485e2008-06-05 13:49:33 +0100130
Mark Brown021f80c2010-05-25 10:49:00 -0700131static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
Mark Brownf10485e2008-06-05 13:49:33 +0100132
Mark Brown021f80c2010-05-25 10:49:00 -0700133static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
Mark Brownf10485e2008-06-05 13:49:33 +0100134
Mark Brown021f80c2010-05-25 10:49:00 -0700135static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
Mark Brownf10485e2008-06-05 13:49:33 +0100136
Mark Brown021f80c2010-05-25 10:49:00 -0700137static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
Mark Brownf10485e2008-06-05 13:49:33 +0100138
139static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
140 struct snd_ctl_elem_value *ucontrol)
141{
142 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Jarkko Nikula397d5ae2009-02-06 12:01:05 +0200143 struct soc_mixer_control *mc =
144 (struct soc_mixer_control *)kcontrol->private_value;
145 int reg = mc->reg;
Mark Brownf10485e2008-06-05 13:49:33 +0100146 int ret;
147 u16 val;
148
149 ret = snd_soc_put_volsw(kcontrol, ucontrol);
150 if (ret < 0)
151 return ret;
152
153 /* now hit the volume update bits (always bit 8) */
Mark Brown8d50e442009-07-10 23:12:01 +0100154 val = snd_soc_read(codec, reg);
155 return snd_soc_write(codec, reg, val | 0x0100);
Mark Brownf10485e2008-06-05 13:49:33 +0100156}
157
158#define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
159 tlv_array) {\
160 .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
161 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
162 SNDRV_CTL_ELEM_ACCESS_READWRITE,\
163 .tlv.p = (tlv_array), \
164 .info = snd_soc_info_volsw, \
165 .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
166 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
167
168
169static const char *wm8990_digital_sidetone[] =
170 {"None", "Left ADC", "Right ADC", "Reserved"};
171
172static const struct soc_enum wm8990_left_digital_sidetone_enum =
173SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
174 WM8990_ADC_TO_DACL_SHIFT,
175 WM8990_ADC_TO_DACL_MASK,
176 wm8990_digital_sidetone);
177
178static const struct soc_enum wm8990_right_digital_sidetone_enum =
179SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
180 WM8990_ADC_TO_DACR_SHIFT,
181 WM8990_ADC_TO_DACR_MASK,
182 wm8990_digital_sidetone);
183
184static const char *wm8990_adcmode[] =
185 {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
186
187static const struct soc_enum wm8990_right_adcmode_enum =
188SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
189 WM8990_ADC_HPF_CUT_SHIFT,
190 WM8990_ADC_HPF_CUT_MASK,
191 wm8990_adcmode);
192
193static const struct snd_kcontrol_new wm8990_snd_controls[] = {
194/* INMIXL */
195SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
196SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
197/* INMIXR */
198SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
199SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
200
201/* LOMIX */
202SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
203 WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
204SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
205 WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
206SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
207 WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
208SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
209 WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
210SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
211 WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
212SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
213 WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
214
215/* ROMIX */
216SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
217 WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
218SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
219 WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
220SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
221 WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
222SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
223 WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
224SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
225 WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
226SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
227 WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
228
229/* LOUT */
230SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
231 WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
232SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
233
234/* ROUT */
235SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
236 WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
237SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
238
239/* LOPGA */
240SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
241 WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
242SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
243 WM8990_LOPGAZC_BIT, 1, 0),
244
245/* ROPGA */
246SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
247 WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
248SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
249 WM8990_ROPGAZC_BIT, 1, 0),
250
251SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
252 WM8990_LONMUTE_BIT, 1, 0),
253SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
254 WM8990_LOPMUTE_BIT, 1, 0),
255SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
256 WM8990_LOATTN_BIT, 1, 0),
257SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
258 WM8990_RONMUTE_BIT, 1, 0),
259SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
260 WM8990_ROPMUTE_BIT, 1, 0),
261SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
262 WM8990_ROATTN_BIT, 1, 0),
263
264SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
265 WM8990_OUT3MUTE_BIT, 1, 0),
266SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
267 WM8990_OUT3ATTN_BIT, 1, 0),
268
269SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
270 WM8990_OUT4MUTE_BIT, 1, 0),
271SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
272 WM8990_OUT4ATTN_BIT, 1, 0),
273
274SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
275 WM8990_CDMODE_BIT, 1, 0),
276
277SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
Mark Brown97bb8122008-08-15 16:22:33 +0100278 WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
Mark Brownf10485e2008-06-05 13:49:33 +0100279SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
280 WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
281SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
282 WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
Mark Brown97bb8122008-08-15 16:22:33 +0100283SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
284 WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
285SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
286 WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
Mark Brownf10485e2008-06-05 13:49:33 +0100287
288SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
289 WM8990_LEFT_DAC_DIGITAL_VOLUME,
290 WM8990_DACL_VOL_SHIFT,
291 WM8990_DACL_VOL_MASK,
292 0,
293 out_dac_tlv),
294
295SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
296 WM8990_RIGHT_DAC_DIGITAL_VOLUME,
297 WM8990_DACR_VOL_SHIFT,
298 WM8990_DACR_VOL_MASK,
299 0,
300 out_dac_tlv),
301
302SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
303SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
304
305SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
306 WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
307 out_sidetone_tlv),
308SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
309 WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
310 out_sidetone_tlv),
311
312SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
313 WM8990_ADC_HPF_ENA_BIT, 1, 0),
314
315SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
316
317SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
318 WM8990_LEFT_ADC_DIGITAL_VOLUME,
319 WM8990_ADCL_VOL_SHIFT,
320 WM8990_ADCL_VOL_MASK,
321 0,
322 in_adc_tlv),
323
324SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
325 WM8990_RIGHT_ADC_DIGITAL_VOLUME,
326 WM8990_ADCR_VOL_SHIFT,
327 WM8990_ADCR_VOL_MASK,
328 0,
329 in_adc_tlv),
330
331SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
332 WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
333 WM8990_LIN12VOL_SHIFT,
334 WM8990_LIN12VOL_MASK,
335 0,
336 in_pga_tlv),
337
338SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
339 WM8990_LI12ZC_BIT, 1, 0),
340
341SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
342 WM8990_LI12MUTE_BIT, 1, 0),
343
344SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
345 WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
346 WM8990_LIN34VOL_SHIFT,
347 WM8990_LIN34VOL_MASK,
348 0,
349 in_pga_tlv),
350
351SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
352 WM8990_LI34ZC_BIT, 1, 0),
353
354SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
355 WM8990_LI34MUTE_BIT, 1, 0),
356
357SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
358 WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
359 WM8990_RIN12VOL_SHIFT,
360 WM8990_RIN12VOL_MASK,
361 0,
362 in_pga_tlv),
363
364SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
365 WM8990_RI12ZC_BIT, 1, 0),
366
367SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
368 WM8990_RI12MUTE_BIT, 1, 0),
369
370SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
371 WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
372 WM8990_RIN34VOL_SHIFT,
373 WM8990_RIN34VOL_MASK,
374 0,
375 in_pga_tlv),
376
377SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
378 WM8990_RI34ZC_BIT, 1, 0),
379
380SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
381 WM8990_RI34MUTE_BIT, 1, 0),
382
383};
384
Mark Brownf10485e2008-06-05 13:49:33 +0100385/*
386 * _DAPM_ Controls
387 */
388
389static int inmixer_event(struct snd_soc_dapm_widget *w,
390 struct snd_kcontrol *kcontrol, int event)
391{
392 u16 reg, fakepower;
393
Mark Brown8d50e442009-07-10 23:12:01 +0100394 reg = snd_soc_read(w->codec, WM8990_POWER_MANAGEMENT_2);
395 fakepower = snd_soc_read(w->codec, WM8990_INTDRIVBITS);
Mark Brownf10485e2008-06-05 13:49:33 +0100396
397 if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
398 (1 << WM8990_AINLMUX_PWR_BIT))) {
399 reg |= WM8990_AINL_ENA;
400 } else {
401 reg &= ~WM8990_AINL_ENA;
402 }
403
404 if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
405 (1 << WM8990_AINRMUX_PWR_BIT))) {
406 reg |= WM8990_AINR_ENA;
407 } else {
408 reg &= ~WM8990_AINL_ENA;
409 }
Mark Brown8d50e442009-07-10 23:12:01 +0100410 snd_soc_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
Mark Brownf10485e2008-06-05 13:49:33 +0100411
412 return 0;
413}
414
415static int outmixer_event(struct snd_soc_dapm_widget *w,
416 struct snd_kcontrol *kcontrol, int event)
417{
418 u32 reg_shift = kcontrol->private_value & 0xfff;
419 int ret = 0;
420 u16 reg;
421
422 switch (reg_shift) {
423 case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
Mark Brown8d50e442009-07-10 23:12:01 +0100424 reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1);
Mark Brownf10485e2008-06-05 13:49:33 +0100425 if (reg & WM8990_LDLO) {
426 printk(KERN_WARNING
427 "Cannot set as Output Mixer 1 LDLO Set\n");
428 ret = -1;
429 }
430 break;
431 case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
Mark Brown8d50e442009-07-10 23:12:01 +0100432 reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2);
Mark Brownf10485e2008-06-05 13:49:33 +0100433 if (reg & WM8990_RDRO) {
434 printk(KERN_WARNING
435 "Cannot set as Output Mixer 2 RDRO Set\n");
436 ret = -1;
437 }
438 break;
439 case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
Mark Brown8d50e442009-07-10 23:12:01 +0100440 reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
Mark Brownf10485e2008-06-05 13:49:33 +0100441 if (reg & WM8990_LDSPK) {
442 printk(KERN_WARNING
443 "Cannot set as Speaker Mixer LDSPK Set\n");
444 ret = -1;
445 }
446 break;
447 case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
Mark Brown8d50e442009-07-10 23:12:01 +0100448 reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
Mark Brownf10485e2008-06-05 13:49:33 +0100449 if (reg & WM8990_RDSPK) {
450 printk(KERN_WARNING
451 "Cannot set as Speaker Mixer RDSPK Set\n");
452 ret = -1;
453 }
454 break;
455 }
456
457 return ret;
458}
459
460/* INMIX dB values */
461static const unsigned int in_mix_tlv[] = {
462 TLV_DB_RANGE_HEAD(1),
Mark Brown021f80c2010-05-25 10:49:00 -0700463 0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
Mark Brownf10485e2008-06-05 13:49:33 +0100464};
465
466/* Left In PGA Connections */
467static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
468SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
469SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
470};
471
472static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
473SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
474SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
475};
476
477/* Right In PGA Connections */
478static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
479SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
480SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
481};
482
483static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
484SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
485SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
486};
487
488/* INMIXL */
489static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
490SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
491 WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
492SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
493 7, 0, in_mix_tlv),
494SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
495 1, 0),
496SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
497 1, 0),
498};
499
500/* INMIXR */
501static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
502SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
503 WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
504SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
505 7, 0, in_mix_tlv),
506SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
507 1, 0),
508SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
509 1, 0),
510};
511
512/* AINLMUX */
513static const char *wm8990_ainlmux[] =
514 {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
515
516static const struct soc_enum wm8990_ainlmux_enum =
517SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
518 ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
519
520static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
521SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
522
523/* DIFFINL */
524
525/* AINRMUX */
526static const char *wm8990_ainrmux[] =
527 {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
528
529static const struct soc_enum wm8990_ainrmux_enum =
530SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
531 ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
532
533static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
534SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
535
536/* RXVOICE */
537static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
538SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
539 WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
540SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
541 WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
542};
543
544/* LOMIX */
545static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
546SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
547 WM8990_LRBLO_BIT, 1, 0),
548SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
549 WM8990_LLBLO_BIT, 1, 0),
550SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
551 WM8990_LRI3LO_BIT, 1, 0),
552SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
553 WM8990_LLI3LO_BIT, 1, 0),
554SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
555 WM8990_LR12LO_BIT, 1, 0),
556SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
557 WM8990_LL12LO_BIT, 1, 0),
558SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
559 WM8990_LDLO_BIT, 1, 0),
560};
561
562/* ROMIX */
563static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
564SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
565 WM8990_RLBRO_BIT, 1, 0),
566SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
567 WM8990_RRBRO_BIT, 1, 0),
568SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
569 WM8990_RLI3RO_BIT, 1, 0),
570SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
571 WM8990_RRI3RO_BIT, 1, 0),
572SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
573 WM8990_RL12RO_BIT, 1, 0),
574SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
575 WM8990_RR12RO_BIT, 1, 0),
576SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
577 WM8990_RDRO_BIT, 1, 0),
578};
579
580/* LONMIX */
581static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
582SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
583 WM8990_LLOPGALON_BIT, 1, 0),
584SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
585 WM8990_LROPGALON_BIT, 1, 0),
586SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
587 WM8990_LOPLON_BIT, 1, 0),
588};
589
590/* LOPMIX */
591static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
592SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
593 WM8990_LR12LOP_BIT, 1, 0),
594SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
595 WM8990_LL12LOP_BIT, 1, 0),
596SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
597 WM8990_LLOPGALOP_BIT, 1, 0),
598};
599
600/* RONMIX */
601static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
602SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
603 WM8990_RROPGARON_BIT, 1, 0),
604SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
605 WM8990_RLOPGARON_BIT, 1, 0),
606SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
607 WM8990_ROPRON_BIT, 1, 0),
608};
609
610/* ROPMIX */
611static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
612SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
613 WM8990_RL12ROP_BIT, 1, 0),
614SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
615 WM8990_RR12ROP_BIT, 1, 0),
616SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
617 WM8990_RROPGAROP_BIT, 1, 0),
618};
619
620/* OUT3MIX */
621static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
622SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
623 WM8990_LI4O3_BIT, 1, 0),
624SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
625 WM8990_LPGAO3_BIT, 1, 0),
626};
627
628/* OUT4MIX */
629static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
630SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
631 WM8990_RPGAO4_BIT, 1, 0),
632SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
633 WM8990_RI4O4_BIT, 1, 0),
634};
635
636/* SPKMIX */
637static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
638SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
639 WM8990_LI2SPK_BIT, 1, 0),
640SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
641 WM8990_LB2SPK_BIT, 1, 0),
642SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
643 WM8990_LOPGASPK_BIT, 1, 0),
644SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
645 WM8990_LDSPK_BIT, 1, 0),
646SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
647 WM8990_RDSPK_BIT, 1, 0),
648SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
649 WM8990_ROPGASPK_BIT, 1, 0),
650SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
651 WM8990_RL12ROP_BIT, 1, 0),
652SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
653 WM8990_RI2SPK_BIT, 1, 0),
654};
655
656static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
657/* Input Side */
658/* Input Lines */
659SND_SOC_DAPM_INPUT("LIN1"),
660SND_SOC_DAPM_INPUT("LIN2"),
661SND_SOC_DAPM_INPUT("LIN3"),
662SND_SOC_DAPM_INPUT("LIN4/RXN"),
663SND_SOC_DAPM_INPUT("RIN3"),
664SND_SOC_DAPM_INPUT("RIN4/RXP"),
665SND_SOC_DAPM_INPUT("RIN1"),
666SND_SOC_DAPM_INPUT("RIN2"),
667SND_SOC_DAPM_INPUT("Internal ADC Source"),
668
669/* DACs */
670SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
671 WM8990_ADCL_ENA_BIT, 0),
672SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
673 WM8990_ADCR_ENA_BIT, 0),
674
675/* Input PGAs */
676SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
677 0, &wm8990_dapm_lin12_pga_controls[0],
678 ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
679SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
680 0, &wm8990_dapm_lin34_pga_controls[0],
681 ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
682SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
683 0, &wm8990_dapm_rin12_pga_controls[0],
684 ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
685SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
686 0, &wm8990_dapm_rin34_pga_controls[0],
687 ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
688
689/* INMIXL */
690SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
691 &wm8990_dapm_inmixl_controls[0],
692 ARRAY_SIZE(wm8990_dapm_inmixl_controls),
693 inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
694
695/* AINLMUX */
Jinyoung Park97a775c2009-05-01 12:54:31 +0100696SND_SOC_DAPM_MUX_E("AINLMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
Mark Brownf10485e2008-06-05 13:49:33 +0100697 &wm8990_dapm_ainlmux_controls, inmixer_event,
698 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
699
700/* INMIXR */
701SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
702 &wm8990_dapm_inmixr_controls[0],
703 ARRAY_SIZE(wm8990_dapm_inmixr_controls),
704 inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
705
706/* AINRMUX */
Jinyoung Park97a775c2009-05-01 12:54:31 +0100707SND_SOC_DAPM_MUX_E("AINRMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
Mark Brownf10485e2008-06-05 13:49:33 +0100708 &wm8990_dapm_ainrmux_controls, inmixer_event,
709 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
710
711/* Output Side */
712/* DACs */
713SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
714 WM8990_DACL_ENA_BIT, 0),
715SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
716 WM8990_DACR_ENA_BIT, 0),
717
718/* LOMIX */
719SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
720 0, &wm8990_dapm_lomix_controls[0],
721 ARRAY_SIZE(wm8990_dapm_lomix_controls),
722 outmixer_event, SND_SOC_DAPM_PRE_REG),
723
724/* LONMIX */
725SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
726 &wm8990_dapm_lonmix_controls[0],
727 ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
728
729/* LOPMIX */
730SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
731 &wm8990_dapm_lopmix_controls[0],
732 ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
733
734/* OUT3MIX */
735SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
736 &wm8990_dapm_out3mix_controls[0],
737 ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
738
739/* SPKMIX */
740SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
741 &wm8990_dapm_spkmix_controls[0],
742 ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
743 SND_SOC_DAPM_PRE_REG),
744
745/* OUT4MIX */
746SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
747 &wm8990_dapm_out4mix_controls[0],
748 ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
749
750/* ROPMIX */
751SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
752 &wm8990_dapm_ropmix_controls[0],
753 ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
754
755/* RONMIX */
756SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
757 &wm8990_dapm_ronmix_controls[0],
758 ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
759
760/* ROMIX */
761SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
762 0, &wm8990_dapm_romix_controls[0],
763 ARRAY_SIZE(wm8990_dapm_romix_controls),
764 outmixer_event, SND_SOC_DAPM_PRE_REG),
765
766/* LOUT PGA */
767SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
768 NULL, 0),
769
770/* ROUT PGA */
771SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
772 NULL, 0),
773
774/* LOPGA */
775SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
776 NULL, 0),
777
778/* ROPGA */
779SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
780 NULL, 0),
781
782/* MICBIAS */
783SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
784 WM8990_MICBIAS_ENA_BIT, 0),
785
786SND_SOC_DAPM_OUTPUT("LON"),
787SND_SOC_DAPM_OUTPUT("LOP"),
788SND_SOC_DAPM_OUTPUT("OUT3"),
789SND_SOC_DAPM_OUTPUT("LOUT"),
790SND_SOC_DAPM_OUTPUT("SPKN"),
791SND_SOC_DAPM_OUTPUT("SPKP"),
792SND_SOC_DAPM_OUTPUT("ROUT"),
793SND_SOC_DAPM_OUTPUT("OUT4"),
794SND_SOC_DAPM_OUTPUT("ROP"),
795SND_SOC_DAPM_OUTPUT("RON"),
796
797SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
798};
799
800static const struct snd_soc_dapm_route audio_map[] = {
801 /* Make DACs turn on when playing even if not mixed into any outputs */
802 {"Internal DAC Sink", NULL, "Left DAC"},
803 {"Internal DAC Sink", NULL, "Right DAC"},
804
805 /* Make ADCs turn on when recording even if not mixed from any inputs */
806 {"Left ADC", NULL, "Internal ADC Source"},
807 {"Right ADC", NULL, "Internal ADC Source"},
808
809 /* Input Side */
810 /* LIN12 PGA */
811 {"LIN12 PGA", "LIN1 Switch", "LIN1"},
812 {"LIN12 PGA", "LIN2 Switch", "LIN2"},
813 /* LIN34 PGA */
814 {"LIN34 PGA", "LIN3 Switch", "LIN3"},
Jinyoung Park97a775c2009-05-01 12:54:31 +0100815 {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
Mark Brownf10485e2008-06-05 13:49:33 +0100816 /* INMIXL */
817 {"INMIXL", "Record Left Volume", "LOMIX"},
818 {"INMIXL", "LIN2 Volume", "LIN2"},
819 {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
820 {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
Jinyoung Park97a775c2009-05-01 12:54:31 +0100821 /* AINLMUX */
822 {"AINLMUX", "INMIXL Mix", "INMIXL"},
823 {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
824 {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
825 {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
826 {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
Mark Brownf10485e2008-06-05 13:49:33 +0100827 /* ADC */
Jinyoung Park97a775c2009-05-01 12:54:31 +0100828 {"Left ADC", NULL, "AINLMUX"},
Mark Brownf10485e2008-06-05 13:49:33 +0100829
830 /* RIN12 PGA */
831 {"RIN12 PGA", "RIN1 Switch", "RIN1"},
832 {"RIN12 PGA", "RIN2 Switch", "RIN2"},
833 /* RIN34 PGA */
834 {"RIN34 PGA", "RIN3 Switch", "RIN3"},
Jinyoung Park97a775c2009-05-01 12:54:31 +0100835 {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
Mark Brownf10485e2008-06-05 13:49:33 +0100836 /* INMIXL */
837 {"INMIXR", "Record Right Volume", "ROMIX"},
838 {"INMIXR", "RIN2 Volume", "RIN2"},
839 {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
840 {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
Jinyoung Park97a775c2009-05-01 12:54:31 +0100841 /* AINRMUX */
842 {"AINRMUX", "INMIXR Mix", "INMIXR"},
843 {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
844 {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
845 {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
846 {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
Mark Brownf10485e2008-06-05 13:49:33 +0100847 /* ADC */
Jinyoung Park97a775c2009-05-01 12:54:31 +0100848 {"Right ADC", NULL, "AINRMUX"},
Mark Brownf10485e2008-06-05 13:49:33 +0100849
850 /* LOMIX */
851 {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
852 {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
853 {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
854 {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
855 {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
856 {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
857 {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
858
859 /* ROMIX */
860 {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
861 {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
862 {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
863 {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
864 {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
865 {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
866 {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
867
868 /* SPKMIX */
869 {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
870 {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
871 {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
872 {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
873 {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
874 {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
875 {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
Mark Brown436a7452008-08-15 16:22:32 +0100876 {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
Mark Brownf10485e2008-06-05 13:49:33 +0100877
878 /* LONMIX */
879 {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
880 {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
881 {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
882
883 /* LOPMIX */
884 {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
885 {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
886 {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
887
888 /* OUT3MIX */
Jinyoung Park97a775c2009-05-01 12:54:31 +0100889 {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
Mark Brownf10485e2008-06-05 13:49:33 +0100890 {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
891
892 /* OUT4MIX */
893 {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
894 {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
895
896 /* RONMIX */
897 {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
898 {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
899 {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
900
901 /* ROPMIX */
902 {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
903 {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
904 {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
905
906 /* Out Mixer PGAs */
907 {"LOPGA", NULL, "LOMIX"},
908 {"ROPGA", NULL, "ROMIX"},
909
910 {"LOUT PGA", NULL, "LOMIX"},
911 {"ROUT PGA", NULL, "ROMIX"},
912
913 /* Output Pins */
914 {"LON", NULL, "LONMIX"},
915 {"LOP", NULL, "LOPMIX"},
Jinyoung Park97a775c2009-05-01 12:54:31 +0100916 {"OUT3", NULL, "OUT3MIX"},
Mark Brownf10485e2008-06-05 13:49:33 +0100917 {"LOUT", NULL, "LOUT PGA"},
918 {"SPKN", NULL, "SPKMIX"},
919 {"ROUT", NULL, "ROUT PGA"},
920 {"OUT4", NULL, "OUT4MIX"},
921 {"ROP", NULL, "ROPMIX"},
922 {"RON", NULL, "RONMIX"},
923};
924
925static int wm8990_add_widgets(struct snd_soc_codec *codec)
926{
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200927 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownf10485e2008-06-05 13:49:33 +0100928
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200929 snd_soc_dapm_new_controls(dapm, wm8990_dapm_widgets,
930 ARRAY_SIZE(wm8990_dapm_widgets));
Mark Brownf10485e2008-06-05 13:49:33 +0100931 /* set up the WM8990 audio map */
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200932 snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
Mark Brownf10485e2008-06-05 13:49:33 +0100933
Mark Brownf10485e2008-06-05 13:49:33 +0100934 return 0;
935}
936
937/* PLL divisors */
938struct _pll_div {
939 u32 div2;
940 u32 n;
941 u32 k;
942};
943
944/* The size in bits of the pll divide multiplied by 10
945 * to allow rounding later */
946#define FIXED_PLL_SIZE ((1 << 16) * 10)
947
948static void pll_factors(struct _pll_div *pll_div, unsigned int target,
949 unsigned int source)
950{
951 u64 Kpart;
952 unsigned int K, Ndiv, Nmod;
953
954
955 Ndiv = target / source;
956 if (Ndiv < 6) {
957 source >>= 1;
958 pll_div->div2 = 1;
959 Ndiv = target / source;
960 } else
961 pll_div->div2 = 0;
962
963 if ((Ndiv < 6) || (Ndiv > 12))
964 printk(KERN_WARNING
Roel Kluin449bd542009-05-27 17:08:39 -0700965 "WM8990 N value outwith recommended range! N = %u\n", Ndiv);
Mark Brownf10485e2008-06-05 13:49:33 +0100966
967 pll_div->n = Ndiv;
968 Nmod = target % source;
969 Kpart = FIXED_PLL_SIZE * (long long)Nmod;
970
971 do_div(Kpart, source);
972
973 K = Kpart & 0xFFFFFFFF;
974
975 /* Check if we need to round */
976 if ((K % 10) >= 5)
977 K += 5;
978
979 /* Move down to proper range now rounding is done */
980 K /= 10;
981
982 pll_div->k = K;
983}
984
Mark Brown85488032009-09-05 18:52:16 +0100985static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
986 int source, unsigned int freq_in, unsigned int freq_out)
Mark Brownf10485e2008-06-05 13:49:33 +0100987{
988 u16 reg;
989 struct snd_soc_codec *codec = codec_dai->codec;
990 struct _pll_div pll_div;
991
992 if (freq_in && freq_out) {
993 pll_factors(&pll_div, freq_out * 4, freq_in);
994
995 /* Turn on PLL */
Mark Brown8d50e442009-07-10 23:12:01 +0100996 reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
Mark Brownf10485e2008-06-05 13:49:33 +0100997 reg |= WM8990_PLL_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100998 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
Mark Brownf10485e2008-06-05 13:49:33 +0100999
1000 /* sysclk comes from PLL */
Mark Brown8d50e442009-07-10 23:12:01 +01001001 reg = snd_soc_read(codec, WM8990_CLOCKING_2);
1002 snd_soc_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
Mark Brownf10485e2008-06-05 13:49:33 +01001003
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001004 /* set up N , fractional mode and pre-divisor if necessary */
Mark Brown8d50e442009-07-10 23:12:01 +01001005 snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
Mark Brownf10485e2008-06-05 13:49:33 +01001006 (pll_div.div2?WM8990_PRESCALE:0));
Mark Brown8d50e442009-07-10 23:12:01 +01001007 snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
1008 snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
Mark Brownf10485e2008-06-05 13:49:33 +01001009 } else {
1010 /* Turn on PLL */
Mark Brown8d50e442009-07-10 23:12:01 +01001011 reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
Mark Brownf10485e2008-06-05 13:49:33 +01001012 reg &= ~WM8990_PLL_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +01001013 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
Mark Brownf10485e2008-06-05 13:49:33 +01001014 }
1015 return 0;
1016}
1017
1018/*
1019 * Clock after PLL and dividers
1020 */
Liam Girdwoode550e172008-07-07 16:07:52 +01001021static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Mark Brownf10485e2008-06-05 13:49:33 +01001022 int clk_id, unsigned int freq, int dir)
1023{
1024 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001025 struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
Mark Brownf10485e2008-06-05 13:49:33 +01001026
1027 wm8990->sysclk = freq;
1028 return 0;
1029}
1030
1031/*
1032 * Set's ADC and Voice DAC format.
1033 */
Liam Girdwoode550e172008-07-07 16:07:52 +01001034static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
Mark Brownf10485e2008-06-05 13:49:33 +01001035 unsigned int fmt)
1036{
1037 struct snd_soc_codec *codec = codec_dai->codec;
1038 u16 audio1, audio3;
1039
Mark Brown8d50e442009-07-10 23:12:01 +01001040 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
1041 audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3);
Mark Brownf10485e2008-06-05 13:49:33 +01001042
1043 /* set master/slave audio interface */
1044 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1045 case SND_SOC_DAIFMT_CBS_CFS:
1046 audio3 &= ~WM8990_AIF_MSTR1;
1047 break;
1048 case SND_SOC_DAIFMT_CBM_CFM:
1049 audio3 |= WM8990_AIF_MSTR1;
1050 break;
1051 default:
1052 return -EINVAL;
1053 }
1054
1055 audio1 &= ~WM8990_AIF_FMT_MASK;
1056
1057 /* interface format */
1058 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1059 case SND_SOC_DAIFMT_I2S:
1060 audio1 |= WM8990_AIF_TMF_I2S;
1061 audio1 &= ~WM8990_AIF_LRCLK_INV;
1062 break;
1063 case SND_SOC_DAIFMT_RIGHT_J:
1064 audio1 |= WM8990_AIF_TMF_RIGHTJ;
1065 audio1 &= ~WM8990_AIF_LRCLK_INV;
1066 break;
1067 case SND_SOC_DAIFMT_LEFT_J:
1068 audio1 |= WM8990_AIF_TMF_LEFTJ;
1069 audio1 &= ~WM8990_AIF_LRCLK_INV;
1070 break;
1071 case SND_SOC_DAIFMT_DSP_A:
1072 audio1 |= WM8990_AIF_TMF_DSP;
1073 audio1 &= ~WM8990_AIF_LRCLK_INV;
1074 break;
1075 case SND_SOC_DAIFMT_DSP_B:
1076 audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
1077 break;
1078 default:
1079 return -EINVAL;
1080 }
1081
Mark Brown8d50e442009-07-10 23:12:01 +01001082 snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
1083 snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
Mark Brownf10485e2008-06-05 13:49:33 +01001084 return 0;
1085}
1086
Liam Girdwoode550e172008-07-07 16:07:52 +01001087static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
Mark Brownf10485e2008-06-05 13:49:33 +01001088 int div_id, int div)
1089{
1090 struct snd_soc_codec *codec = codec_dai->codec;
1091 u16 reg;
1092
1093 switch (div_id) {
1094 case WM8990_MCLK_DIV:
Mark Brown8d50e442009-07-10 23:12:01 +01001095 reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
Mark Brownf10485e2008-06-05 13:49:33 +01001096 ~WM8990_MCLK_DIV_MASK;
Mark Brown8d50e442009-07-10 23:12:01 +01001097 snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
Mark Brownf10485e2008-06-05 13:49:33 +01001098 break;
1099 case WM8990_DACCLK_DIV:
Mark Brown8d50e442009-07-10 23:12:01 +01001100 reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
Mark Brownf10485e2008-06-05 13:49:33 +01001101 ~WM8990_DAC_CLKDIV_MASK;
Mark Brown8d50e442009-07-10 23:12:01 +01001102 snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
Mark Brownf10485e2008-06-05 13:49:33 +01001103 break;
1104 case WM8990_ADCCLK_DIV:
Mark Brown8d50e442009-07-10 23:12:01 +01001105 reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
Mark Brownf10485e2008-06-05 13:49:33 +01001106 ~WM8990_ADC_CLKDIV_MASK;
Mark Brown8d50e442009-07-10 23:12:01 +01001107 snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
Mark Brownf10485e2008-06-05 13:49:33 +01001108 break;
1109 case WM8990_BCLK_DIV:
Mark Brown8d50e442009-07-10 23:12:01 +01001110 reg = snd_soc_read(codec, WM8990_CLOCKING_1) &
Mark Brownf10485e2008-06-05 13:49:33 +01001111 ~WM8990_BCLK_DIV_MASK;
Mark Brown8d50e442009-07-10 23:12:01 +01001112 snd_soc_write(codec, WM8990_CLOCKING_1, reg | div);
Mark Brownf10485e2008-06-05 13:49:33 +01001113 break;
1114 default:
1115 return -EINVAL;
1116 }
1117
1118 return 0;
1119}
1120
1121/*
1122 * Set PCM DAI bit size and sample rate.
1123 */
1124static int wm8990_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001125 struct snd_pcm_hw_params *params,
1126 struct snd_soc_dai *dai)
Mark Brownf10485e2008-06-05 13:49:33 +01001127{
1128 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001129 struct snd_soc_codec *codec = rtd->codec;
Mark Brown8d50e442009-07-10 23:12:01 +01001130 u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
Mark Brownf10485e2008-06-05 13:49:33 +01001131
1132 audio1 &= ~WM8990_AIF_WL_MASK;
1133 /* bit size */
1134 switch (params_format(params)) {
1135 case SNDRV_PCM_FORMAT_S16_LE:
1136 break;
1137 case SNDRV_PCM_FORMAT_S20_3LE:
1138 audio1 |= WM8990_AIF_WL_20BITS;
1139 break;
1140 case SNDRV_PCM_FORMAT_S24_LE:
1141 audio1 |= WM8990_AIF_WL_24BITS;
1142 break;
1143 case SNDRV_PCM_FORMAT_S32_LE:
1144 audio1 |= WM8990_AIF_WL_32BITS;
1145 break;
1146 }
1147
Mark Brown8d50e442009-07-10 23:12:01 +01001148 snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
Mark Brownf10485e2008-06-05 13:49:33 +01001149 return 0;
1150}
1151
Liam Girdwoode550e172008-07-07 16:07:52 +01001152static int wm8990_mute(struct snd_soc_dai *dai, int mute)
Mark Brownf10485e2008-06-05 13:49:33 +01001153{
1154 struct snd_soc_codec *codec = dai->codec;
1155 u16 val;
1156
Mark Brown8d50e442009-07-10 23:12:01 +01001157 val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
Mark Brownf10485e2008-06-05 13:49:33 +01001158
1159 if (mute)
Mark Brown8d50e442009-07-10 23:12:01 +01001160 snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
Mark Brownf10485e2008-06-05 13:49:33 +01001161 else
Mark Brown8d50e442009-07-10 23:12:01 +01001162 snd_soc_write(codec, WM8990_DAC_CTRL, val);
Mark Brownf10485e2008-06-05 13:49:33 +01001163
1164 return 0;
1165}
1166
1167static int wm8990_set_bias_level(struct snd_soc_codec *codec,
1168 enum snd_soc_bias_level level)
1169{
Axel Lin416a0ce2011-10-06 11:00:19 +08001170 int ret;
Mark Brownf10485e2008-06-05 13:49:33 +01001171 u16 val;
1172
1173 switch (level) {
1174 case SND_SOC_BIAS_ON:
1175 break;
Mark Brown2adb9832008-11-17 17:11:14 +00001176
Mark Brownf10485e2008-06-05 13:49:33 +01001177 case SND_SOC_BIAS_PREPARE:
Mark Brown2adb9832008-11-17 17:11:14 +00001178 /* VMID=2*50k */
Mark Brown8d50e442009-07-10 23:12:01 +01001179 val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
Mark Brown2adb9832008-11-17 17:11:14 +00001180 ~WM8990_VMID_MODE_MASK;
Mark Brown8d50e442009-07-10 23:12:01 +01001181 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
Mark Brownf10485e2008-06-05 13:49:33 +01001182 break;
Mark Brown2adb9832008-11-17 17:11:14 +00001183
Mark Brownf10485e2008-06-05 13:49:33 +01001184 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001185 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Axel Lin416a0ce2011-10-06 11:00:19 +08001186 ret = snd_soc_cache_sync(codec);
1187 if (ret < 0) {
1188 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
1189 return ret;
1190 }
1191
Mark Brownf10485e2008-06-05 13:49:33 +01001192 /* Enable all output discharge bits */
Mark Brown8d50e442009-07-10 23:12:01 +01001193 snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
Mark Brownf10485e2008-06-05 13:49:33 +01001194 WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
1195 WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
1196 WM8990_DIS_ROUT);
1197
1198 /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
Mark Brown8d50e442009-07-10 23:12:01 +01001199 snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
Mark Brownf10485e2008-06-05 13:49:33 +01001200 WM8990_BUFDCOPEN | WM8990_POBCTRL |
1201 WM8990_VMIDTOG);
1202
1203 /* Delay to allow output caps to discharge */
Dimitris Papastamos7ebcf5d2011-01-14 15:59:13 +00001204 msleep(300);
Mark Brownf10485e2008-06-05 13:49:33 +01001205
1206 /* Disable VMIDTOG */
Mark Brown8d50e442009-07-10 23:12:01 +01001207 snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
Mark Brownf10485e2008-06-05 13:49:33 +01001208 WM8990_BUFDCOPEN | WM8990_POBCTRL);
1209
1210 /* disable all output discharge bits */
Mark Brown8d50e442009-07-10 23:12:01 +01001211 snd_soc_write(codec, WM8990_ANTIPOP1, 0);
Mark Brownf10485e2008-06-05 13:49:33 +01001212
1213 /* Enable outputs */
Mark Brown8d50e442009-07-10 23:12:01 +01001214 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
Mark Brownf10485e2008-06-05 13:49:33 +01001215
Dimitris Papastamos7ebcf5d2011-01-14 15:59:13 +00001216 msleep(50);
Mark Brownf10485e2008-06-05 13:49:33 +01001217
1218 /* Enable VMID at 2x50k */
Mark Brown8d50e442009-07-10 23:12:01 +01001219 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
Mark Brownf10485e2008-06-05 13:49:33 +01001220
Dimitris Papastamos7ebcf5d2011-01-14 15:59:13 +00001221 msleep(100);
Mark Brownf10485e2008-06-05 13:49:33 +01001222
1223 /* Enable VREF */
Mark Brown8d50e442009-07-10 23:12:01 +01001224 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
Mark Brownf10485e2008-06-05 13:49:33 +01001225
Dimitris Papastamos7ebcf5d2011-01-14 15:59:13 +00001226 msleep(600);
Mark Brownf10485e2008-06-05 13:49:33 +01001227
1228 /* Enable BUFIOEN */
Mark Brown8d50e442009-07-10 23:12:01 +01001229 snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
Mark Brownf10485e2008-06-05 13:49:33 +01001230 WM8990_BUFDCOPEN | WM8990_POBCTRL |
1231 WM8990_BUFIOEN);
1232
1233 /* Disable outputs */
Mark Brown8d50e442009-07-10 23:12:01 +01001234 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
Mark Brownf10485e2008-06-05 13:49:33 +01001235
1236 /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
Mark Brown8d50e442009-07-10 23:12:01 +01001237 snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
Mark Brownf10485e2008-06-05 13:49:33 +01001238
Mark Brownbe1b87c2008-11-17 17:09:34 +00001239 /* Enable workaround for ADC clocking issue. */
Mark Brown8d50e442009-07-10 23:12:01 +01001240 snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
1241 snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003);
1242 snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0);
Mark Brownf10485e2008-06-05 13:49:33 +01001243 }
Mark Brown2adb9832008-11-17 17:11:14 +00001244
1245 /* VMID=2*250k */
Mark Brown8d50e442009-07-10 23:12:01 +01001246 val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
Mark Brown2adb9832008-11-17 17:11:14 +00001247 ~WM8990_VMID_MODE_MASK;
Mark Brown8d50e442009-07-10 23:12:01 +01001248 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
Mark Brownf10485e2008-06-05 13:49:33 +01001249 break;
1250
1251 case SND_SOC_BIAS_OFF:
1252 /* Enable POBCTRL and SOFT_ST */
Mark Brown8d50e442009-07-10 23:12:01 +01001253 snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
Mark Brownf10485e2008-06-05 13:49:33 +01001254 WM8990_POBCTRL | WM8990_BUFIOEN);
1255
1256 /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
Mark Brown8d50e442009-07-10 23:12:01 +01001257 snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
Mark Brownf10485e2008-06-05 13:49:33 +01001258 WM8990_BUFDCOPEN | WM8990_POBCTRL |
1259 WM8990_BUFIOEN);
1260
1261 /* mute DAC */
Mark Brown8d50e442009-07-10 23:12:01 +01001262 val = snd_soc_read(codec, WM8990_DAC_CTRL);
1263 snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
Mark Brownf10485e2008-06-05 13:49:33 +01001264
1265 /* Enable any disabled outputs */
Mark Brown8d50e442009-07-10 23:12:01 +01001266 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
Mark Brownf10485e2008-06-05 13:49:33 +01001267
1268 /* Disable VMID */
Mark Brown8d50e442009-07-10 23:12:01 +01001269 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
Mark Brownf10485e2008-06-05 13:49:33 +01001270
Dimitris Papastamos7ebcf5d2011-01-14 15:59:13 +00001271 msleep(300);
Mark Brownf10485e2008-06-05 13:49:33 +01001272
1273 /* Enable all output discharge bits */
Mark Brown8d50e442009-07-10 23:12:01 +01001274 snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
Mark Brownf10485e2008-06-05 13:49:33 +01001275 WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
1276 WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
1277 WM8990_DIS_ROUT);
1278
1279 /* Disable VREF */
Mark Brown8d50e442009-07-10 23:12:01 +01001280 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
Mark Brownf10485e2008-06-05 13:49:33 +01001281
1282 /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
Mark Brown8d50e442009-07-10 23:12:01 +01001283 snd_soc_write(codec, WM8990_ANTIPOP2, 0x0);
Mark Brownf10485e2008-06-05 13:49:33 +01001284 break;
1285 }
1286
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001287 codec->dapm.bias_level = level;
Mark Brownf10485e2008-06-05 13:49:33 +01001288 return 0;
1289}
1290
1291#define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
1292 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
1293 SNDRV_PCM_RATE_48000)
1294
1295#define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1296 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1297
1298/*
1299 * The WM8990 supports 2 different and mutually exclusive DAI
1300 * configurations.
1301 *
1302 * 1. ADC/DAC on Primary Interface
1303 * 2. ADC on Primary Interface/DAC on secondary
1304 */
Eric Miao6335d052009-03-03 09:41:00 +08001305static struct snd_soc_dai_ops wm8990_dai_ops = {
1306 .hw_params = wm8990_hw_params,
1307 .digital_mute = wm8990_mute,
1308 .set_fmt = wm8990_set_dai_fmt,
1309 .set_clkdiv = wm8990_set_dai_clkdiv,
1310 .set_pll = wm8990_set_dai_pll,
1311 .set_sysclk = wm8990_set_dai_sysclk,
1312};
1313
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001314static struct snd_soc_dai_driver wm8990_dai = {
Mark Brownf10485e2008-06-05 13:49:33 +01001315/* ADC/DAC on primary */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001316 .name = "wm8990-hifi",
Mark Brownf10485e2008-06-05 13:49:33 +01001317 .playback = {
1318 .stream_name = "Playback",
1319 .channels_min = 1,
1320 .channels_max = 2,
1321 .rates = WM8990_RATES,
1322 .formats = WM8990_FORMATS,},
1323 .capture = {
1324 .stream_name = "Capture",
1325 .channels_min = 1,
1326 .channels_max = 2,
1327 .rates = WM8990_RATES,
1328 .formats = WM8990_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001329 .ops = &wm8990_dai_ops,
Mark Brownf10485e2008-06-05 13:49:33 +01001330};
Mark Brownf10485e2008-06-05 13:49:33 +01001331
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001332static int wm8990_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brownf10485e2008-06-05 13:49:33 +01001333{
Mark Brownf10485e2008-06-05 13:49:33 +01001334 wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
1335 return 0;
1336}
1337
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001338static int wm8990_resume(struct snd_soc_codec *codec)
Mark Brownf10485e2008-06-05 13:49:33 +01001339{
Mark Brownf10485e2008-06-05 13:49:33 +01001340 wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1341 return 0;
1342}
1343
1344/*
1345 * initialise the WM8990 driver
1346 * register the mixer and dsp interfaces with the kernel
1347 */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001348static int wm8990_probe(struct snd_soc_codec *codec)
Mark Brownf10485e2008-06-05 13:49:33 +01001349{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001350 int ret;
Mark Brownf10485e2008-06-05 13:49:33 +01001351 u16 reg;
Mark Brownf10485e2008-06-05 13:49:33 +01001352
Mark Brown8d50e442009-07-10 23:12:01 +01001353 ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
1354 if (ret < 0) {
1355 printk(KERN_ERR "wm8990: failed to set cache I/O: %d\n", ret);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001356 return ret;
Mark Brown8d50e442009-07-10 23:12:01 +01001357 }
1358
Mark Brownf10485e2008-06-05 13:49:33 +01001359 wm8990_reset(codec);
1360
Mark Brownf10485e2008-06-05 13:49:33 +01001361 /* charge output caps */
Mark Brownf10485e2008-06-05 13:49:33 +01001362 wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1363
Mark Brown8d50e442009-07-10 23:12:01 +01001364 reg = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_4);
1365 snd_soc_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
Mark Brownf10485e2008-06-05 13:49:33 +01001366
Mark Brown8d50e442009-07-10 23:12:01 +01001367 reg = snd_soc_read(codec, WM8990_GPIO1_GPIO2) &
Mark Brownf10485e2008-06-05 13:49:33 +01001368 ~WM8990_GPIO1_SEL_MASK;
Mark Brown8d50e442009-07-10 23:12:01 +01001369 snd_soc_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
Mark Brownf10485e2008-06-05 13:49:33 +01001370
Mark Brown8d50e442009-07-10 23:12:01 +01001371 reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
1372 snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
Mark Brownf10485e2008-06-05 13:49:33 +01001373
Mark Brown8d50e442009-07-10 23:12:01 +01001374 snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
1375 snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
Mark Brownf10485e2008-06-05 13:49:33 +01001376
Ian Molton3e8e1952009-01-09 00:23:21 +00001377 snd_soc_add_controls(codec, wm8990_snd_controls,
1378 ARRAY_SIZE(wm8990_snd_controls));
Mark Brownf10485e2008-06-05 13:49:33 +01001379 wm8990_add_widgets(codec);
Mark Brownfe3e78e2009-11-03 22:13:13 +00001380
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001381 return 0;
Mark Brownf10485e2008-06-05 13:49:33 +01001382}
1383
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001384/* power down chip */
1385static int wm8990_remove(struct snd_soc_codec *codec)
1386{
1387 wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
1388 return 0;
1389}
1390
1391static struct snd_soc_codec_driver soc_codec_dev_wm8990 = {
1392 .probe = wm8990_probe,
1393 .remove = wm8990_remove,
1394 .suspend = wm8990_suspend,
1395 .resume = wm8990_resume,
1396 .set_bias_level = wm8990_set_bias_level,
1397 .reg_cache_size = ARRAY_SIZE(wm8990_reg),
1398 .reg_word_size = sizeof(u16),
1399 .reg_cache_default = wm8990_reg,
Axel Lin416a0ce2011-10-06 11:00:19 +08001400 .volatile_register = wm8990_volatile_register,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001401};
Mark Brownf10485e2008-06-05 13:49:33 +01001402
1403#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001404static __devinit int wm8990_i2c_probe(struct i2c_client *i2c,
1405 const struct i2c_device_id *id)
Mark Brownf10485e2008-06-05 13:49:33 +01001406{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001407 struct wm8990_priv *wm8990;
Mark Brownf10485e2008-06-05 13:49:33 +01001408 int ret;
1409
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001410 wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
1411 if (wm8990 == NULL)
1412 return -ENOMEM;
Mark Brownf10485e2008-06-05 13:49:33 +01001413
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001414 i2c_set_clientdata(i2c, wm8990);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001415
1416 ret = snd_soc_register_codec(&i2c->dev,
1417 &soc_codec_dev_wm8990, &wm8990_dai, 1);
Jean Delvaree5d3fd32008-09-01 18:47:02 +01001418 if (ret < 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001419 kfree(wm8990);
Mark Brownf10485e2008-06-05 13:49:33 +01001420 return ret;
1421}
1422
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001423static __devexit int wm8990_i2c_remove(struct i2c_client *client)
Mark Brownf10485e2008-06-05 13:49:33 +01001424{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001425 snd_soc_unregister_codec(&client->dev);
1426 kfree(i2c_get_clientdata(client));
Mark Brownf10485e2008-06-05 13:49:33 +01001427 return 0;
1428}
1429
Jean Delvaree5d3fd32008-09-01 18:47:02 +01001430static const struct i2c_device_id wm8990_i2c_id[] = {
1431 { "wm8990", 0 },
1432 { }
1433};
1434MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
Mark Brownf10485e2008-06-05 13:49:33 +01001435
1436static struct i2c_driver wm8990_i2c_driver = {
1437 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001438 .name = "wm8990-codec",
Mark Brownf10485e2008-06-05 13:49:33 +01001439 .owner = THIS_MODULE,
1440 },
Jean Delvaree5d3fd32008-09-01 18:47:02 +01001441 .probe = wm8990_i2c_probe,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001442 .remove = __devexit_p(wm8990_i2c_remove),
Jean Delvaree5d3fd32008-09-01 18:47:02 +01001443 .id_table = wm8990_i2c_id,
Mark Brownf10485e2008-06-05 13:49:33 +01001444};
Mark Brownf10485e2008-06-05 13:49:33 +01001445#endif
1446
Takashi Iwaic9b3a402008-12-10 07:47:22 +01001447static int __init wm8990_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00001448{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001449 int ret = 0;
1450#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1451 ret = i2c_add_driver(&wm8990_i2c_driver);
1452 if (ret != 0) {
1453 printk(KERN_ERR "Failed to register wm8990 I2C driver: %d\n",
1454 ret);
1455 }
1456#endif
1457 return ret;
Mark Brown64089b82008-12-08 19:17:58 +00001458}
1459module_init(wm8990_modinit);
1460
1461static void __exit wm8990_exit(void)
1462{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001463#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1464 i2c_del_driver(&wm8990_i2c_driver);
1465#endif
Mark Brown64089b82008-12-08 19:17:58 +00001466}
1467module_exit(wm8990_exit);
1468
Mark Brownf10485e2008-06-05 13:49:33 +01001469MODULE_DESCRIPTION("ASoC WM8990 driver");
1470MODULE_AUTHOR("Liam Girdwood");
1471MODULE_LICENSE("GPL");