blob: ae541fbb4475fe0deb1cef6ebdc27d4ff15132d9 [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16#include <linux/slab.h>
Arend van Spriel5b435de2011-10-05 13:19:03 +020017#include <linux/delay.h>
18#include <linux/pci.h>
19
20#include <brcmu_utils.h>
21#include <aiutils.h>
22#include "types.h"
23#include "dma.h"
Alwin Beukers23038212011-10-18 14:02:58 +020024#include "soc.h"
Arend van Spriel5b435de2011-10-05 13:19:03 +020025
26/*
27 * DMA hardware requires each descriptor ring to be 8kB aligned, and fit within
28 * a contiguous 8kB physical address.
29 */
30#define D64RINGALIGN_BITS 13
31#define D64MAXRINGSZ (1 << D64RINGALIGN_BITS)
32#define D64RINGALIGN (1 << D64RINGALIGN_BITS)
33
34#define D64MAXDD (D64MAXRINGSZ / sizeof(struct dma64desc))
35
36/* transmit channel control */
37#define D64_XC_XE 0x00000001 /* transmit enable */
38#define D64_XC_SE 0x00000002 /* transmit suspend request */
39#define D64_XC_LE 0x00000004 /* loopback enable */
40#define D64_XC_FL 0x00000010 /* flush request */
41#define D64_XC_PD 0x00000800 /* parity check disable */
42#define D64_XC_AE 0x00030000 /* address extension bits */
43#define D64_XC_AE_SHIFT 16
44
45/* transmit descriptor table pointer */
46#define D64_XP_LD_MASK 0x00000fff /* last valid descriptor */
47
48/* transmit channel status */
49#define D64_XS0_CD_MASK 0x00001fff /* current descriptor pointer */
50#define D64_XS0_XS_MASK 0xf0000000 /* transmit state */
51#define D64_XS0_XS_SHIFT 28
52#define D64_XS0_XS_DISABLED 0x00000000 /* disabled */
53#define D64_XS0_XS_ACTIVE 0x10000000 /* active */
54#define D64_XS0_XS_IDLE 0x20000000 /* idle wait */
55#define D64_XS0_XS_STOPPED 0x30000000 /* stopped */
56#define D64_XS0_XS_SUSP 0x40000000 /* suspend pending */
57
58#define D64_XS1_AD_MASK 0x00001fff /* active descriptor */
59#define D64_XS1_XE_MASK 0xf0000000 /* transmit errors */
60#define D64_XS1_XE_SHIFT 28
61#define D64_XS1_XE_NOERR 0x00000000 /* no error */
62#define D64_XS1_XE_DPE 0x10000000 /* descriptor protocol error */
63#define D64_XS1_XE_DFU 0x20000000 /* data fifo underrun */
64#define D64_XS1_XE_DTE 0x30000000 /* data transfer error */
65#define D64_XS1_XE_DESRE 0x40000000 /* descriptor read error */
66#define D64_XS1_XE_COREE 0x50000000 /* core error */
67
68/* receive channel control */
69/* receive enable */
70#define D64_RC_RE 0x00000001
71/* receive frame offset */
72#define D64_RC_RO_MASK 0x000000fe
73#define D64_RC_RO_SHIFT 1
74/* direct fifo receive (pio) mode */
75#define D64_RC_FM 0x00000100
76/* separate rx header descriptor enable */
77#define D64_RC_SH 0x00000200
78/* overflow continue */
79#define D64_RC_OC 0x00000400
80/* parity check disable */
81#define D64_RC_PD 0x00000800
82/* address extension bits */
83#define D64_RC_AE 0x00030000
84#define D64_RC_AE_SHIFT 16
85
86/* flags for dma controller */
87/* partity enable */
88#define DMA_CTRL_PEN (1 << 0)
89/* rx overflow continue */
90#define DMA_CTRL_ROC (1 << 1)
91/* allow rx scatter to multiple descriptors */
92#define DMA_CTRL_RXMULTI (1 << 2)
93/* Unframed Rx/Tx data */
94#define DMA_CTRL_UNFRAMED (1 << 3)
95
96/* receive descriptor table pointer */
97#define D64_RP_LD_MASK 0x00000fff /* last valid descriptor */
98
99/* receive channel status */
100#define D64_RS0_CD_MASK 0x00001fff /* current descriptor pointer */
101#define D64_RS0_RS_MASK 0xf0000000 /* receive state */
102#define D64_RS0_RS_SHIFT 28
103#define D64_RS0_RS_DISABLED 0x00000000 /* disabled */
104#define D64_RS0_RS_ACTIVE 0x10000000 /* active */
105#define D64_RS0_RS_IDLE 0x20000000 /* idle wait */
106#define D64_RS0_RS_STOPPED 0x30000000 /* stopped */
107#define D64_RS0_RS_SUSP 0x40000000 /* suspend pending */
108
109#define D64_RS1_AD_MASK 0x0001ffff /* active descriptor */
110#define D64_RS1_RE_MASK 0xf0000000 /* receive errors */
111#define D64_RS1_RE_SHIFT 28
112#define D64_RS1_RE_NOERR 0x00000000 /* no error */
113#define D64_RS1_RE_DPO 0x10000000 /* descriptor protocol error */
114#define D64_RS1_RE_DFU 0x20000000 /* data fifo overflow */
115#define D64_RS1_RE_DTE 0x30000000 /* data transfer error */
116#define D64_RS1_RE_DESRE 0x40000000 /* descriptor read error */
117#define D64_RS1_RE_COREE 0x50000000 /* core error */
118
119/* fifoaddr */
120#define D64_FA_OFF_MASK 0xffff /* offset */
121#define D64_FA_SEL_MASK 0xf0000 /* select */
122#define D64_FA_SEL_SHIFT 16
123#define D64_FA_SEL_XDD 0x00000 /* transmit dma data */
124#define D64_FA_SEL_XDP 0x10000 /* transmit dma pointers */
125#define D64_FA_SEL_RDD 0x40000 /* receive dma data */
126#define D64_FA_SEL_RDP 0x50000 /* receive dma pointers */
127#define D64_FA_SEL_XFD 0x80000 /* transmit fifo data */
128#define D64_FA_SEL_XFP 0x90000 /* transmit fifo pointers */
129#define D64_FA_SEL_RFD 0xc0000 /* receive fifo data */
130#define D64_FA_SEL_RFP 0xd0000 /* receive fifo pointers */
131#define D64_FA_SEL_RSD 0xe0000 /* receive frame status data */
132#define D64_FA_SEL_RSP 0xf0000 /* receive frame status pointers */
133
134/* descriptor control flags 1 */
135#define D64_CTRL_COREFLAGS 0x0ff00000 /* core specific flags */
136#define D64_CTRL1_EOT ((u32)1 << 28) /* end of descriptor table */
137#define D64_CTRL1_IOC ((u32)1 << 29) /* interrupt on completion */
138#define D64_CTRL1_EOF ((u32)1 << 30) /* end of frame */
139#define D64_CTRL1_SOF ((u32)1 << 31) /* start of frame */
140
141/* descriptor control flags 2 */
142/* buffer byte count. real data len must <= 16KB */
143#define D64_CTRL2_BC_MASK 0x00007fff
144/* address extension bits */
145#define D64_CTRL2_AE 0x00030000
146#define D64_CTRL2_AE_SHIFT 16
147/* parity bit */
148#define D64_CTRL2_PARITY 0x00040000
149
150/* control flags in the range [27:20] are core-specific and not defined here */
151#define D64_CTRL_CORE_MASK 0x0ff00000
152
153#define D64_RX_FRM_STS_LEN 0x0000ffff /* frame length mask */
154#define D64_RX_FRM_STS_OVFL 0x00800000 /* RxOverFlow */
155#define D64_RX_FRM_STS_DSCRCNT 0x0f000000 /* no. of descriptors used - 1 */
156#define D64_RX_FRM_STS_DATATYPE 0xf0000000 /* core-dependent data type */
157
158/*
159 * packet headroom necessary to accommodate the largest header
160 * in the system, (i.e TXOFF). By doing, we avoid the need to
161 * allocate an extra buffer for the header when bridging to WL.
162 * There is a compile time check in wlc.c which ensure that this
163 * value is at least as big as TXOFF. This value is used in
164 * dma_rxfill().
165 */
166
167#define BCMEXTRAHDROOM 172
168
169/* debug/trace */
170#ifdef BCMDBG
171#define DMA_ERROR(args) \
172 do { \
173 if (!(*di->msg_level & 1)) \
174 ; \
175 else \
176 printk args; \
177 } while (0)
178#define DMA_TRACE(args) \
179 do { \
180 if (!(*di->msg_level & 2)) \
181 ; \
182 else \
183 printk args; \
184 } while (0)
185#else
186#define DMA_ERROR(args)
187#define DMA_TRACE(args)
188#endif /* BCMDBG */
189
190#define DMA_NONE(args)
191
192#define MAXNAMEL 8 /* 8 char names */
193
194/* macros to convert between byte offsets and indexes */
195#define B2I(bytes, type) ((bytes) / sizeof(type))
196#define I2B(index, type) ((index) * sizeof(type))
197
198#define PCI32ADDR_HIGH 0xc0000000 /* address[31:30] */
199#define PCI32ADDR_HIGH_SHIFT 30 /* address[31:30] */
200
201#define PCI64ADDR_HIGH 0x80000000 /* address[63] */
202#define PCI64ADDR_HIGH_SHIFT 31 /* address[63] */
203
204/*
205 * DMA Descriptor
206 * Descriptors are only read by the hardware, never written back.
207 */
208struct dma64desc {
209 __le32 ctrl1; /* misc control bits & bufcount */
210 __le32 ctrl2; /* buffer count and address extension */
211 __le32 addrlow; /* memory address of the date buffer, bits 31:0 */
212 __le32 addrhigh; /* memory address of the date buffer, bits 63:32 */
213};
214
215/* dma engine software state */
216struct dma_info {
217 struct dma_pub dma; /* exported structure */
218 uint *msg_level; /* message level pointer */
219 char name[MAXNAMEL]; /* callers name for diag msgs */
220
221 struct pci_dev *pbus; /* bus handle */
222
223 bool dma64; /* this dma engine is operating in 64-bit mode */
224 bool addrext; /* this dma engine supports DmaExtendedAddrChanges */
225
226 /* 64-bit dma tx engine registers */
227 struct dma64regs __iomem *d64txregs;
228 /* 64-bit dma rx engine registers */
229 struct dma64regs __iomem *d64rxregs;
230 /* pointer to dma64 tx descriptor ring */
231 struct dma64desc *txd64;
232 /* pointer to dma64 rx descriptor ring */
233 struct dma64desc *rxd64;
234
235 u16 dmadesc_align; /* alignment requirement for dma descriptors */
236
237 u16 ntxd; /* # tx descriptors tunable */
238 u16 txin; /* index of next descriptor to reclaim */
239 u16 txout; /* index of next descriptor to post */
240 /* pointer to parallel array of pointers to packets */
241 struct sk_buff **txp;
242 /* Aligned physical address of descriptor ring */
243 dma_addr_t txdpa;
244 /* Original physical address of descriptor ring */
245 dma_addr_t txdpaorig;
246 u16 txdalign; /* #bytes added to alloc'd mem to align txd */
247 u32 txdalloc; /* #bytes allocated for the ring */
248 u32 xmtptrbase; /* When using unaligned descriptors, the ptr register
249 * is not just an index, it needs all 13 bits to be
250 * an offset from the addr register.
251 */
252
253 u16 nrxd; /* # rx descriptors tunable */
254 u16 rxin; /* index of next descriptor to reclaim */
255 u16 rxout; /* index of next descriptor to post */
256 /* pointer to parallel array of pointers to packets */
257 struct sk_buff **rxp;
258 /* Aligned physical address of descriptor ring */
259 dma_addr_t rxdpa;
260 /* Original physical address of descriptor ring */
261 dma_addr_t rxdpaorig;
262 u16 rxdalign; /* #bytes added to alloc'd mem to align rxd */
263 u32 rxdalloc; /* #bytes allocated for the ring */
264 u32 rcvptrbase; /* Base for ptr reg when using unaligned descriptors */
265
266 /* tunables */
267 unsigned int rxbufsize; /* rx buffer size in bytes, not including
268 * the extra headroom
269 */
270 uint rxextrahdrroom; /* extra rx headroom, reverseved to assist upper
271 * stack, e.g. some rx pkt buffers will be
272 * bridged to tx side without byte copying.
273 * The extra headroom needs to be large enough
274 * to fit txheader needs. Some dongle driver may
275 * not need it.
276 */
277 uint nrxpost; /* # rx buffers to keep posted */
278 unsigned int rxoffset; /* rxcontrol offset */
279 /* add to get dma address of descriptor ring, low 32 bits */
280 uint ddoffsetlow;
281 /* high 32 bits */
282 uint ddoffsethigh;
283 /* add to get dma address of data buffer, low 32 bits */
284 uint dataoffsetlow;
285 /* high 32 bits */
286 uint dataoffsethigh;
287 /* descriptor base need to be aligned or not */
288 bool aligndesc_4k;
289};
290
291/*
292 * default dma message level (if input msg_level
293 * pointer is null in dma_attach())
294 */
295static uint dma_msg_level;
296
297/* Check for odd number of 1's */
298static u32 parity32(__le32 data)
299{
300 /* no swap needed for counting 1's */
301 u32 par_data = *(u32 *)&data;
302
303 par_data ^= par_data >> 16;
304 par_data ^= par_data >> 8;
305 par_data ^= par_data >> 4;
306 par_data ^= par_data >> 2;
307 par_data ^= par_data >> 1;
308
309 return par_data & 1;
310}
311
312static bool dma64_dd_parity(struct dma64desc *dd)
313{
314 return parity32(dd->addrlow ^ dd->addrhigh ^ dd->ctrl1 ^ dd->ctrl2);
315}
316
317/* descriptor bumping functions */
318
319static uint xxd(uint x, uint n)
320{
321 return x & (n - 1); /* faster than %, but n must be power of 2 */
322}
323
324static uint txd(struct dma_info *di, uint x)
325{
326 return xxd(x, di->ntxd);
327}
328
329static uint rxd(struct dma_info *di, uint x)
330{
331 return xxd(x, di->nrxd);
332}
333
334static uint nexttxd(struct dma_info *di, uint i)
335{
336 return txd(di, i + 1);
337}
338
339static uint prevtxd(struct dma_info *di, uint i)
340{
341 return txd(di, i - 1);
342}
343
344static uint nextrxd(struct dma_info *di, uint i)
345{
346 return txd(di, i + 1);
347}
348
349static uint ntxdactive(struct dma_info *di, uint h, uint t)
350{
351 return txd(di, t-h);
352}
353
354static uint nrxdactive(struct dma_info *di, uint h, uint t)
355{
356 return rxd(di, t-h);
357}
358
359static uint _dma_ctrlflags(struct dma_info *di, uint mask, uint flags)
360{
361 uint dmactrlflags = di->dma.dmactrlflags;
362
363 if (di == NULL) {
364 DMA_ERROR(("%s: _dma_ctrlflags: NULL dma handle\n", di->name));
365 return 0;
366 }
367
368 dmactrlflags &= ~mask;
369 dmactrlflags |= flags;
370
371 /* If trying to enable parity, check if parity is actually supported */
372 if (dmactrlflags & DMA_CTRL_PEN) {
373 u32 control;
374
375 control = R_REG(&di->d64txregs->control);
376 W_REG(&di->d64txregs->control,
377 control | D64_XC_PD);
378 if (R_REG(&di->d64txregs->control) & D64_XC_PD)
379 /* We *can* disable it so it is supported,
380 * restore control register
381 */
382 W_REG(&di->d64txregs->control,
383 control);
384 else
385 /* Not supported, don't allow it to be enabled */
386 dmactrlflags &= ~DMA_CTRL_PEN;
387 }
388
389 di->dma.dmactrlflags = dmactrlflags;
390
391 return dmactrlflags;
392}
393
394static bool _dma64_addrext(struct dma64regs __iomem *dma64regs)
395{
396 u32 w;
397 OR_REG(&dma64regs->control, D64_XC_AE);
398 w = R_REG(&dma64regs->control);
399 AND_REG(&dma64regs->control, ~D64_XC_AE);
400 return (w & D64_XC_AE) == D64_XC_AE;
401}
402
403/*
404 * return true if this dma engine supports DmaExtendedAddrChanges,
405 * otherwise false
406 */
407static bool _dma_isaddrext(struct dma_info *di)
408{
409 /* DMA64 supports full 32- or 64-bit operation. AE is always valid */
410
411 /* not all tx or rx channel are available */
412 if (di->d64txregs != NULL) {
413 if (!_dma64_addrext(di->d64txregs))
414 DMA_ERROR(("%s: _dma_isaddrext: DMA64 tx doesn't have "
415 "AE set\n", di->name));
416 return true;
417 } else if (di->d64rxregs != NULL) {
418 if (!_dma64_addrext(di->d64rxregs))
419 DMA_ERROR(("%s: _dma_isaddrext: DMA64 rx doesn't have "
420 "AE set\n", di->name));
421 return true;
422 }
423
424 return false;
425}
426
427static bool _dma_descriptor_align(struct dma_info *di)
428{
429 u32 addrl;
430
431 /* Check to see if the descriptors need to be aligned on 4K/8K or not */
432 if (di->d64txregs != NULL) {
433 W_REG(&di->d64txregs->addrlow, 0xff0);
434 addrl = R_REG(&di->d64txregs->addrlow);
435 if (addrl != 0)
436 return false;
437 } else if (di->d64rxregs != NULL) {
438 W_REG(&di->d64rxregs->addrlow, 0xff0);
439 addrl = R_REG(&di->d64rxregs->addrlow);
440 if (addrl != 0)
441 return false;
442 }
443 return true;
444}
445
446/*
447 * Descriptor table must start at the DMA hardware dictated alignment, so
448 * allocated memory must be large enough to support this requirement.
449 */
450static void *dma_alloc_consistent(struct pci_dev *pdev, uint size,
451 u16 align_bits, uint *alloced,
452 dma_addr_t *pap)
453{
454 if (align_bits) {
455 u16 align = (1 << align_bits);
456 if (!IS_ALIGNED(PAGE_SIZE, align))
457 size += align;
458 *alloced = size;
459 }
460 return pci_alloc_consistent(pdev, size, pap);
461}
462
463static
464u8 dma_align_sizetobits(uint size)
465{
466 u8 bitpos = 0;
467 while (size >>= 1)
468 bitpos++;
469 return bitpos;
470}
471
472/* This function ensures that the DMA descriptor ring will not get allocated
473 * across Page boundary. If the allocation is done across the page boundary
474 * at the first time, then it is freed and the allocation is done at
475 * descriptor ring size aligned location. This will ensure that the ring will
476 * not cross page boundary
477 */
478static void *dma_ringalloc(struct dma_info *di, u32 boundary, uint size,
479 u16 *alignbits, uint *alloced,
480 dma_addr_t *descpa)
481{
482 void *va;
483 u32 desc_strtaddr;
484 u32 alignbytes = 1 << *alignbits;
485
486 va = dma_alloc_consistent(di->pbus, size, *alignbits, alloced, descpa);
487
488 if (NULL == va)
489 return NULL;
490
491 desc_strtaddr = (u32) roundup((unsigned long)va, alignbytes);
492 if (((desc_strtaddr + size - 1) & boundary) != (desc_strtaddr
493 & boundary)) {
494 *alignbits = dma_align_sizetobits(size);
495 pci_free_consistent(di->pbus, size, va, *descpa);
496 va = dma_alloc_consistent(di->pbus, size, *alignbits,
497 alloced, descpa);
498 }
499 return va;
500}
501
502static bool dma64_alloc(struct dma_info *di, uint direction)
503{
504 u16 size;
505 uint ddlen;
506 void *va;
507 uint alloced = 0;
508 u16 align;
509 u16 align_bits;
510
511 ddlen = sizeof(struct dma64desc);
512
513 size = (direction == DMA_TX) ? (di->ntxd * ddlen) : (di->nrxd * ddlen);
514 align_bits = di->dmadesc_align;
515 align = (1 << align_bits);
516
517 if (direction == DMA_TX) {
518 va = dma_ringalloc(di, D64RINGALIGN, size, &align_bits,
519 &alloced, &di->txdpaorig);
520 if (va == NULL) {
521 DMA_ERROR(("%s: dma64_alloc: DMA_ALLOC_CONSISTENT(ntxd)"
522 " failed\n", di->name));
523 return false;
524 }
525 align = (1 << align_bits);
526 di->txd64 = (struct dma64desc *)
527 roundup((unsigned long)va, align);
528 di->txdalign = (uint) ((s8 *)di->txd64 - (s8 *) va);
529 di->txdpa = di->txdpaorig + di->txdalign;
530 di->txdalloc = alloced;
531 } else {
532 va = dma_ringalloc(di, D64RINGALIGN, size, &align_bits,
533 &alloced, &di->rxdpaorig);
534 if (va == NULL) {
535 DMA_ERROR(("%s: dma64_alloc: DMA_ALLOC_CONSISTENT(nrxd)"
536 " failed\n", di->name));
537 return false;
538 }
539 align = (1 << align_bits);
540 di->rxd64 = (struct dma64desc *)
541 roundup((unsigned long)va, align);
542 di->rxdalign = (uint) ((s8 *)di->rxd64 - (s8 *) va);
543 di->rxdpa = di->rxdpaorig + di->rxdalign;
544 di->rxdalloc = alloced;
545 }
546
547 return true;
548}
549
550static bool _dma_alloc(struct dma_info *di, uint direction)
551{
552 return dma64_alloc(di, direction);
553}
554
555struct dma_pub *dma_attach(char *name, struct si_pub *sih,
556 void __iomem *dmaregstx, void __iomem *dmaregsrx,
557 uint ntxd, uint nrxd,
558 uint rxbufsize, int rxextheadroom,
559 uint nrxpost, uint rxoffset, uint *msg_level)
560{
561 struct dma_info *di;
562 uint size;
563
564 /* allocate private info structure */
565 di = kzalloc(sizeof(struct dma_info), GFP_ATOMIC);
566 if (di == NULL)
567 return NULL;
568
569 di->msg_level = msg_level ? msg_level : &dma_msg_level;
570
571
572 di->dma64 = ((ai_core_sflags(sih, 0, 0) & SISF_DMA64) == SISF_DMA64);
573
574 /* init dma reg pointer */
575 di->d64txregs = (struct dma64regs __iomem *) dmaregstx;
576 di->d64rxregs = (struct dma64regs __iomem *) dmaregsrx;
577
578 /*
579 * Default flags (which can be changed by the driver calling
580 * dma_ctrlflags before enable): For backwards compatibility
581 * both Rx Overflow Continue and Parity are DISABLED.
582 */
583 _dma_ctrlflags(di, DMA_CTRL_ROC | DMA_CTRL_PEN, 0);
584
585 DMA_TRACE(("%s: dma_attach: %s flags 0x%x ntxd %d nrxd %d "
586 "rxbufsize %d rxextheadroom %d nrxpost %d rxoffset %d "
587 "dmaregstx %p dmaregsrx %p\n", name, "DMA64",
588 di->dma.dmactrlflags, ntxd, nrxd, rxbufsize,
589 rxextheadroom, nrxpost, rxoffset, dmaregstx, dmaregsrx));
590
591 /* make a private copy of our callers name */
592 strncpy(di->name, name, MAXNAMEL);
593 di->name[MAXNAMEL - 1] = '\0';
594
595 di->pbus = ((struct si_info *)sih)->pbus;
596
597 /* save tunables */
598 di->ntxd = (u16) ntxd;
599 di->nrxd = (u16) nrxd;
600
601 /* the actual dma size doesn't include the extra headroom */
602 di->rxextrahdrroom =
603 (rxextheadroom == -1) ? BCMEXTRAHDROOM : rxextheadroom;
604 if (rxbufsize > BCMEXTRAHDROOM)
605 di->rxbufsize = (u16) (rxbufsize - di->rxextrahdrroom);
606 else
607 di->rxbufsize = (u16) rxbufsize;
608
609 di->nrxpost = (u16) nrxpost;
610 di->rxoffset = (u8) rxoffset;
611
612 /*
613 * figure out the DMA physical address offset for dd and data
614 * PCI/PCIE: they map silicon backplace address to zero
615 * based memory, need offset
616 * Other bus: use zero SI_BUS BIGENDIAN kludge: use sdram
617 * swapped region for data buffer, not descriptor
618 */
619 di->ddoffsetlow = 0;
620 di->dataoffsetlow = 0;
621 /* add offset for pcie with DMA64 bus */
622 di->ddoffsetlow = 0;
623 di->ddoffsethigh = SI_PCIE_DMA_H32;
624 di->dataoffsetlow = di->ddoffsetlow;
625 di->dataoffsethigh = di->ddoffsethigh;
626 /* WAR64450 : DMACtl.Addr ext fields are not supported in SDIOD core. */
627 if ((ai_coreid(sih) == SDIOD_CORE_ID)
628 && ((ai_corerev(sih) > 0) && (ai_corerev(sih) <= 2)))
629 di->addrext = 0;
630 else if ((ai_coreid(sih) == I2S_CORE_ID) &&
631 ((ai_corerev(sih) == 0) || (ai_corerev(sih) == 1)))
632 di->addrext = 0;
633 else
634 di->addrext = _dma_isaddrext(di);
635
636 /* does the descriptor need to be aligned and if yes, on 4K/8K or not */
637 di->aligndesc_4k = _dma_descriptor_align(di);
638 if (di->aligndesc_4k) {
639 di->dmadesc_align = D64RINGALIGN_BITS;
640 if ((ntxd < D64MAXDD / 2) && (nrxd < D64MAXDD / 2))
641 /* for smaller dd table, HW relax alignment reqmnt */
642 di->dmadesc_align = D64RINGALIGN_BITS - 1;
643 } else {
644 di->dmadesc_align = 4; /* 16 byte alignment */
645 }
646
647 DMA_NONE(("DMA descriptor align_needed %d, align %d\n",
648 di->aligndesc_4k, di->dmadesc_align));
649
650 /* allocate tx packet pointer vector */
651 if (ntxd) {
652 size = ntxd * sizeof(void *);
653 di->txp = kzalloc(size, GFP_ATOMIC);
654 if (di->txp == NULL)
655 goto fail;
656 }
657
658 /* allocate rx packet pointer vector */
659 if (nrxd) {
660 size = nrxd * sizeof(void *);
661 di->rxp = kzalloc(size, GFP_ATOMIC);
662 if (di->rxp == NULL)
663 goto fail;
664 }
665
666 /*
667 * allocate transmit descriptor ring, only need ntxd descriptors
668 * but it must be aligned
669 */
670 if (ntxd) {
671 if (!_dma_alloc(di, DMA_TX))
672 goto fail;
673 }
674
675 /*
676 * allocate receive descriptor ring, only need nrxd descriptors
677 * but it must be aligned
678 */
679 if (nrxd) {
680 if (!_dma_alloc(di, DMA_RX))
681 goto fail;
682 }
683
684 if ((di->ddoffsetlow != 0) && !di->addrext) {
685 if (di->txdpa > SI_PCI_DMA_SZ) {
686 DMA_ERROR(("%s: dma_attach: txdpa 0x%x: addrext not "
687 "supported\n", di->name, (u32)di->txdpa));
688 goto fail;
689 }
690 if (di->rxdpa > SI_PCI_DMA_SZ) {
691 DMA_ERROR(("%s: dma_attach: rxdpa 0x%x: addrext not "
692 "supported\n", di->name, (u32)di->rxdpa));
693 goto fail;
694 }
695 }
696
697 DMA_TRACE(("ddoffsetlow 0x%x ddoffsethigh 0x%x dataoffsetlow 0x%x "
698 "dataoffsethigh " "0x%x addrext %d\n", di->ddoffsetlow,
699 di->ddoffsethigh, di->dataoffsetlow, di->dataoffsethigh,
700 di->addrext));
701
702 return (struct dma_pub *) di;
703
704 fail:
705 dma_detach((struct dma_pub *)di);
706 return NULL;
707}
708
709static inline void
710dma64_dd_upd(struct dma_info *di, struct dma64desc *ddring,
711 dma_addr_t pa, uint outidx, u32 *flags, u32 bufcount)
712{
713 u32 ctrl2 = bufcount & D64_CTRL2_BC_MASK;
714
715 /* PCI bus with big(>1G) physical address, use address extension */
716 if ((di->dataoffsetlow == 0) || !(pa & PCI32ADDR_HIGH)) {
717 ddring[outidx].addrlow = cpu_to_le32(pa + di->dataoffsetlow);
718 ddring[outidx].addrhigh = cpu_to_le32(di->dataoffsethigh);
719 ddring[outidx].ctrl1 = cpu_to_le32(*flags);
720 ddring[outidx].ctrl2 = cpu_to_le32(ctrl2);
721 } else {
722 /* address extension for 32-bit PCI */
723 u32 ae;
724
725 ae = (pa & PCI32ADDR_HIGH) >> PCI32ADDR_HIGH_SHIFT;
726 pa &= ~PCI32ADDR_HIGH;
727
728 ctrl2 |= (ae << D64_CTRL2_AE_SHIFT) & D64_CTRL2_AE;
729 ddring[outidx].addrlow = cpu_to_le32(pa + di->dataoffsetlow);
730 ddring[outidx].addrhigh = cpu_to_le32(di->dataoffsethigh);
731 ddring[outidx].ctrl1 = cpu_to_le32(*flags);
732 ddring[outidx].ctrl2 = cpu_to_le32(ctrl2);
733 }
734 if (di->dma.dmactrlflags & DMA_CTRL_PEN) {
735 if (dma64_dd_parity(&ddring[outidx]))
736 ddring[outidx].ctrl2 =
737 cpu_to_le32(ctrl2 | D64_CTRL2_PARITY);
738 }
739}
740
741/* !! may be called with core in reset */
742void dma_detach(struct dma_pub *pub)
743{
744 struct dma_info *di = (struct dma_info *)pub;
745
746 DMA_TRACE(("%s: dma_detach\n", di->name));
747
748 /* free dma descriptor rings */
749 if (di->txd64)
750 pci_free_consistent(di->pbus, di->txdalloc,
751 ((s8 *)di->txd64 - di->txdalign),
752 (di->txdpaorig));
753 if (di->rxd64)
754 pci_free_consistent(di->pbus, di->rxdalloc,
755 ((s8 *)di->rxd64 - di->rxdalign),
756 (di->rxdpaorig));
757
758 /* free packet pointer vectors */
759 kfree(di->txp);
760 kfree(di->rxp);
761
762 /* free our private info structure */
763 kfree(di);
764
765}
766
767/* initialize descriptor table base address */
768static void
769_dma_ddtable_init(struct dma_info *di, uint direction, dma_addr_t pa)
770{
771 if (!di->aligndesc_4k) {
772 if (direction == DMA_TX)
773 di->xmtptrbase = pa;
774 else
775 di->rcvptrbase = pa;
776 }
777
778 if ((di->ddoffsetlow == 0)
779 || !(pa & PCI32ADDR_HIGH)) {
780 if (direction == DMA_TX) {
781 W_REG(&di->d64txregs->addrlow, pa + di->ddoffsetlow);
782 W_REG(&di->d64txregs->addrhigh, di->ddoffsethigh);
783 } else {
784 W_REG(&di->d64rxregs->addrlow, pa + di->ddoffsetlow);
785 W_REG(&di->d64rxregs->addrhigh, di->ddoffsethigh);
786 }
787 } else {
788 /* DMA64 32bits address extension */
789 u32 ae;
790
791 /* shift the high bit(s) from pa to ae */
792 ae = (pa & PCI32ADDR_HIGH) >> PCI32ADDR_HIGH_SHIFT;
793 pa &= ~PCI32ADDR_HIGH;
794
795 if (direction == DMA_TX) {
796 W_REG(&di->d64txregs->addrlow, pa + di->ddoffsetlow);
797 W_REG(&di->d64txregs->addrhigh, di->ddoffsethigh);
798 SET_REG(&di->d64txregs->control,
799 D64_XC_AE, (ae << D64_XC_AE_SHIFT));
800 } else {
801 W_REG(&di->d64rxregs->addrlow, pa + di->ddoffsetlow);
802 W_REG(&di->d64rxregs->addrhigh, di->ddoffsethigh);
803 SET_REG(&di->d64rxregs->control,
804 D64_RC_AE, (ae << D64_RC_AE_SHIFT));
805 }
806 }
807}
808
809static void _dma_rxenable(struct dma_info *di)
810{
811 uint dmactrlflags = di->dma.dmactrlflags;
812 u32 control;
813
814 DMA_TRACE(("%s: dma_rxenable\n", di->name));
815
816 control =
817 (R_REG(&di->d64rxregs->control) & D64_RC_AE) |
818 D64_RC_RE;
819
820 if ((dmactrlflags & DMA_CTRL_PEN) == 0)
821 control |= D64_RC_PD;
822
823 if (dmactrlflags & DMA_CTRL_ROC)
824 control |= D64_RC_OC;
825
826 W_REG(&di->d64rxregs->control,
827 ((di->rxoffset << D64_RC_RO_SHIFT) | control));
828}
829
830void dma_rxinit(struct dma_pub *pub)
831{
832 struct dma_info *di = (struct dma_info *)pub;
833
834 DMA_TRACE(("%s: dma_rxinit\n", di->name));
835
836 if (di->nrxd == 0)
837 return;
838
839 di->rxin = di->rxout = 0;
840
841 /* clear rx descriptor ring */
842 memset(di->rxd64, '\0', di->nrxd * sizeof(struct dma64desc));
843
844 /* DMA engine with out alignment requirement requires table to be inited
845 * before enabling the engine
846 */
847 if (!di->aligndesc_4k)
848 _dma_ddtable_init(di, DMA_RX, di->rxdpa);
849
850 _dma_rxenable(di);
851
852 if (di->aligndesc_4k)
853 _dma_ddtable_init(di, DMA_RX, di->rxdpa);
854}
855
856static struct sk_buff *dma64_getnextrxp(struct dma_info *di, bool forceall)
857{
858 uint i, curr;
859 struct sk_buff *rxp;
860 dma_addr_t pa;
861
862 i = di->rxin;
863
864 /* return if no packets posted */
865 if (i == di->rxout)
866 return NULL;
867
868 curr =
869 B2I(((R_REG(&di->d64rxregs->status0) & D64_RS0_CD_MASK) -
870 di->rcvptrbase) & D64_RS0_CD_MASK, struct dma64desc);
871
872 /* ignore curr if forceall */
873 if (!forceall && (i == curr))
874 return NULL;
875
876 /* get the packet pointer that corresponds to the rx descriptor */
877 rxp = di->rxp[i];
878 di->rxp[i] = NULL;
879
880 pa = le32_to_cpu(di->rxd64[i].addrlow) - di->dataoffsetlow;
881
882 /* clear this packet from the descriptor ring */
883 pci_unmap_single(di->pbus, pa, di->rxbufsize, PCI_DMA_FROMDEVICE);
884
885 di->rxd64[i].addrlow = cpu_to_le32(0xdeadbeef);
886 di->rxd64[i].addrhigh = cpu_to_le32(0xdeadbeef);
887
888 di->rxin = nextrxd(di, i);
889
890 return rxp;
891}
892
893static struct sk_buff *_dma_getnextrxp(struct dma_info *di, bool forceall)
894{
895 if (di->nrxd == 0)
896 return NULL;
897
898 return dma64_getnextrxp(di, forceall);
899}
900
901/*
902 * !! rx entry routine
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200903 * returns the number packages in the next frame, or 0 if there are no more
Arend van Spriel5b435de2011-10-05 13:19:03 +0200904 * if DMA_CTRL_RXMULTI is defined, DMA scattering(multiple buffers) is
905 * supported with pkts chain
906 * otherwise, it's treated as giant pkt and will be tossed.
907 * The DMA scattering starts with normal DMA header, followed by first
908 * buffer data. After it reaches the max size of buffer, the data continues
909 * in next DMA descriptor buffer WITHOUT DMA header
910 */
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200911int dma_rx(struct dma_pub *pub, struct sk_buff_head *skb_list)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200912{
913 struct dma_info *di = (struct dma_info *)pub;
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200914 struct sk_buff_head dma_frames;
915 struct sk_buff *p, *next;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200916 uint len;
917 uint pkt_len;
918 int resid = 0;
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200919 int pktcnt = 1;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200920
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200921 skb_queue_head_init(&dma_frames);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200922 next_frame:
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200923 p = _dma_getnextrxp(di, false);
924 if (p == NULL)
925 return 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200926
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200927 len = le16_to_cpu(*(__le16 *) (p->data));
Arend van Spriel5b435de2011-10-05 13:19:03 +0200928 DMA_TRACE(("%s: dma_rx len %d\n", di->name, len));
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200929 dma_spin_for_len(len, p);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200930
931 /* set actual length */
932 pkt_len = min((di->rxoffset + len), di->rxbufsize);
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200933 __skb_trim(p, pkt_len);
934 skb_queue_tail(&dma_frames, p);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200935 resid = len - (di->rxbufsize - di->rxoffset);
936
937 /* check for single or multi-buffer rx */
938 if (resid > 0) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200939 while ((resid > 0) && (p = _dma_getnextrxp(di, false))) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200940 pkt_len = min_t(uint, resid, di->rxbufsize);
941 __skb_trim(p, pkt_len);
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200942 skb_queue_tail(&dma_frames, p);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200943 resid -= di->rxbufsize;
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200944 pktcnt++;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200945 }
946
947#ifdef BCMDBG
948 if (resid > 0) {
949 uint cur;
950 cur =
951 B2I(((R_REG(&di->d64rxregs->status0) &
952 D64_RS0_CD_MASK) -
953 di->rcvptrbase) & D64_RS0_CD_MASK,
954 struct dma64desc);
955 DMA_ERROR(("dma_rx, rxin %d rxout %d, hw_curr %d\n",
956 di->rxin, di->rxout, cur));
957 }
958#endif /* BCMDBG */
959
960 if ((di->dma.dmactrlflags & DMA_CTRL_RXMULTI) == 0) {
961 DMA_ERROR(("%s: dma_rx: bad frame length (%d)\n",
962 di->name, len));
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200963 skb_queue_walk_safe(&dma_frames, p, next) {
964 skb_unlink(p, &dma_frames);
965 brcmu_pkt_buf_free_skb(p);
966 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200967 di->dma.rxgiants++;
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200968 pktcnt = 1;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200969 goto next_frame;
970 }
971 }
972
Arend van Spriel3fd172d2011-10-21 16:16:31 +0200973 skb_queue_splice_tail(&dma_frames, skb_list);
974 return pktcnt;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200975}
976
977static bool dma64_rxidle(struct dma_info *di)
978{
979 DMA_TRACE(("%s: dma_rxidle\n", di->name));
980
981 if (di->nrxd == 0)
982 return true;
983
984 return ((R_REG(&di->d64rxregs->status0) & D64_RS0_CD_MASK) ==
985 (R_REG(&di->d64rxregs->ptr) & D64_RS0_CD_MASK));
986}
987
988/*
989 * post receive buffers
990 * return false is refill failed completely and ring is empty this will stall
991 * the rx dma and user might want to call rxfill again asap. This unlikely
992 * happens on memory-rich NIC, but often on memory-constrained dongle
993 */
994bool dma_rxfill(struct dma_pub *pub)
995{
996 struct dma_info *di = (struct dma_info *)pub;
997 struct sk_buff *p;
998 u16 rxin, rxout;
999 u32 flags = 0;
1000 uint n;
1001 uint i;
1002 dma_addr_t pa;
1003 uint extra_offset = 0;
1004 bool ring_empty;
1005
1006 ring_empty = false;
1007
1008 /*
1009 * Determine how many receive buffers we're lacking
1010 * from the full complement, allocate, initialize,
1011 * and post them, then update the chip rx lastdscr.
1012 */
1013
1014 rxin = di->rxin;
1015 rxout = di->rxout;
1016
1017 n = di->nrxpost - nrxdactive(di, rxin, rxout);
1018
1019 DMA_TRACE(("%s: dma_rxfill: post %d\n", di->name, n));
1020
1021 if (di->rxbufsize > BCMEXTRAHDROOM)
1022 extra_offset = di->rxextrahdrroom;
1023
1024 for (i = 0; i < n; i++) {
1025 /*
1026 * the di->rxbufsize doesn't include the extra headroom,
1027 * we need to add it to the size to be allocated
1028 */
1029 p = brcmu_pkt_buf_get_skb(di->rxbufsize + extra_offset);
1030
1031 if (p == NULL) {
1032 DMA_ERROR(("%s: dma_rxfill: out of rxbufs\n",
1033 di->name));
1034 if (i == 0 && dma64_rxidle(di)) {
1035 DMA_ERROR(("%s: rxfill64: ring is empty !\n",
1036 di->name));
1037 ring_empty = true;
1038 }
1039 di->dma.rxnobuf++;
1040 break;
1041 }
1042 /* reserve an extra headroom, if applicable */
1043 if (extra_offset)
1044 skb_pull(p, extra_offset);
1045
1046 /* Do a cached write instead of uncached write since DMA_MAP
1047 * will flush the cache.
1048 */
1049 *(u32 *) (p->data) = 0;
1050
1051 pa = pci_map_single(di->pbus, p->data,
1052 di->rxbufsize, PCI_DMA_FROMDEVICE);
1053
1054 /* save the free packet pointer */
1055 di->rxp[rxout] = p;
1056
1057 /* reset flags for each descriptor */
1058 flags = 0;
1059 if (rxout == (di->nrxd - 1))
1060 flags = D64_CTRL1_EOT;
1061
1062 dma64_dd_upd(di, di->rxd64, pa, rxout, &flags,
1063 di->rxbufsize);
1064 rxout = nextrxd(di, rxout);
1065 }
1066
1067 di->rxout = rxout;
1068
1069 /* update the chip lastdscr pointer */
1070 W_REG(&di->d64rxregs->ptr,
1071 di->rcvptrbase + I2B(rxout, struct dma64desc));
1072
1073 return ring_empty;
1074}
1075
1076void dma_rxreclaim(struct dma_pub *pub)
1077{
1078 struct dma_info *di = (struct dma_info *)pub;
1079 struct sk_buff *p;
1080
1081 DMA_TRACE(("%s: dma_rxreclaim\n", di->name));
1082
1083 while ((p = _dma_getnextrxp(di, true)))
1084 brcmu_pkt_buf_free_skb(p);
1085}
1086
1087void dma_counterreset(struct dma_pub *pub)
1088{
1089 /* reset all software counters */
1090 pub->rxgiants = 0;
1091 pub->rxnobuf = 0;
1092 pub->txnobuf = 0;
1093}
1094
1095/* get the address of the var in order to change later */
1096unsigned long dma_getvar(struct dma_pub *pub, const char *name)
1097{
1098 struct dma_info *di = (struct dma_info *)pub;
1099
1100 if (!strcmp(name, "&txavail"))
1101 return (unsigned long)&(di->dma.txavail);
1102 return 0;
1103}
1104
1105/* 64-bit DMA functions */
1106
1107void dma_txinit(struct dma_pub *pub)
1108{
1109 struct dma_info *di = (struct dma_info *)pub;
1110 u32 control = D64_XC_XE;
1111
1112 DMA_TRACE(("%s: dma_txinit\n", di->name));
1113
1114 if (di->ntxd == 0)
1115 return;
1116
1117 di->txin = di->txout = 0;
1118 di->dma.txavail = di->ntxd - 1;
1119
1120 /* clear tx descriptor ring */
1121 memset(di->txd64, '\0', (di->ntxd * sizeof(struct dma64desc)));
1122
1123 /* DMA engine with out alignment requirement requires table to be inited
1124 * before enabling the engine
1125 */
1126 if (!di->aligndesc_4k)
1127 _dma_ddtable_init(di, DMA_TX, di->txdpa);
1128
1129 if ((di->dma.dmactrlflags & DMA_CTRL_PEN) == 0)
1130 control |= D64_XC_PD;
1131 OR_REG(&di->d64txregs->control, control);
1132
1133 /* DMA engine with alignment requirement requires table to be inited
1134 * before enabling the engine
1135 */
1136 if (di->aligndesc_4k)
1137 _dma_ddtable_init(di, DMA_TX, di->txdpa);
1138}
1139
1140void dma_txsuspend(struct dma_pub *pub)
1141{
1142 struct dma_info *di = (struct dma_info *)pub;
1143
1144 DMA_TRACE(("%s: dma_txsuspend\n", di->name));
1145
1146 if (di->ntxd == 0)
1147 return;
1148
1149 OR_REG(&di->d64txregs->control, D64_XC_SE);
1150}
1151
1152void dma_txresume(struct dma_pub *pub)
1153{
1154 struct dma_info *di = (struct dma_info *)pub;
1155
1156 DMA_TRACE(("%s: dma_txresume\n", di->name));
1157
1158 if (di->ntxd == 0)
1159 return;
1160
1161 AND_REG(&di->d64txregs->control, ~D64_XC_SE);
1162}
1163
1164bool dma_txsuspended(struct dma_pub *pub)
1165{
1166 struct dma_info *di = (struct dma_info *)pub;
1167
1168 return (di->ntxd == 0) ||
1169 ((R_REG(&di->d64txregs->control) & D64_XC_SE) ==
1170 D64_XC_SE);
1171}
1172
1173void dma_txreclaim(struct dma_pub *pub, enum txd_range range)
1174{
1175 struct dma_info *di = (struct dma_info *)pub;
1176 struct sk_buff *p;
1177
1178 DMA_TRACE(("%s: dma_txreclaim %s\n", di->name,
1179 (range == DMA_RANGE_ALL) ? "all" :
1180 ((range ==
1181 DMA_RANGE_TRANSMITTED) ? "transmitted" :
1182 "transferred")));
1183
1184 if (di->txin == di->txout)
1185 return;
1186
1187 while ((p = dma_getnexttxp(pub, range))) {
1188 /* For unframed data, we don't have any packets to free */
1189 if (!(di->dma.dmactrlflags & DMA_CTRL_UNFRAMED))
1190 brcmu_pkt_buf_free_skb(p);
1191 }
1192}
1193
1194bool dma_txreset(struct dma_pub *pub)
1195{
1196 struct dma_info *di = (struct dma_info *)pub;
1197 u32 status;
1198
1199 if (di->ntxd == 0)
1200 return true;
1201
1202 /* suspend tx DMA first */
1203 W_REG(&di->d64txregs->control, D64_XC_SE);
1204 SPINWAIT(((status =
1205 (R_REG(&di->d64txregs->status0) & D64_XS0_XS_MASK))
1206 != D64_XS0_XS_DISABLED) && (status != D64_XS0_XS_IDLE)
1207 && (status != D64_XS0_XS_STOPPED), 10000);
1208
1209 W_REG(&di->d64txregs->control, 0);
1210 SPINWAIT(((status =
1211 (R_REG(&di->d64txregs->status0) & D64_XS0_XS_MASK))
1212 != D64_XS0_XS_DISABLED), 10000);
1213
1214 /* wait for the last transaction to complete */
1215 udelay(300);
1216
1217 return status == D64_XS0_XS_DISABLED;
1218}
1219
1220bool dma_rxreset(struct dma_pub *pub)
1221{
1222 struct dma_info *di = (struct dma_info *)pub;
1223 u32 status;
1224
1225 if (di->nrxd == 0)
1226 return true;
1227
1228 W_REG(&di->d64rxregs->control, 0);
1229 SPINWAIT(((status =
1230 (R_REG(&di->d64rxregs->status0) & D64_RS0_RS_MASK))
1231 != D64_RS0_RS_DISABLED), 10000);
1232
1233 return status == D64_RS0_RS_DISABLED;
1234}
1235
1236/*
1237 * !! tx entry routine
1238 * WARNING: call must check the return value for error.
1239 * the error(toss frames) could be fatal and cause many subsequent hard
1240 * to debug problems
1241 */
1242int dma_txfast(struct dma_pub *pub, struct sk_buff *p0, bool commit)
1243{
1244 struct dma_info *di = (struct dma_info *)pub;
1245 struct sk_buff *p, *next;
1246 unsigned char *data;
1247 uint len;
1248 u16 txout;
1249 u32 flags = 0;
1250 dma_addr_t pa;
1251
1252 DMA_TRACE(("%s: dma_txfast\n", di->name));
1253
1254 txout = di->txout;
1255
1256 /*
1257 * Walk the chain of packet buffers
1258 * allocating and initializing transmit descriptor entries.
1259 */
1260 for (p = p0; p; p = next) {
1261 data = p->data;
1262 len = p->len;
1263 next = p->next;
1264
1265 /* return nonzero if out of tx descriptors */
1266 if (nexttxd(di, txout) == di->txin)
1267 goto outoftxd;
1268
1269 if (len == 0)
1270 continue;
1271
1272 /* get physical address of buffer start */
1273 pa = pci_map_single(di->pbus, data, len, PCI_DMA_TODEVICE);
1274
1275 flags = 0;
1276 if (p == p0)
1277 flags |= D64_CTRL1_SOF;
1278
1279 /* With a DMA segment list, Descriptor table is filled
1280 * using the segment list instead of looping over
1281 * buffers in multi-chain DMA. Therefore, EOF for SGLIST
1282 * is when end of segment list is reached.
1283 */
1284 if (next == NULL)
1285 flags |= (D64_CTRL1_IOC | D64_CTRL1_EOF);
1286 if (txout == (di->ntxd - 1))
1287 flags |= D64_CTRL1_EOT;
1288
1289 dma64_dd_upd(di, di->txd64, pa, txout, &flags, len);
1290
1291 txout = nexttxd(di, txout);
1292 }
1293
1294 /* if last txd eof not set, fix it */
1295 if (!(flags & D64_CTRL1_EOF))
1296 di->txd64[prevtxd(di, txout)].ctrl1 =
1297 cpu_to_le32(flags | D64_CTRL1_IOC | D64_CTRL1_EOF);
1298
1299 /* save the packet */
1300 di->txp[prevtxd(di, txout)] = p0;
1301
1302 /* bump the tx descriptor index */
1303 di->txout = txout;
1304
1305 /* kick the chip */
1306 if (commit)
1307 W_REG(&di->d64txregs->ptr,
1308 di->xmtptrbase + I2B(txout, struct dma64desc));
1309
1310 /* tx flow control */
1311 di->dma.txavail = di->ntxd - ntxdactive(di, di->txin, di->txout) - 1;
1312
1313 return 0;
1314
1315 outoftxd:
1316 DMA_ERROR(("%s: dma_txfast: out of txds !!!\n", di->name));
1317 brcmu_pkt_buf_free_skb(p0);
1318 di->dma.txavail = 0;
1319 di->dma.txnobuf++;
1320 return -1;
1321}
1322
1323/*
1324 * Reclaim next completed txd (txds if using chained buffers) in the range
1325 * specified and return associated packet.
1326 * If range is DMA_RANGE_TRANSMITTED, reclaim descriptors that have be
1327 * transmitted as noted by the hardware "CurrDescr" pointer.
1328 * If range is DMA_RANGE_TRANSFERED, reclaim descriptors that have be
1329 * transferred by the DMA as noted by the hardware "ActiveDescr" pointer.
1330 * If range is DMA_RANGE_ALL, reclaim all txd(s) posted to the ring and
1331 * return associated packet regardless of the value of hardware pointers.
1332 */
1333struct sk_buff *dma_getnexttxp(struct dma_pub *pub, enum txd_range range)
1334{
1335 struct dma_info *di = (struct dma_info *)pub;
1336 u16 start, end, i;
1337 u16 active_desc;
1338 struct sk_buff *txp;
1339
1340 DMA_TRACE(("%s: dma_getnexttxp %s\n", di->name,
1341 (range == DMA_RANGE_ALL) ? "all" :
1342 ((range ==
1343 DMA_RANGE_TRANSMITTED) ? "transmitted" :
1344 "transferred")));
1345
1346 if (di->ntxd == 0)
1347 return NULL;
1348
1349 txp = NULL;
1350
1351 start = di->txin;
1352 if (range == DMA_RANGE_ALL)
1353 end = di->txout;
1354 else {
1355 struct dma64regs __iomem *dregs = di->d64txregs;
1356
1357 end = (u16) (B2I(((R_REG(&dregs->status0) &
1358 D64_XS0_CD_MASK) -
1359 di->xmtptrbase) & D64_XS0_CD_MASK,
1360 struct dma64desc));
1361
1362 if (range == DMA_RANGE_TRANSFERED) {
1363 active_desc =
1364 (u16) (R_REG(&dregs->status1) &
1365 D64_XS1_AD_MASK);
1366 active_desc =
1367 (active_desc - di->xmtptrbase) & D64_XS0_CD_MASK;
1368 active_desc = B2I(active_desc, struct dma64desc);
1369 if (end != active_desc)
1370 end = prevtxd(di, active_desc);
1371 }
1372 }
1373
1374 if ((start == 0) && (end > di->txout))
1375 goto bogus;
1376
1377 for (i = start; i != end && !txp; i = nexttxd(di, i)) {
1378 dma_addr_t pa;
1379 uint size;
1380
1381 pa = le32_to_cpu(di->txd64[i].addrlow) - di->dataoffsetlow;
1382
1383 size =
1384 (le32_to_cpu(di->txd64[i].ctrl2) &
1385 D64_CTRL2_BC_MASK);
1386
1387 di->txd64[i].addrlow = cpu_to_le32(0xdeadbeef);
1388 di->txd64[i].addrhigh = cpu_to_le32(0xdeadbeef);
1389
1390 txp = di->txp[i];
1391 di->txp[i] = NULL;
1392
1393 pci_unmap_single(di->pbus, pa, size, PCI_DMA_TODEVICE);
1394 }
1395
1396 di->txin = i;
1397
1398 /* tx flow control */
1399 di->dma.txavail = di->ntxd - ntxdactive(di, di->txin, di->txout) - 1;
1400
1401 return txp;
1402
1403 bogus:
1404 DMA_NONE(("dma_getnexttxp: bogus curr: start %d end %d txout %d "
1405 "force %d\n", start, end, di->txout, forceall));
1406 return NULL;
1407}
1408
1409/*
1410 * Mac80211 initiated actions sometimes require packets in the DMA queue to be
1411 * modified. The modified portion of the packet is not under control of the DMA
1412 * engine. This function calls a caller-supplied function for each packet in
1413 * the caller specified dma chain.
1414 */
1415void dma_walk_packets(struct dma_pub *dmah, void (*callback_fnc)
1416 (void *pkt, void *arg_a), void *arg_a)
1417{
1418 struct dma_info *di = (struct dma_info *) dmah;
1419 uint i = di->txin;
1420 uint end = di->txout;
1421 struct sk_buff *skb;
1422 struct ieee80211_tx_info *tx_info;
1423
1424 while (i != end) {
1425 skb = (struct sk_buff *)di->txp[i];
1426 if (skb != NULL) {
1427 tx_info = (struct ieee80211_tx_info *)skb->cb;
1428 (callback_fnc)(tx_info, arg_a);
1429 }
1430 i = nexttxd(di, i);
1431 }
1432}