blob: bdfc8b7b5aff020ecca7f8ac724b1504b8266b5b [file] [log] [blame]
Keshava Munegowda17cdd292011-03-01 20:08:17 +05301/**
2 * omap-usb-host.c - The USBHS core driver for OMAP EHCI & OHCI
3 *
4 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com
5 * Author: Keshava Munegowda <keshava_mgowda@ti.com>
6 *
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 of
9 * the License as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#include <linux/kernel.h>
Ming Lei417e2062011-08-19 16:57:54 +080020#include <linux/module.h>
Keshava Munegowda17cdd292011-03-01 20:08:17 +053021#include <linux/types.h>
22#include <linux/slab.h>
23#include <linux/delay.h>
Keshava Munegowda17cdd292011-03-01 20:08:17 +053024#include <linux/clk.h>
25#include <linux/dma-mapping.h>
26#include <linux/spinlock.h>
Russ Dillc05995c2012-06-14 09:24:21 -070027#include <linux/gpio.h>
Felipe Balbie8c4a7a2012-10-24 14:26:19 -070028#include <linux/platform_device.h>
29#include <linux/platform_data/usb-omap.h>
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +053030#include <linux/pm_runtime.h>
Keshava Munegowda17cdd292011-03-01 20:08:17 +053031
Felipe Balbie8c4a7a2012-10-24 14:26:19 -070032#include "omap-usb.h"
33
Keshava Munegowdaa6d3a662011-10-11 13:21:51 +053034#define USBHS_DRIVER_NAME "usbhs_omap"
Keshava Munegowda17cdd292011-03-01 20:08:17 +053035#define OMAP_EHCI_DEVICE "ehci-omap"
36#define OMAP_OHCI_DEVICE "ohci-omap3"
37
38/* OMAP USBHOST Register addresses */
39
Keshava Munegowda17cdd292011-03-01 20:08:17 +053040/* UHH Register Set */
41#define OMAP_UHH_REVISION (0x00)
42#define OMAP_UHH_SYSCONFIG (0x10)
43#define OMAP_UHH_SYSCONFIG_MIDLEMODE (1 << 12)
44#define OMAP_UHH_SYSCONFIG_CACTIVITY (1 << 8)
45#define OMAP_UHH_SYSCONFIG_SIDLEMODE (1 << 3)
46#define OMAP_UHH_SYSCONFIG_ENAWAKEUP (1 << 2)
47#define OMAP_UHH_SYSCONFIG_SOFTRESET (1 << 1)
48#define OMAP_UHH_SYSCONFIG_AUTOIDLE (1 << 0)
49
50#define OMAP_UHH_SYSSTATUS (0x14)
51#define OMAP_UHH_HOSTCONFIG (0x40)
52#define OMAP_UHH_HOSTCONFIG_ULPI_BYPASS (1 << 0)
53#define OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS (1 << 0)
54#define OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS (1 << 11)
55#define OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS (1 << 12)
56#define OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN (1 << 2)
57#define OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN (1 << 3)
58#define OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN (1 << 4)
59#define OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN (1 << 5)
60#define OMAP_UHH_HOSTCONFIG_P1_CONNECT_STATUS (1 << 8)
61#define OMAP_UHH_HOSTCONFIG_P2_CONNECT_STATUS (1 << 9)
62#define OMAP_UHH_HOSTCONFIG_P3_CONNECT_STATUS (1 << 10)
63#define OMAP4_UHH_HOSTCONFIG_APP_START_CLK (1 << 31)
64
65/* OMAP4-specific defines */
66#define OMAP4_UHH_SYSCONFIG_IDLEMODE_CLEAR (3 << 2)
67#define OMAP4_UHH_SYSCONFIG_NOIDLE (1 << 2)
68#define OMAP4_UHH_SYSCONFIG_STDBYMODE_CLEAR (3 << 4)
69#define OMAP4_UHH_SYSCONFIG_NOSTDBY (1 << 4)
70#define OMAP4_UHH_SYSCONFIG_SOFTRESET (1 << 0)
71
72#define OMAP4_P1_MODE_CLEAR (3 << 16)
73#define OMAP4_P1_MODE_TLL (1 << 16)
74#define OMAP4_P1_MODE_HSIC (3 << 16)
75#define OMAP4_P2_MODE_CLEAR (3 << 18)
76#define OMAP4_P2_MODE_TLL (1 << 18)
77#define OMAP4_P2_MODE_HSIC (3 << 18)
78
Keshava Munegowda17cdd292011-03-01 20:08:17 +053079#define OMAP_UHH_DEBUG_CSR (0x44)
80
81/* Values of UHH_REVISION - Note: these are not given in the TRM */
82#define OMAP_USBHS_REV1 0x00000010 /* OMAP3 */
83#define OMAP_USBHS_REV2 0x50700100 /* OMAP4 */
84
85#define is_omap_usbhs_rev1(x) (x->usbhs_rev == OMAP_USBHS_REV1)
86#define is_omap_usbhs_rev2(x) (x->usbhs_rev == OMAP_USBHS_REV2)
87
88#define is_ehci_phy_mode(x) (x == OMAP_EHCI_PORT_MODE_PHY)
89#define is_ehci_tll_mode(x) (x == OMAP_EHCI_PORT_MODE_TLL)
90#define is_ehci_hsic_mode(x) (x == OMAP_EHCI_PORT_MODE_HSIC)
91
92
93struct usbhs_hcd_omap {
Roger Quadrosd7eaf862012-11-08 18:04:26 +020094 int nports;
Roger Quadros06ba7dc2012-11-08 17:40:25 +020095 struct clk **utmi_clk;
Roger Quadros340c64e2012-11-12 16:53:16 +020096 struct clk **hsic60m_clk;
97 struct clk **hsic480m_clk;
Roger Quadrosd7eaf862012-11-08 18:04:26 +020098
Keshava Munegowda17cdd292011-03-01 20:08:17 +053099 struct clk *xclk60mhsp1_ck;
100 struct clk *xclk60mhsp2_ck;
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200101 struct clk *utmi_p1_gfclk;
102 struct clk *utmi_p2_gfclk;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530103 struct clk *init_60m_fclk;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530104 struct clk *ehci_logic_fck;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530105
106 void __iomem *uhh_base;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530107
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200108 struct usbhs_omap_platform_data *pdata;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530109
110 u32 usbhs_rev;
111 spinlock_t lock;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530112};
113/*-------------------------------------------------------------------------*/
114
115const char usbhs_driver_name[] = USBHS_DRIVER_NAME;
Govindraj.Rcbb8c222012-02-15 12:27:50 +0530116static u64 usbhs_dmamask = DMA_BIT_MASK(32);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530117
118/*-------------------------------------------------------------------------*/
119
120static inline void usbhs_write(void __iomem *base, u32 reg, u32 val)
121{
122 __raw_writel(val, base + reg);
123}
124
125static inline u32 usbhs_read(void __iomem *base, u32 reg)
126{
127 return __raw_readl(base + reg);
128}
129
130static inline void usbhs_writeb(void __iomem *base, u8 reg, u8 val)
131{
132 __raw_writeb(val, base + reg);
133}
134
135static inline u8 usbhs_readb(void __iomem *base, u8 reg)
136{
137 return __raw_readb(base + reg);
138}
139
140/*-------------------------------------------------------------------------*/
141
142static struct platform_device *omap_usbhs_alloc_child(const char *name,
143 struct resource *res, int num_resources, void *pdata,
144 size_t pdata_size, struct device *dev)
145{
146 struct platform_device *child;
147 int ret;
148
149 child = platform_device_alloc(name, 0);
150
151 if (!child) {
152 dev_err(dev, "platform_device_alloc %s failed\n", name);
153 goto err_end;
154 }
155
156 ret = platform_device_add_resources(child, res, num_resources);
157 if (ret) {
158 dev_err(dev, "platform_device_add_resources failed\n");
159 goto err_alloc;
160 }
161
162 ret = platform_device_add_data(child, pdata, pdata_size);
163 if (ret) {
164 dev_err(dev, "platform_device_add_data failed\n");
165 goto err_alloc;
166 }
167
168 child->dev.dma_mask = &usbhs_dmamask;
Govindraj.Rcbb8c222012-02-15 12:27:50 +0530169 dma_set_coherent_mask(&child->dev, DMA_BIT_MASK(32));
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530170 child->dev.parent = dev;
171
172 ret = platform_device_add(child);
173 if (ret) {
174 dev_err(dev, "platform_device_add failed\n");
175 goto err_alloc;
176 }
177
178 return child;
179
180err_alloc:
181 platform_device_put(child);
182
183err_end:
184 return NULL;
185}
186
187static int omap_usbhs_alloc_children(struct platform_device *pdev)
188{
189 struct device *dev = &pdev->dev;
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200190 struct usbhs_omap_platform_data *pdata = dev->platform_data;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530191 struct platform_device *ehci;
192 struct platform_device *ohci;
193 struct resource *res;
194 struct resource resources[2];
195 int ret;
196
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530197 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ehci");
198 if (!res) {
199 dev_err(dev, "EHCI get resource IORESOURCE_MEM failed\n");
200 ret = -ENODEV;
201 goto err_end;
202 }
203 resources[0] = *res;
204
205 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "ehci-irq");
206 if (!res) {
207 dev_err(dev, " EHCI get resource IORESOURCE_IRQ failed\n");
208 ret = -ENODEV;
209 goto err_end;
210 }
211 resources[1] = *res;
212
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200213 ehci = omap_usbhs_alloc_child(OMAP_EHCI_DEVICE, resources, 2, pdata,
214 sizeof(*pdata), dev);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530215
216 if (!ehci) {
217 dev_err(dev, "omap_usbhs_alloc_child failed\n");
Axel Lind9107742011-05-14 14:15:36 +0800218 ret = -ENOMEM;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530219 goto err_end;
220 }
221
222 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ohci");
223 if (!res) {
224 dev_err(dev, "OHCI get resource IORESOURCE_MEM failed\n");
225 ret = -ENODEV;
226 goto err_ehci;
227 }
228 resources[0] = *res;
229
230 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "ohci-irq");
231 if (!res) {
232 dev_err(dev, "OHCI get resource IORESOURCE_IRQ failed\n");
233 ret = -ENODEV;
234 goto err_ehci;
235 }
236 resources[1] = *res;
237
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200238 ohci = omap_usbhs_alloc_child(OMAP_OHCI_DEVICE, resources, 2, pdata,
239 sizeof(*pdata), dev);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530240 if (!ohci) {
241 dev_err(dev, "omap_usbhs_alloc_child failed\n");
Axel Lind9107742011-05-14 14:15:36 +0800242 ret = -ENOMEM;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530243 goto err_ehci;
244 }
245
246 return 0;
247
248err_ehci:
Axel Lind9107742011-05-14 14:15:36 +0800249 platform_device_unregister(ehci);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530250
251err_end:
252 return ret;
253}
254
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530255static bool is_ohci_port(enum usbhs_omap_port_mode pmode)
256{
257 switch (pmode) {
258 case OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0:
259 case OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM:
260 case OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0:
261 case OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM:
262 case OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0:
263 case OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM:
264 case OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0:
265 case OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM:
266 case OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0:
267 case OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM:
268 return true;
269
270 default:
271 return false;
272 }
273}
274
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530275static int usbhs_runtime_resume(struct device *dev)
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530276{
277 struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200278 struct usbhs_omap_platform_data *pdata = omap->pdata;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530279 unsigned long flags;
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200280 int i, r;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530281
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530282 dev_dbg(dev, "usbhs_runtime_resume\n");
283
Keshava Munegowda4dc2cce2012-07-16 19:01:09 +0530284 omap_tll_enable();
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530285 spin_lock_irqsave(&omap->lock, flags);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530286
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200287 if (!IS_ERR(omap->ehci_logic_fck))
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530288 clk_enable(omap->ehci_logic_fck);
289
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200290 for (i = 0; i < omap->nports; i++) {
Roger Quadros340c64e2012-11-12 16:53:16 +0200291 switch (pdata->port_mode[i]) {
292 case OMAP_EHCI_PORT_MODE_HSIC:
293 if (!IS_ERR(omap->hsic60m_clk[i])) {
294 r = clk_enable(omap->hsic60m_clk[i]);
295 if (r) {
296 dev_err(dev,
297 "Can't enable port %d hsic60m clk:%d\n",
298 i, r);
299 }
300 }
Keshava Munegowda760189b2012-07-16 19:01:10 +0530301
Roger Quadros340c64e2012-11-12 16:53:16 +0200302 if (!IS_ERR(omap->hsic480m_clk[i])) {
303 r = clk_enable(omap->hsic480m_clk[i]);
304 if (r) {
305 dev_err(dev,
306 "Can't enable port %d hsic480m clk:%d\n",
307 i, r);
308 }
309 }
310 /* Fall through as HSIC mode needs utmi_clk */
311
312 case OMAP_EHCI_PORT_MODE_TLL:
313 if (!IS_ERR(omap->utmi_clk[i])) {
314 r = clk_enable(omap->utmi_clk[i]);
315 if (r) {
316 dev_err(dev,
317 "Can't enable port %d clk : %d\n",
318 i, r);
319 }
320 }
321 break;
322 default:
323 break;
324 }
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200325 }
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530326
327 spin_unlock_irqrestore(&omap->lock, flags);
328
329 return 0;
330}
331
332static int usbhs_runtime_suspend(struct device *dev)
333{
334 struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200335 struct usbhs_omap_platform_data *pdata = omap->pdata;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530336 unsigned long flags;
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200337 int i;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530338
339 dev_dbg(dev, "usbhs_runtime_suspend\n");
340
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530341 spin_lock_irqsave(&omap->lock, flags);
342
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200343 for (i = 0; i < omap->nports; i++) {
Roger Quadros340c64e2012-11-12 16:53:16 +0200344 switch (pdata->port_mode[i]) {
345 case OMAP_EHCI_PORT_MODE_HSIC:
346 if (!IS_ERR(omap->hsic60m_clk[i]))
347 clk_disable(omap->hsic60m_clk[i]);
348
349 if (!IS_ERR(omap->hsic480m_clk[i]))
350 clk_disable(omap->hsic480m_clk[i]);
351 /* Fall through as utmi_clks were used in HSIC mode */
352
353 case OMAP_EHCI_PORT_MODE_TLL:
354 if (!IS_ERR(omap->utmi_clk[i]))
355 clk_disable(omap->utmi_clk[i]);
356 break;
357 default:
358 break;
359 }
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200360 }
Keshava Munegowda760189b2012-07-16 19:01:10 +0530361
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200362 if (!IS_ERR(omap->ehci_logic_fck))
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530363 clk_disable(omap->ehci_logic_fck);
364
365 spin_unlock_irqrestore(&omap->lock, flags);
Keshava Munegowda4dc2cce2012-07-16 19:01:09 +0530366 omap_tll_disable();
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530367
368 return 0;
369}
370
371static void omap_usbhs_init(struct device *dev)
372{
373 struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200374 struct usbhs_omap_platform_data *pdata = omap->pdata;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530375 unsigned long flags;
376 unsigned reg;
377
378 dev_dbg(dev, "starting TI HSUSB Controller\n");
379
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200380 if (pdata->phy_reset) {
381 if (gpio_is_valid(pdata->reset_gpio_port[0]))
382 gpio_request_one(pdata->reset_gpio_port[0],
Russ Dillc05995c2012-06-14 09:24:21 -0700383 GPIOF_OUT_INIT_LOW, "USB1 PHY reset");
384
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200385 if (gpio_is_valid(pdata->reset_gpio_port[1]))
386 gpio_request_one(pdata->reset_gpio_port[1],
Russ Dillc05995c2012-06-14 09:24:21 -0700387 GPIOF_OUT_INIT_LOW, "USB2 PHY reset");
388
389 /* Hold the PHY in RESET for enough time till DIR is high */
390 udelay(10);
391 }
392
Keshava Munegowda760189b2012-07-16 19:01:10 +0530393 pm_runtime_get_sync(dev);
Russ Dillc05995c2012-06-14 09:24:21 -0700394 spin_lock_irqsave(&omap->lock, flags);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530395
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530396 reg = usbhs_read(omap->uhh_base, OMAP_UHH_HOSTCONFIG);
397 /* setup ULPI bypass and burst configurations */
398 reg |= (OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN
399 | OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN
400 | OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN);
401 reg |= OMAP4_UHH_HOSTCONFIG_APP_START_CLK;
402 reg &= ~OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN;
403
404 if (is_omap_usbhs_rev1(omap)) {
405 if (pdata->port_mode[0] == OMAP_USBHS_PORT_MODE_UNUSED)
406 reg &= ~OMAP_UHH_HOSTCONFIG_P1_CONNECT_STATUS;
407 if (pdata->port_mode[1] == OMAP_USBHS_PORT_MODE_UNUSED)
408 reg &= ~OMAP_UHH_HOSTCONFIG_P2_CONNECT_STATUS;
409 if (pdata->port_mode[2] == OMAP_USBHS_PORT_MODE_UNUSED)
410 reg &= ~OMAP_UHH_HOSTCONFIG_P3_CONNECT_STATUS;
411
412 /* Bypass the TLL module for PHY mode operation */
Roger Quadros63b68902012-12-14 09:09:11 -0800413 if (pdata->single_ulpi_bypass) {
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530414 dev_dbg(dev, "OMAP3 ES version <= ES2.1\n");
415 if (is_ehci_phy_mode(pdata->port_mode[0]) ||
416 is_ehci_phy_mode(pdata->port_mode[1]) ||
417 is_ehci_phy_mode(pdata->port_mode[2]))
418 reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_BYPASS;
419 else
420 reg |= OMAP_UHH_HOSTCONFIG_ULPI_BYPASS;
421 } else {
422 dev_dbg(dev, "OMAP3 ES version > ES2.1\n");
423 if (is_ehci_phy_mode(pdata->port_mode[0]))
424 reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS;
425 else
426 reg |= OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS;
427 if (is_ehci_phy_mode(pdata->port_mode[1]))
428 reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS;
429 else
430 reg |= OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS;
431 if (is_ehci_phy_mode(pdata->port_mode[2]))
432 reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS;
433 else
434 reg |= OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS;
435 }
436 } else if (is_omap_usbhs_rev2(omap)) {
437 /* Clear port mode fields for PHY mode*/
438 reg &= ~OMAP4_P1_MODE_CLEAR;
439 reg &= ~OMAP4_P2_MODE_CLEAR;
440
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530441 if (is_ehci_tll_mode(pdata->port_mode[0]) ||
442 (is_ohci_port(pdata->port_mode[0])))
443 reg |= OMAP4_P1_MODE_TLL;
444 else if (is_ehci_hsic_mode(pdata->port_mode[0]))
445 reg |= OMAP4_P1_MODE_HSIC;
446
447 if (is_ehci_tll_mode(pdata->port_mode[1]) ||
448 (is_ohci_port(pdata->port_mode[1])))
449 reg |= OMAP4_P2_MODE_TLL;
450 else if (is_ehci_hsic_mode(pdata->port_mode[1]))
451 reg |= OMAP4_P2_MODE_HSIC;
452 }
453
454 usbhs_write(omap->uhh_base, OMAP_UHH_HOSTCONFIG, reg);
455 dev_dbg(dev, "UHH setup done, uhh_hostconfig=%x\n", reg);
456
Axel Lind11536e2011-04-21 19:52:41 +0530457 spin_unlock_irqrestore(&omap->lock, flags);
Russ Dillc05995c2012-06-14 09:24:21 -0700458
Keshava Munegowda760189b2012-07-16 19:01:10 +0530459 pm_runtime_put_sync(dev);
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200460 if (pdata->phy_reset) {
Russ Dillc05995c2012-06-14 09:24:21 -0700461 /* Hold the PHY in RESET for enough time till
462 * PHY is settled and ready
463 */
464 udelay(10);
465
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200466 if (gpio_is_valid(pdata->reset_gpio_port[0]))
Russ Dillc05995c2012-06-14 09:24:21 -0700467 gpio_set_value_cansleep
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200468 (pdata->reset_gpio_port[0], 1);
Russ Dillc05995c2012-06-14 09:24:21 -0700469
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200470 if (gpio_is_valid(pdata->reset_gpio_port[1]))
Russ Dillc05995c2012-06-14 09:24:21 -0700471 gpio_set_value_cansleep
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200472 (pdata->reset_gpio_port[1], 1);
Russ Dillc05995c2012-06-14 09:24:21 -0700473 }
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530474}
475
Russ Dillc05995c2012-06-14 09:24:21 -0700476static void omap_usbhs_deinit(struct device *dev)
477{
478 struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200479 struct usbhs_omap_platform_data *pdata = omap->pdata;
Russ Dillc05995c2012-06-14 09:24:21 -0700480
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200481 if (pdata->phy_reset) {
482 if (gpio_is_valid(pdata->reset_gpio_port[0]))
483 gpio_free(pdata->reset_gpio_port[0]);
Russ Dillc05995c2012-06-14 09:24:21 -0700484
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200485 if (gpio_is_valid(pdata->reset_gpio_port[1]))
486 gpio_free(pdata->reset_gpio_port[1]);
Russ Dillc05995c2012-06-14 09:24:21 -0700487 }
488}
489
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530490
491/**
492 * usbhs_omap_probe - initialize TI-based HCDs
493 *
494 * Allocates basic resources for this USB host controller.
495 */
Bill Pembertonf791be42012-11-19 13:23:04 -0500496static int usbhs_omap_probe(struct platform_device *pdev)
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530497{
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530498 struct device *dev = &pdev->dev;
499 struct usbhs_omap_platform_data *pdata = dev->platform_data;
500 struct usbhs_hcd_omap *omap;
501 struct resource *res;
502 int ret = 0;
503 int i;
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200504 bool need_logic_fck;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530505
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530506 if (!pdata) {
507 dev_err(dev, "Missing platform data\n");
Roger Quadros27d4f2c2012-11-26 17:59:22 +0200508 return -ENODEV;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530509 }
510
Roger Quadros27d4f2c2012-11-26 17:59:22 +0200511 omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530512 if (!omap) {
513 dev_err(dev, "Memory allocation failed\n");
Roger Quadros27d4f2c2012-11-26 17:59:22 +0200514 return -ENOMEM;
515 }
516
517 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "uhh");
518 omap->uhh_base = devm_request_and_ioremap(dev, res);
519 if (!omap->uhh_base) {
520 dev_err(dev, "Resource request/ioremap failed\n");
521 return -EADDRNOTAVAIL;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530522 }
523
524 spin_lock_init(&omap->lock);
525
Roger Quadros9d9c6ae2013-02-13 13:16:25 +0200526 omap->pdata = pdata;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530527
528 pm_runtime_enable(dev);
529
Roger Quadrosd7eaf862012-11-08 18:04:26 +0200530 platform_set_drvdata(pdev, omap);
531 pm_runtime_get_sync(dev);
532
533 omap->usbhs_rev = usbhs_read(omap->uhh_base, OMAP_UHH_REVISION);
534
535 /* we need to call runtime suspend before we update omap->nports
536 * to prevent unbalanced clk_disable()
537 */
538 pm_runtime_put_sync(dev);
539
Roger Quadrosccac71a2012-11-08 19:18:08 +0200540 /*
541 * If platform data contains nports then use that
542 * else make out number of ports from USBHS revision
543 */
544 if (pdata->nports) {
545 omap->nports = pdata->nports;
546 } else {
547 switch (omap->usbhs_rev) {
548 case OMAP_USBHS_REV1:
549 omap->nports = 3;
550 break;
551 case OMAP_USBHS_REV2:
552 omap->nports = 2;
553 break;
554 default:
555 omap->nports = OMAP3_HS_USB_PORTS;
556 dev_dbg(dev,
557 "USB HOST Rev:0x%d not recognized, assuming %d ports\n",
558 omap->usbhs_rev, omap->nports);
559 break;
560 }
Roger Quadrosd7eaf862012-11-08 18:04:26 +0200561 }
562
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200563 i = sizeof(struct clk *) * omap->nports;
564 omap->utmi_clk = devm_kzalloc(dev, i, GFP_KERNEL);
Roger Quadros340c64e2012-11-12 16:53:16 +0200565 omap->hsic480m_clk = devm_kzalloc(dev, i, GFP_KERNEL);
566 omap->hsic60m_clk = devm_kzalloc(dev, i, GFP_KERNEL);
567
568 if (!omap->utmi_clk || !omap->hsic480m_clk || !omap->hsic60m_clk) {
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200569 dev_err(dev, "Memory allocation failed\n");
570 ret = -ENOMEM;
571 goto err_mem;
572 }
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530573
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200574 need_logic_fck = false;
575 for (i = 0; i < omap->nports; i++) {
576 if (is_ehci_phy_mode(i) || is_ehci_tll_mode(i) ||
577 is_ehci_hsic_mode(i))
578 need_logic_fck |= true;
579 }
580
581 omap->ehci_logic_fck = ERR_PTR(-EINVAL);
582 if (need_logic_fck) {
583 omap->ehci_logic_fck = clk_get(dev, "ehci_logic_fck");
584 if (IS_ERR(omap->ehci_logic_fck)) {
585 ret = PTR_ERR(omap->ehci_logic_fck);
586 dev_dbg(dev, "ehci_logic_fck failed:%d\n", ret);
587 }
588 }
589
590 omap->utmi_p1_gfclk = clk_get(dev, "utmi_p1_gfclk");
591 if (IS_ERR(omap->utmi_p1_gfclk)) {
592 ret = PTR_ERR(omap->utmi_p1_gfclk);
593 dev_err(dev, "utmi_p1_gfclk failed error:%d\n", ret);
594 goto err_p1_gfclk;
595 }
596
597 omap->utmi_p2_gfclk = clk_get(dev, "utmi_p2_gfclk");
598 if (IS_ERR(omap->utmi_p2_gfclk)) {
599 ret = PTR_ERR(omap->utmi_p2_gfclk);
600 dev_err(dev, "utmi_p2_gfclk failed error:%d\n", ret);
601 goto err_p2_gfclk;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530602 }
603
604 omap->xclk60mhsp1_ck = clk_get(dev, "xclk60mhsp1_ck");
605 if (IS_ERR(omap->xclk60mhsp1_ck)) {
606 ret = PTR_ERR(omap->xclk60mhsp1_ck);
607 dev_err(dev, "xclk60mhsp1_ck failed error:%d\n", ret);
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200608 goto err_xclk60mhsp1;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530609 }
610
611 omap->xclk60mhsp2_ck = clk_get(dev, "xclk60mhsp2_ck");
612 if (IS_ERR(omap->xclk60mhsp2_ck)) {
613 ret = PTR_ERR(omap->xclk60mhsp2_ck);
614 dev_err(dev, "xclk60mhsp2_ck failed error:%d\n", ret);
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200615 goto err_xclk60mhsp2;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530616 }
617
618 omap->init_60m_fclk = clk_get(dev, "init_60m_fclk");
619 if (IS_ERR(omap->init_60m_fclk)) {
620 ret = PTR_ERR(omap->init_60m_fclk);
621 dev_err(dev, "init_60m_fclk failed error:%d\n", ret);
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200622 goto err_init60m;
623 }
624
625 for (i = 0; i < omap->nports; i++) {
Roger Quadros340c64e2012-11-12 16:53:16 +0200626 char clkname[30];
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200627
628 /* clock names are indexed from 1*/
629 snprintf(clkname, sizeof(clkname),
630 "usb_host_hs_utmi_p%d_clk", i + 1);
631
632 /* If a clock is not found we won't bail out as not all
633 * platforms have all clocks and we can function without
634 * them
635 */
636 omap->utmi_clk[i] = clk_get(dev, clkname);
637 if (IS_ERR(omap->utmi_clk[i]))
638 dev_dbg(dev, "Failed to get clock : %s : %ld\n",
639 clkname, PTR_ERR(omap->utmi_clk[i]));
Roger Quadros340c64e2012-11-12 16:53:16 +0200640
641 snprintf(clkname, sizeof(clkname),
642 "usb_host_hs_hsic480m_p%d_clk", i + 1);
643 omap->hsic480m_clk[i] = clk_get(dev, clkname);
644 if (IS_ERR(omap->hsic480m_clk[i]))
645 dev_dbg(dev, "Failed to get clock : %s : %ld\n",
646 clkname, PTR_ERR(omap->hsic480m_clk[i]));
647
648 snprintf(clkname, sizeof(clkname),
649 "usb_host_hs_hsic60m_p%d_clk", i + 1);
650 omap->hsic60m_clk[i] = clk_get(dev, clkname);
651 if (IS_ERR(omap->hsic60m_clk[i]))
652 dev_dbg(dev, "Failed to get clock : %s : %ld\n",
653 clkname, PTR_ERR(omap->hsic60m_clk[i]));
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530654 }
655
656 if (is_ehci_phy_mode(pdata->port_mode[0])) {
657 /* for OMAP3 , the clk set paretn fails */
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200658 ret = clk_set_parent(omap->utmi_p1_gfclk,
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530659 omap->xclk60mhsp1_ck);
660 if (ret != 0)
661 dev_err(dev, "xclk60mhsp1_ck set parent"
662 "failed error:%d\n", ret);
663 } else if (is_ehci_tll_mode(pdata->port_mode[0])) {
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200664 ret = clk_set_parent(omap->utmi_p1_gfclk,
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530665 omap->init_60m_fclk);
666 if (ret != 0)
667 dev_err(dev, "init_60m_fclk set parent"
668 "failed error:%d\n", ret);
669 }
670
671 if (is_ehci_phy_mode(pdata->port_mode[1])) {
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200672 ret = clk_set_parent(omap->utmi_p2_gfclk,
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530673 omap->xclk60mhsp2_ck);
674 if (ret != 0)
675 dev_err(dev, "xclk60mhsp2_ck set parent"
676 "failed error:%d\n", ret);
677 } else if (is_ehci_tll_mode(pdata->port_mode[1])) {
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200678 ret = clk_set_parent(omap->utmi_p2_gfclk,
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530679 omap->init_60m_fclk);
680 if (ret != 0)
681 dev_err(dev, "init_60m_fclk set parent"
682 "failed error:%d\n", ret);
683 }
684
Govindraj.Rf0447a62012-02-15 15:53:34 +0530685 omap_usbhs_init(dev);
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530686 ret = omap_usbhs_alloc_children(pdev);
687 if (ret) {
688 dev_err(dev, "omap_usbhs_alloc_children failed\n");
689 goto err_alloc;
690 }
691
Roger Quadros27d4f2c2012-11-26 17:59:22 +0200692 return 0;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530693
694err_alloc:
Russ Dillc05995c2012-06-14 09:24:21 -0700695 omap_usbhs_deinit(&pdev->dev);
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200696
Roger Quadros340c64e2012-11-12 16:53:16 +0200697 for (i = 0; i < omap->nports; i++) {
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200698 if (!IS_ERR(omap->utmi_clk[i]))
699 clk_put(omap->utmi_clk[i]);
Roger Quadros340c64e2012-11-12 16:53:16 +0200700 if (!IS_ERR(omap->hsic60m_clk[i]))
701 clk_put(omap->hsic60m_clk[i]);
702 if (!IS_ERR(omap->hsic480m_clk[i]))
703 clk_put(omap->hsic480m_clk[i]);
704 }
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200705
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530706 clk_put(omap->init_60m_fclk);
707
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200708err_init60m:
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530709 clk_put(omap->xclk60mhsp2_ck);
710
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200711err_xclk60mhsp2:
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530712 clk_put(omap->xclk60mhsp1_ck);
713
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200714err_xclk60mhsp1:
715 clk_put(omap->utmi_p2_gfclk);
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530716
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200717err_p2_gfclk:
718 clk_put(omap->utmi_p1_gfclk);
719
720err_p1_gfclk:
721 if (!IS_ERR(omap->ehci_logic_fck))
722 clk_put(omap->ehci_logic_fck);
723
724err_mem:
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530725 pm_runtime_disable(dev);
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530726
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530727 return ret;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530728}
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530729
730/**
731 * usbhs_omap_remove - shutdown processing for UHH & TLL HCDs
732 * @pdev: USB Host Controller being removed
733 *
734 * Reverses the effect of usbhs_omap_probe().
735 */
Bill Pemberton4740f732012-11-19 13:26:01 -0500736static int usbhs_omap_remove(struct platform_device *pdev)
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530737{
738 struct usbhs_hcd_omap *omap = platform_get_drvdata(pdev);
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200739 int i;
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530740
Russ Dillc05995c2012-06-14 09:24:21 -0700741 omap_usbhs_deinit(&pdev->dev);
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200742
Roger Quadros340c64e2012-11-12 16:53:16 +0200743 for (i = 0; i < omap->nports; i++) {
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200744 if (!IS_ERR(omap->utmi_clk[i]))
745 clk_put(omap->utmi_clk[i]);
Roger Quadros340c64e2012-11-12 16:53:16 +0200746 if (!IS_ERR(omap->hsic60m_clk[i]))
747 clk_put(omap->hsic60m_clk[i]);
748 if (!IS_ERR(omap->hsic480m_clk[i]))
749 clk_put(omap->hsic480m_clk[i]);
750 }
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200751
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530752 clk_put(omap->init_60m_fclk);
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200753 clk_put(omap->utmi_p1_gfclk);
754 clk_put(omap->utmi_p2_gfclk);
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530755 clk_put(omap->xclk60mhsp2_ck);
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530756 clk_put(omap->xclk60mhsp1_ck);
Roger Quadros06ba7dc2012-11-08 17:40:25 +0200757
758 if (!IS_ERR(omap->ehci_logic_fck))
759 clk_put(omap->ehci_logic_fck);
760
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530761 pm_runtime_disable(&pdev->dev);
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530762
763 return 0;
764}
765
766static const struct dev_pm_ops usbhsomap_dev_pm_ops = {
767 .runtime_suspend = usbhs_runtime_suspend,
768 .runtime_resume = usbhs_runtime_resume,
769};
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530770
771static struct platform_driver usbhs_omap_driver = {
772 .driver = {
773 .name = (char *)usbhs_driver_name,
774 .owner = THIS_MODULE,
Keshava Munegowda1e7fe1a2011-10-11 13:23:29 +0530775 .pm = &usbhsomap_dev_pm_ops,
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530776 },
777 .remove = __exit_p(usbhs_omap_remove),
778};
779
780MODULE_AUTHOR("Keshava Munegowda <keshava_mgowda@ti.com>");
781MODULE_ALIAS("platform:" USBHS_DRIVER_NAME);
782MODULE_LICENSE("GPL v2");
783MODULE_DESCRIPTION("usb host common core driver for omap EHCI and OHCI");
784
785static int __init omap_usbhs_drvinit(void)
786{
787 return platform_driver_probe(&usbhs_omap_driver, usbhs_omap_probe);
788}
789
790/*
791 * init before ehci and ohci drivers;
792 * The usbhs core driver should be initialized much before
793 * the omap ehci and ohci probe functions are called.
Keshava Munegowda4dc2cce2012-07-16 19:01:09 +0530794 * This usbhs core driver should be initialized after
795 * usb tll driver
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530796 */
Keshava Munegowda4dc2cce2012-07-16 19:01:09 +0530797fs_initcall_sync(omap_usbhs_drvinit);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530798
799static void __exit omap_usbhs_drvexit(void)
800{
801 platform_driver_unregister(&usbhs_omap_driver);
802}
803module_exit(omap_usbhs_drvexit);