blob: 981479a1393505d03ceca8c0c93f7d448ce71136 [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
Scott Teel51c35132014-02-18 13:57:26 -06003 * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
Stephen M. Cameronedd16362009-12-08 14:09:11 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
Stephen M. Cameron900c5442010-02-04 08:42:35 -060035 bool (*intr_pending)(struct ctlr_info *h);
Matt Gates254f7962012-05-01 11:43:06 -050036 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
Stephen M. Cameronedd16362009-12-08 14:09:11 -080037};
38
39struct hpsa_scsi_dev_t {
40 int devtype;
41 int bus, target, lun; /* as presented to the OS */
42 unsigned char scsi3addr[8]; /* as presented to the HW */
43#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
44 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
45 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
46 unsigned char model[16]; /* bytes 16-31 of inquiry data */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080047 unsigned char raid_level; /* from inquiry page 0xC1 */
Stephen M. Cameron98465902014-02-21 16:25:00 -060048 unsigned char volume_offline; /* discovered via TUR or VPD */
Don Brace03383732015-01-23 16:43:30 -060049 u16 queue_depth; /* max queue_depth for this device */
50 atomic_t ioaccel_cmds_out; /* Only used for physical devices
51 * counts commands sent to physical
52 * device via "ioaccel" path.
53 */
Matt Gatese1f7de02014-02-18 13:55:17 -060054 u32 ioaccel_handle;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060055 int offload_config; /* I/O accel RAID offload configured */
56 int offload_enabled; /* I/O accel RAID offload enabled */
57 int offload_to_mirror; /* Send next I/O accelerator RAID
58 * offload request to mirror drive
59 */
60 struct raid_map_data raid_map; /* I/O accelerator RAID map */
61
Don Brace03383732015-01-23 16:43:30 -060062 /*
63 * Pointers from logical drive map indices to the phys drives that
64 * make those logical drives. Note, multiple logical drives may
65 * share physical drives. You can have for instance 5 physical
66 * drives with 3 logical drives each using those same 5 physical
67 * disks. We need these pointers for counting i/o's out to physical
68 * devices in order to honor physical device queue depth limits.
69 */
70 struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -080071};
72
Stephen M. Cameron072b0512014-05-29 10:53:07 -050073struct reply_queue_buffer {
Matt Gates254f7962012-05-01 11:43:06 -050074 u64 *head;
75 size_t size;
76 u8 wraparound;
77 u32 current_entry;
Stephen M. Cameron072b0512014-05-29 10:53:07 -050078 dma_addr_t busaddr;
Matt Gates254f7962012-05-01 11:43:06 -050079};
80
Stephen M. Cameron316b2212014-02-21 16:25:15 -060081#pragma pack(1)
82struct bmic_controller_parameters {
83 u8 led_flags;
84 u8 enable_command_list_verification;
85 u8 backed_out_write_drives;
86 u16 stripes_for_parity;
87 u8 parity_distribution_mode_flags;
88 u16 max_driver_requests;
89 u16 elevator_trend_count;
90 u8 disable_elevator;
91 u8 force_scan_complete;
92 u8 scsi_transfer_mode;
93 u8 force_narrow;
94 u8 rebuild_priority;
95 u8 expand_priority;
96 u8 host_sdb_asic_fix;
97 u8 pdpi_burst_from_host_disabled;
98 char software_name[64];
99 char hardware_name[32];
100 u8 bridge_revision;
101 u8 snapshot_priority;
102 u32 os_specific;
103 u8 post_prompt_timeout;
104 u8 automatic_drive_slamming;
105 u8 reserved1;
106 u8 nvram_flags;
Joe Handzik6e8e8082014-05-15 15:44:42 -0500107#define HBA_MODE_ENABLED_FLAG (1 << 3)
Stephen M. Cameron316b2212014-02-21 16:25:15 -0600108 u8 cache_nvram_flags;
109 u8 drive_config_flags;
110 u16 reserved2;
111 u8 temp_warning_level;
112 u8 temp_shutdown_level;
113 u8 temp_condition_reset;
114 u8 max_coalesce_commands;
115 u32 max_coalesce_delay;
116 u8 orca_password[4];
117 u8 access_id[16];
118 u8 reserved[356];
119};
120#pragma pack()
121
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800122struct ctlr_info {
123 int ctlr;
124 char devname[8];
125 char *product_name;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800126 struct pci_dev *pdev;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600127 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800128 void __iomem *vaddr;
129 unsigned long paddr;
130 int nr_cmds; /* Number of commands allowed on this controller */
Stephen Camerond54c5c22015-01-23 16:42:59 -0600131#define HPSA_CMDS_RESERVED_FOR_ABORTS 2
132#define HPSA_CMDS_RESERVED_FOR_DRIVER 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800133 struct CfgTable __iomem *cfgtable;
134 int interrupts_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800135 int max_commands;
Robert Elliott33811022015-01-23 16:43:41 -0600136 int last_allocation;
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600137 atomic_t commands_outstanding;
Don Brace303932f2010-02-04 08:42:40 -0600138# define PERF_MODE_INT 0
139# define DOORBELL_INT 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800140# define SIMPLE_MODE_INT 2
141# define MEMQ_MODE_INT 3
Matt Gates254f7962012-05-01 11:43:06 -0500142 unsigned int intr[MAX_REPLY_QUEUES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800143 unsigned int msix_vector;
144 unsigned int msi_vector;
Stephen M. Camerona9a3a272011-02-15 15:32:53 -0600145 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800146 struct access_method access;
Stephen M. Cameron316b2212014-02-21 16:25:15 -0600147 char hba_mode_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800148
149 /* queue and queue Info */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800150 unsigned int Qdepth;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800151 unsigned int maxSG;
152 spinlock_t lock;
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -0600153 int maxsgentries;
154 u8 max_cmd_sg_entries;
155 int chainsize;
156 struct SGDescriptor **cmd_sg_list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800157
158 /* pointers to command and error info pool */
159 struct CommandList *cmd_pool;
160 dma_addr_t cmd_pool_dhandle;
Matt Gatese1f7de02014-02-18 13:55:17 -0600161 struct io_accel1_cmd *ioaccel_cmd_pool;
162 dma_addr_t ioaccel_cmd_pool_dhandle;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600163 struct io_accel2_cmd *ioaccel2_cmd_pool;
164 dma_addr_t ioaccel2_cmd_pool_dhandle;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800165 struct ErrorInfo *errinfo_pool;
166 dma_addr_t errinfo_pool_dhandle;
167 unsigned long *cmd_pool_bits;
Stephen M. Camerona08a8472010-02-04 08:43:16 -0600168 int scan_finished;
169 spinlock_t scan_lock;
170 wait_queue_head_t scan_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800171
172 struct Scsi_Host *scsi_host;
173 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
174 int ndevices; /* number of used elements in .dev[] array. */
Scott Teelcfe5bad2011-10-26 16:21:07 -0500175 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
Don Brace303932f2010-02-04 08:42:40 -0600176 /*
177 * Performant mode tables.
178 */
179 u32 trans_support;
180 u32 trans_offset;
Don Brace42a91642014-11-14 17:26:27 -0600181 struct TransTable_struct __iomem *transtable;
Don Brace303932f2010-02-04 08:42:40 -0600182 unsigned long transMethod;
183
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500184 /* cap concurrent passthrus at some reasonable maximum */
Stephen Cameron45fcb862015-01-23 16:43:04 -0600185#define HPSA_MAX_CONCURRENT_PASSTHRUS (10)
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500186 spinlock_t passthru_count_lock; /* protects passthru_count */
187 int passthru_count;
188
Don Brace303932f2010-02-04 08:42:40 -0600189 /*
Matt Gates254f7962012-05-01 11:43:06 -0500190 * Performant mode completion buffers
Don Brace303932f2010-02-04 08:42:40 -0600191 */
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500192 size_t reply_queue_size;
193 struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
Matt Gates254f7962012-05-01 11:43:06 -0500194 u8 nreply_queues;
Don Brace303932f2010-02-04 08:42:40 -0600195 u32 *blockFetchTable;
Matt Gatese1f7de02014-02-18 13:55:17 -0600196 u32 *ioaccel1_blockFetchTable;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600197 u32 *ioaccel2_blockFetchTable;
Don Brace42a91642014-11-14 17:26:27 -0600198 u32 __iomem *ioaccel2_bft2_regs;
Stephen M. Cameron339b2b12010-02-04 08:42:50 -0600199 unsigned char *hba_inquiry_data;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600200 u32 driver_support;
201 u32 fw_support;
202 int ioaccel_support;
203 int ioaccel_maxsg;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500204 u64 last_intr_timestamp;
205 u32 last_heartbeat;
206 u64 last_heartbeat_timestamp;
Stephen M. Camerone85c5972012-05-01 11:43:42 -0500207 u32 heartbeat_sample_interval;
208 atomic_t firmware_flash_in_progress;
Don Brace42a91642014-11-14 17:26:27 -0600209 u32 __percpu *lockup_detected;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600210 struct delayed_work monitor_ctlr_work;
211 int remove_in_progress;
Matt Gates254f7962012-05-01 11:43:06 -0500212 /* Address of h->q[x] is passed to intr handler to know which queue */
213 u8 q[MAX_REPLY_QUEUES];
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500214 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
215#define HPSATMF_BITS_SUPPORTED (1 << 0)
216#define HPSATMF_PHYS_LUN_RESET (1 << 1)
217#define HPSATMF_PHYS_NEX_RESET (1 << 2)
218#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
219#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
220#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
221#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
222#define HPSATMF_PHYS_QRY_TASK (1 << 7)
223#define HPSATMF_PHYS_QRY_TSET (1 << 8)
224#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
225#define HPSATMF_MASK_SUPPORTED (1 << 16)
226#define HPSATMF_LOG_LUN_RESET (1 << 17)
227#define HPSATMF_LOG_NEX_RESET (1 << 18)
228#define HPSATMF_LOG_TASK_ABORT (1 << 19)
229#define HPSATMF_LOG_TSET_ABORT (1 << 20)
230#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
231#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
232#define HPSATMF_LOG_QRY_TASK (1 << 23)
233#define HPSATMF_LOG_QRY_TSET (1 << 24)
234#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
Stephen M. Cameron76438d02014-02-18 13:55:43 -0600235 u32 events;
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600236#define CTLR_STATE_CHANGE_EVENT (1 << 0)
237#define CTLR_ENCLOSURE_HOT_PLUG_EVENT (1 << 1)
238#define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV (1 << 4)
239#define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV (1 << 5)
240#define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL (1 << 6)
241#define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED (1 << 30)
242#define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE (1 << 31)
243
244#define RESCAN_REQUIRED_EVENT_BITS \
Stephen M. Cameron7b2c46e2014-05-29 10:53:44 -0500245 (CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600246 CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
247 CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600248 CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
249 CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
Stephen M. Cameron98465902014-02-21 16:25:00 -0600250 spinlock_t offline_device_lock;
251 struct list_head offline_device_list;
Scott Teelda0697b2014-02-18 13:57:00 -0600252 int acciopath_status;
Stephen M. Cameron2ba8bfc2014-02-18 13:57:52 -0600253 int raid_offload_debug;
Don Brace080ef1c2015-01-23 16:43:25 -0600254 struct workqueue_struct *resubmit_wq;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800255};
Stephen M. Cameron98465902014-02-21 16:25:00 -0600256
257struct offline_device_entry {
258 unsigned char scsi3addr[8];
259 struct list_head offline_list;
260};
261
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800262#define HPSA_ABORT_MSG 0
263#define HPSA_DEVICE_RESET_MSG 1
Stephen M. Cameron64670ac2011-05-03 14:59:51 -0500264#define HPSA_RESET_TYPE_CONTROLLER 0x00
265#define HPSA_RESET_TYPE_BUS 0x01
266#define HPSA_RESET_TYPE_TARGET 0x03
267#define HPSA_RESET_TYPE_LUN 0x04
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800268#define HPSA_MSG_SEND_RETRY_LIMIT 10
Stephen M. Cameron516fda42011-05-03 14:59:15 -0500269#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800270
271/* Maximum time in seconds driver will wait for command completions
272 * when polling before giving up.
273 */
274#define HPSA_MAX_POLL_TIME_SECS (20)
275
276/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
277 * how many times to retry TEST UNIT READY on a device
278 * while waiting for it to become ready before giving up.
279 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
280 * between sending TURs while waiting for a device
281 * to become ready.
282 */
283#define HPSA_TUR_RETRY_LIMIT (20)
284#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
285
286/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
287 * to become ready, in seconds, before giving up on it.
288 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
289 * between polling the board to see if it is ready, in
290 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
291 * HPSA_BOARD_READY_ITERATIONS are derived from those.
292 */
293#define HPSA_BOARD_READY_WAIT_SECS (120)
Stephen M. Cameron2ed71272011-05-03 14:59:31 -0500294#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800295#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
296#define HPSA_BOARD_READY_POLL_INTERVAL \
297 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
298#define HPSA_BOARD_READY_ITERATIONS \
299 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
300 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600301#define HPSA_BOARD_NOT_READY_ITERATIONS \
302 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
303 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800304#define HPSA_POST_RESET_PAUSE_MSECS (3000)
305#define HPSA_POST_RESET_NOOP_RETRIES (12)
306
307/* Defining the diffent access_menthods */
308/*
309 * Memory mapped FIFO interface (SMART 53xx cards)
310 */
311#define SA5_DOORBELL 0x20
312#define SA5_REQUEST_PORT_OFFSET 0x40
Webb Scales281a7fd2015-01-23 16:43:35 -0600313#define SA5_REQUEST_PORT64_LO_OFFSET 0xC0
314#define SA5_REQUEST_PORT64_HI_OFFSET 0xC4
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800315#define SA5_REPLY_INTR_MASK_OFFSET 0x34
316#define SA5_REPLY_PORT_OFFSET 0x44
317#define SA5_INTR_STATUS 0x30
318#define SA5_SCRATCHPAD_OFFSET 0xB0
319
320#define SA5_CTCFG_OFFSET 0xB4
321#define SA5_CTMEM_OFFSET 0xB8
322
323#define SA5_INTR_OFF 0x08
324#define SA5B_INTR_OFF 0x04
325#define SA5_INTR_PENDING 0x08
326#define SA5B_INTR_PENDING 0x04
327#define FIFO_EMPTY 0xffffffff
328#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
329
330#define HPSA_ERROR_BIT 0x02
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800331
Don Brace303932f2010-02-04 08:42:40 -0600332/* Performant mode flags */
333#define SA5_PERF_INTR_PENDING 0x04
334#define SA5_PERF_INTR_OFF 0x05
335#define SA5_OUTDB_STATUS_PERF_BIT 0x01
336#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
337#define SA5_OUTDB_CLEAR 0xA0
338#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
339#define SA5_OUTDB_STATUS 0x9C
340
341
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800342#define HPSA_INTR_ON 1
343#define HPSA_INTR_OFF 0
Mike Millerb66cc252014-02-18 13:56:04 -0600344
345/*
346 * Inbound Post Queue offsets for IO Accelerator Mode 2
347 */
348#define IOACCEL2_INBOUND_POSTQ_32 0x48
349#define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0
350#define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4
351
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800352/*
353 Send the command to the hardware
354*/
355static void SA5_submit_command(struct ctlr_info *h,
356 struct CommandList *c)
357{
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800358 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Stephen M. Cameronfec62c32011-07-21 13:16:05 -0500359 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800360}
361
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500362static void SA5_submit_command_no_read(struct ctlr_info *h,
363 struct CommandList *c)
364{
365 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
366}
367
Scott Teelc3497752014-02-18 13:56:34 -0600368static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
369 struct CommandList *c)
370{
Scott Teelc3497752014-02-18 13:56:34 -0600371 if (c->cmd_type == CMD_IOACCEL2)
372 writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
373 else
374 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Scott Teelc3497752014-02-18 13:56:34 -0600375}
376
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800377/*
378 * This card is the opposite of the other cards.
379 * 0 turns interrupts on...
380 * 0x08 turns them off...
381 */
382static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
383{
384 if (val) { /* Turn interrupts on */
385 h->interrupts_enabled = 1;
386 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500387 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800388 } else { /* Turn them off */
389 h->interrupts_enabled = 0;
390 writel(SA5_INTR_OFF,
391 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500392 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800393 }
394}
Don Brace303932f2010-02-04 08:42:40 -0600395
396static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
397{
398 if (val) { /* turn on interrupts */
399 h->interrupts_enabled = 1;
400 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500401 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600402 } else {
403 h->interrupts_enabled = 0;
404 writel(SA5_PERF_INTR_OFF,
405 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500406 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600407 }
408}
409
Matt Gates254f7962012-05-01 11:43:06 -0500410static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
Don Brace303932f2010-02-04 08:42:40 -0600411{
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500412 struct reply_queue_buffer *rq = &h->reply_queue[q];
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600413 unsigned long register_value = FIFO_EMPTY;
Don Brace303932f2010-02-04 08:42:40 -0600414
Don Brace303932f2010-02-04 08:42:40 -0600415 /* msi auto clears the interrupt pending bit. */
416 if (!(h->msi_vector || h->msix_vector)) {
Stephen M. Cameron2c17d2d2012-05-01 11:42:30 -0500417 /* flush the controller write of the reply queue by reading
418 * outbound doorbell status register.
419 */
420 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600421 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
422 /* Do a read in order to flush the write to the controller
423 * (as per spec.)
424 */
425 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
426 }
427
Matt Gates254f7962012-05-01 11:43:06 -0500428 if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
429 register_value = rq->head[rq->current_entry];
430 rq->current_entry++;
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600431 atomic_dec(&h->commands_outstanding);
Don Brace303932f2010-02-04 08:42:40 -0600432 } else {
433 register_value = FIFO_EMPTY;
434 }
435 /* Check for wraparound */
Matt Gates254f7962012-05-01 11:43:06 -0500436 if (rq->current_entry == h->max_commands) {
437 rq->current_entry = 0;
438 rq->wraparound ^= 1;
Don Brace303932f2010-02-04 08:42:40 -0600439 }
Don Brace303932f2010-02-04 08:42:40 -0600440 return register_value;
441}
442
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800443/*
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800444 * returns value read from hardware.
445 * returns FIFO_EMPTY if there is nothing to read
446 */
Matt Gates254f7962012-05-01 11:43:06 -0500447static unsigned long SA5_completed(struct ctlr_info *h,
448 __attribute__((unused)) u8 q)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800449{
450 unsigned long register_value
451 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
452
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600453 if (register_value != FIFO_EMPTY)
454 atomic_dec(&h->commands_outstanding);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800455
456#ifdef HPSA_DEBUG
457 if (register_value != FIFO_EMPTY)
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600458 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800459 register_value);
460 else
Stephen M. Cameronf79cfec2012-01-19 14:00:59 -0600461 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800462#endif
463
464 return register_value;
465}
466/*
467 * Returns true if an interrupt is pending..
468 */
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600469static bool SA5_intr_pending(struct ctlr_info *h)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800470{
471 unsigned long register_value =
472 readl(h->vaddr + SA5_INTR_STATUS);
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600473 return register_value & SA5_INTR_PENDING;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800474}
475
Don Brace303932f2010-02-04 08:42:40 -0600476static bool SA5_performant_intr_pending(struct ctlr_info *h)
477{
478 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
479
480 if (!register_value)
481 return false;
482
483 if (h->msi_vector || h->msix_vector)
484 return true;
485
486 /* Read outbound doorbell to flush */
487 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
488 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
489}
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800490
Matt Gatese1f7de02014-02-18 13:55:17 -0600491#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
492
493static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
494{
495 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
496
497 return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
498 true : false;
499}
500
501#define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
502#define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
503#define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
504#define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
505
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600506static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
Matt Gatese1f7de02014-02-18 13:55:17 -0600507{
508 u64 register_value;
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500509 struct reply_queue_buffer *rq = &h->reply_queue[q];
Matt Gatese1f7de02014-02-18 13:55:17 -0600510
511 BUG_ON(q >= h->nreply_queues);
512
513 register_value = rq->head[rq->current_entry];
514 if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
515 rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
516 if (++rq->current_entry == rq->size)
517 rq->current_entry = 0;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600518 /*
519 * @todo
520 *
521 * Don't really need to write the new index after each command,
522 * but with current driver design this is easiest.
523 */
524 wmb();
525 writel((q << 24) | rq->current_entry, h->vaddr +
526 IOACCEL_MODE1_CONSUMER_INDEX);
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600527 atomic_dec(&h->commands_outstanding);
Matt Gatese1f7de02014-02-18 13:55:17 -0600528 }
529 return (unsigned long) register_value;
530}
531
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800532static struct access_method SA5_access = {
533 SA5_submit_command,
534 SA5_intr_mask,
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800535 SA5_intr_pending,
536 SA5_completed,
537};
538
Matt Gatese1f7de02014-02-18 13:55:17 -0600539static struct access_method SA5_ioaccel_mode1_access = {
540 SA5_submit_command,
541 SA5_performant_intr_mask,
Matt Gatese1f7de02014-02-18 13:55:17 -0600542 SA5_ioaccel_mode1_intr_pending,
543 SA5_ioaccel_mode1_completed,
544};
545
Scott Teelc3497752014-02-18 13:56:34 -0600546static struct access_method SA5_ioaccel_mode2_access = {
547 SA5_submit_command_ioaccel2,
548 SA5_performant_intr_mask,
Scott Teelc3497752014-02-18 13:56:34 -0600549 SA5_performant_intr_pending,
550 SA5_performant_completed,
551};
552
Don Brace303932f2010-02-04 08:42:40 -0600553static struct access_method SA5_performant_access = {
554 SA5_submit_command,
555 SA5_performant_intr_mask,
Don Brace303932f2010-02-04 08:42:40 -0600556 SA5_performant_intr_pending,
557 SA5_performant_completed,
558};
559
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500560static struct access_method SA5_performant_access_no_read = {
561 SA5_submit_command_no_read,
562 SA5_performant_intr_mask,
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500563 SA5_performant_intr_pending,
564 SA5_performant_completed,
565};
566
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800567struct board_type {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600568 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800569 char *product_name;
570 struct access_method *access;
571};
572
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800573#endif /* HPSA_H */
574