blob: f5cde49854a5bf5f42d820f9bc751ad1cc750fdb [file] [log] [blame]
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001/*
2 * GPMC support functions
3 *
4 * Copyright (C) 2005-2006 Nokia Corporation
5 *
6 * Author: Juha Yrjola
7 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07008 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 *
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030015#undef DEBUG
16
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053017#include <linux/irq.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070018#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/err.h>
21#include <linux/clk.h>
Imre Deakf37e4582006-09-25 12:41:33 +030022#include <linux/ioport.h>
23#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030025#include <linux/module.h>
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053026#include <linux/interrupt.h>
Afzal Mohammedda496872012-09-23 17:28:25 -060027#include <linux/platform_device.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070028
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053029#include <linux/platform_data/mtd-nand-omap2.h>
30
Kyungmin Park7f245162006-12-29 16:48:51 -080031#include <asm/mach-types.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070032#include <plat/gpmc.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070033
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070034#include <plat/cpu.h>
Tony Lindgrendbc04162012-08-31 10:59:07 -070035#include <plat/gpmc.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/sdrc.h>
Afzal Mohammed4be48fd2012-09-23 17:28:24 -060037#include <plat/omap_device.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070038
Tony Lindgrendbc04162012-08-31 10:59:07 -070039#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070040#include "common.h"
41
Afzal Mohammed4be48fd2012-09-23 17:28:24 -060042#define DEVICE_NAME "omap-gpmc"
43
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030044/* GPMC register offsets */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070045#define GPMC_REVISION 0x00
46#define GPMC_SYSCONFIG 0x10
47#define GPMC_SYSSTATUS 0x14
48#define GPMC_IRQSTATUS 0x18
49#define GPMC_IRQENABLE 0x1c
50#define GPMC_TIMEOUT_CONTROL 0x40
51#define GPMC_ERR_ADDRESS 0x44
52#define GPMC_ERR_TYPE 0x48
53#define GPMC_CONFIG 0x50
54#define GPMC_STATUS 0x54
55#define GPMC_PREFETCH_CONFIG1 0x1e0
56#define GPMC_PREFETCH_CONFIG2 0x1e4
Thara Gopinath15e02a32008-04-28 16:55:01 +053057#define GPMC_PREFETCH_CONTROL 0x1ec
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070058#define GPMC_PREFETCH_STATUS 0x1f0
59#define GPMC_ECC_CONFIG 0x1f4
60#define GPMC_ECC_CONTROL 0x1f8
61#define GPMC_ECC_SIZE_CONFIG 0x1fc
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000062#define GPMC_ECC1_RESULT 0x200
Ivan Djelic8d602cf2012-04-26 14:17:49 +020063#define GPMC_ECC_BCH_RESULT_0 0x240 /* not available on OMAP2 */
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +053064#define GPMC_ECC_BCH_RESULT_1 0x244 /* not available on OMAP2 */
65#define GPMC_ECC_BCH_RESULT_2 0x248 /* not available on OMAP2 */
66#define GPMC_ECC_BCH_RESULT_3 0x24c /* not available on OMAP2 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070067
Yegor Yefremov2c65e742012-05-09 08:32:49 -070068/* GPMC ECC control settings */
69#define GPMC_ECC_CTRL_ECCCLEAR 0x100
70#define GPMC_ECC_CTRL_ECCDISABLE 0x000
71#define GPMC_ECC_CTRL_ECCREG1 0x001
72#define GPMC_ECC_CTRL_ECCREG2 0x002
73#define GPMC_ECC_CTRL_ECCREG3 0x003
74#define GPMC_ECC_CTRL_ECCREG4 0x004
75#define GPMC_ECC_CTRL_ECCREG5 0x005
76#define GPMC_ECC_CTRL_ECCREG6 0x006
77#define GPMC_ECC_CTRL_ECCREG7 0x007
78#define GPMC_ECC_CTRL_ECCREG8 0x008
79#define GPMC_ECC_CTRL_ECCREG9 0x009
80
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000081#define GPMC_CS0_OFFSET 0x60
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070082#define GPMC_CS_SIZE 0x30
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +053083#define GPMC_BCH_SIZE 0x10
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070084
Imre Deakf37e4582006-09-25 12:41:33 +030085#define GPMC_MEM_START 0x00000000
86#define GPMC_MEM_END 0x3FFFFFFF
87#define BOOT_ROM_SPACE 0x100000 /* 1MB */
88
89#define GPMC_CHUNK_SHIFT 24 /* 16 MB */
90#define GPMC_SECTION_SHIFT 28 /* 128 MB */
91
vimal singh59e9c5a2009-07-13 16:26:24 +053092#define CS_NUM_SHIFT 24
93#define ENABLE_PREFETCH (0x1 << 7)
94#define DMA_MPU_MODE 2
95
Afzal Mohammedda496872012-09-23 17:28:25 -060096#define GPMC_REVISION_MAJOR(l) ((l >> 4) & 0xf)
97#define GPMC_REVISION_MINOR(l) (l & 0xf)
98
99#define GPMC_HAS_WR_ACCESS 0x1
100#define GPMC_HAS_WR_DATA_MUX_BUS 0x2
101
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700102/* XXX: Only NAND irq has been considered,currently these are the only ones used
103 */
104#define GPMC_NR_IRQ 2
105
106struct gpmc_client_irq {
107 unsigned irq;
108 u32 bitmask;
109};
110
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530111/* Structure to save gpmc cs context */
112struct gpmc_cs_config {
113 u32 config1;
114 u32 config2;
115 u32 config3;
116 u32 config4;
117 u32 config5;
118 u32 config6;
119 u32 config7;
120 int is_valid;
121};
122
123/*
124 * Structure to save/restore gpmc context
125 * to support core off on OMAP3
126 */
127struct omap3_gpmc_regs {
128 u32 sysconfig;
129 u32 irqenable;
130 u32 timeout_ctrl;
131 u32 config;
132 u32 prefetch_config1;
133 u32 prefetch_config2;
134 u32 prefetch_control;
135 struct gpmc_cs_config cs_context[GPMC_CS_NUM];
136};
137
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700138static struct gpmc_client_irq gpmc_client_irq[GPMC_NR_IRQ];
139static struct irq_chip gpmc_irq_chip;
140static unsigned gpmc_irq_start;
141
Imre Deakf37e4582006-09-25 12:41:33 +0300142static struct resource gpmc_mem_root;
143static struct resource gpmc_cs_mem[GPMC_CS_NUM];
Thomas Gleixner87b247c2007-05-10 22:33:04 -0700144static DEFINE_SPINLOCK(gpmc_mem_lock);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000145static unsigned int gpmc_cs_map; /* flag for cs which are initialized */
146static int gpmc_ecc_used = -EINVAL; /* cs using ecc engine */
Afzal Mohammedda496872012-09-23 17:28:25 -0600147static struct device *gpmc_dev;
148static int gpmc_irq;
149static resource_size_t phys_base, mem_size;
150static unsigned gpmc_capability;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300151static void __iomem *gpmc_base;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700152
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300153static struct clk *gpmc_l3_clk;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700154
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530155static irqreturn_t gpmc_handle_irq(int irq, void *dev);
156
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700157static void gpmc_write_reg(int idx, u32 val)
158{
159 __raw_writel(val, gpmc_base + idx);
160}
161
162static u32 gpmc_read_reg(int idx)
163{
164 return __raw_readl(gpmc_base + idx);
165}
166
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000167static void gpmc_cs_write_byte(int cs, int idx, u8 val)
168{
169 void __iomem *reg_addr;
170
171 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
172 __raw_writeb(val, reg_addr);
173}
174
175static u8 gpmc_cs_read_byte(int cs, int idx)
176{
177 void __iomem *reg_addr;
178
179 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
180 return __raw_readb(reg_addr);
181}
182
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700183void gpmc_cs_write_reg(int cs, int idx, u32 val)
184{
185 void __iomem *reg_addr;
186
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000187 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700188 __raw_writel(val, reg_addr);
189}
190
191u32 gpmc_cs_read_reg(int cs, int idx)
192{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300193 void __iomem *reg_addr;
194
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000195 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300196 return __raw_readl(reg_addr);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700197}
198
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300199/* TODO: Add support for gpmc_fck to clock framework and use it */
David Brownell1c22cc12006-12-06 17:13:55 -0800200unsigned long gpmc_get_fclk_period(void)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700201{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300202 unsigned long rate = clk_get_rate(gpmc_l3_clk);
203
204 if (rate == 0) {
205 printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
206 return 0;
207 }
208
209 rate /= 1000;
210 rate = 1000000000 / rate; /* In picoseconds */
211
212 return rate;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700213}
214
215unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
216{
217 unsigned long tick_ps;
218
219 /* Calculate in picosecs to yield more exact results */
220 tick_ps = gpmc_get_fclk_period();
221
222 return (time_ns * 1000 + tick_ps - 1) / tick_ps;
223}
224
Adrian Huntera3551f52010-12-09 10:48:27 +0200225unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
226{
227 unsigned long tick_ps;
228
229 /* Calculate in picosecs to yield more exact results */
230 tick_ps = gpmc_get_fclk_period();
231
232 return (time_ps + tick_ps - 1) / tick_ps;
233}
234
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300235unsigned int gpmc_ticks_to_ns(unsigned int ticks)
236{
237 return ticks * gpmc_get_fclk_period() / 1000;
238}
239
Kai Svahn23300592007-01-26 12:29:40 -0800240unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
241{
242 unsigned long ticks = gpmc_ns_to_ticks(time_ns);
243
244 return ticks * gpmc_get_fclk_period() / 1000;
245}
246
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700247#ifdef DEBUG
248static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
Juha Yrjola2aab6462006-06-26 16:16:21 -0700249 int time, const char *name)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700250#else
251static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
252 int time)
253#endif
254{
255 u32 l;
256 int ticks, mask, nr_bits;
257
258 if (time == 0)
259 ticks = 0;
260 else
261 ticks = gpmc_ns_to_ticks(time);
262 nr_bits = end_bit - st_bit + 1;
David Brownell1c22cc12006-12-06 17:13:55 -0800263 if (ticks >= 1 << nr_bits) {
264#ifdef DEBUG
265 printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
266 cs, name, time, ticks, 1 << nr_bits);
267#endif
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700268 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800269 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700270
271 mask = (1 << nr_bits) - 1;
272 l = gpmc_cs_read_reg(cs, reg);
273#ifdef DEBUG
David Brownell1c22cc12006-12-06 17:13:55 -0800274 printk(KERN_INFO
275 "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
Juha Yrjola2aab6462006-06-26 16:16:21 -0700276 cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
David Brownell1c22cc12006-12-06 17:13:55 -0800277 (l >> st_bit) & mask, time);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700278#endif
279 l &= ~(mask << st_bit);
280 l |= ticks << st_bit;
281 gpmc_cs_write_reg(cs, reg, l);
282
283 return 0;
284}
285
286#ifdef DEBUG
287#define GPMC_SET_ONE(reg, st, end, field) \
288 if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
289 t->field, #field) < 0) \
290 return -1
291#else
292#define GPMC_SET_ONE(reg, st, end, field) \
293 if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
294 return -1
295#endif
296
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530297int gpmc_calc_divider(unsigned int sync_clk)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700298{
299 int div;
300 u32 l;
301
Adrian Huntera3551f52010-12-09 10:48:27 +0200302 l = sync_clk + (gpmc_get_fclk_period() - 1);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700303 div = l / gpmc_get_fclk_period();
304 if (div > 4)
305 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800306 if (div <= 0)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700307 div = 1;
308
309 return div;
310}
311
312int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
313{
314 int div;
315 u32 l;
316
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530317 div = gpmc_calc_divider(t->sync_clk);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700318 if (div < 0)
Paul Walmsleya032d332012-08-03 09:21:10 -0600319 return div;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700320
321 GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
322 GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
323 GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
324
325 GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
326 GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
327 GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
328
329 GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
330 GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
331 GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
332 GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
333
334 GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
335 GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
336 GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
337
338 GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
339
Afzal Mohammedda496872012-09-23 17:28:25 -0600340 if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300341 GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
Afzal Mohammedda496872012-09-23 17:28:25 -0600342 if (gpmc_capability & GPMC_HAS_WR_ACCESS)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300343 GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300344
David Brownell1c22cc12006-12-06 17:13:55 -0800345 /* caller is expected to have initialized CONFIG1 to cover
346 * at least sync vs async
347 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700348 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
David Brownell1c22cc12006-12-06 17:13:55 -0800349 if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
350#ifdef DEBUG
351 printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
352 cs, (div * gpmc_get_fclk_period()) / 1000, div);
353#endif
354 l &= ~0x03;
355 l |= (div - 1);
356 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
357 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700358
359 return 0;
360}
361
Imre Deakf37e4582006-09-25 12:41:33 +0300362static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700363{
Imre Deakf37e4582006-09-25 12:41:33 +0300364 u32 l;
365 u32 mask;
366
367 mask = (1 << GPMC_SECTION_SHIFT) - size;
368 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
369 l &= ~0x3f;
370 l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
371 l &= ~(0x0f << 8);
372 l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530373 l |= GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300374 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
375}
376
377static void gpmc_cs_disable_mem(int cs)
378{
379 u32 l;
380
381 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530382 l &= ~GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300383 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
384}
385
386static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
387{
388 u32 l;
389 u32 mask;
390
391 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
392 *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
393 mask = (l >> 8) & 0x0f;
394 *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
395}
396
397static int gpmc_cs_mem_enabled(int cs)
398{
399 u32 l;
400
401 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530402 return l & GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300403}
404
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800405int gpmc_cs_set_reserved(int cs, int reserved)
Imre Deakf37e4582006-09-25 12:41:33 +0300406{
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800407 if (cs > GPMC_CS_NUM)
408 return -ENODEV;
409
Imre Deakf37e4582006-09-25 12:41:33 +0300410 gpmc_cs_map &= ~(1 << cs);
411 gpmc_cs_map |= (reserved ? 1 : 0) << cs;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800412
413 return 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300414}
415
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800416int gpmc_cs_reserved(int cs)
Imre Deakf37e4582006-09-25 12:41:33 +0300417{
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800418 if (cs > GPMC_CS_NUM)
419 return -ENODEV;
420
Imre Deakf37e4582006-09-25 12:41:33 +0300421 return gpmc_cs_map & (1 << cs);
422}
423
424static unsigned long gpmc_mem_align(unsigned long size)
425{
426 int order;
427
428 size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
429 order = GPMC_CHUNK_SHIFT - 1;
430 do {
431 size >>= 1;
432 order++;
433 } while (size);
434 size = 1 << order;
435 return size;
436}
437
438static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
439{
440 struct resource *res = &gpmc_cs_mem[cs];
441 int r;
442
443 size = gpmc_mem_align(size);
444 spin_lock(&gpmc_mem_lock);
445 res->start = base;
446 res->end = base + size - 1;
447 r = request_resource(&gpmc_mem_root, res);
448 spin_unlock(&gpmc_mem_lock);
449
450 return r;
451}
452
Afzal Mohammedda496872012-09-23 17:28:25 -0600453static int gpmc_cs_delete_mem(int cs)
454{
455 struct resource *res = &gpmc_cs_mem[cs];
456 int r;
457
458 spin_lock(&gpmc_mem_lock);
459 r = release_resource(&gpmc_cs_mem[cs]);
460 res->start = 0;
461 res->end = 0;
462 spin_unlock(&gpmc_mem_lock);
463
464 return r;
465}
466
Imre Deakf37e4582006-09-25 12:41:33 +0300467int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
468{
469 struct resource *res = &gpmc_cs_mem[cs];
470 int r = -1;
471
472 if (cs > GPMC_CS_NUM)
473 return -ENODEV;
474
475 size = gpmc_mem_align(size);
476 if (size > (1 << GPMC_SECTION_SHIFT))
477 return -ENOMEM;
478
479 spin_lock(&gpmc_mem_lock);
480 if (gpmc_cs_reserved(cs)) {
481 r = -EBUSY;
482 goto out;
483 }
484 if (gpmc_cs_mem_enabled(cs))
485 r = adjust_resource(res, res->start & ~(size - 1), size);
486 if (r < 0)
487 r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
488 size, NULL, NULL);
489 if (r < 0)
490 goto out;
491
Tobias Klauser6d135242009-11-10 18:55:19 -0800492 gpmc_cs_enable_mem(cs, res->start, resource_size(res));
Imre Deakf37e4582006-09-25 12:41:33 +0300493 *base = res->start;
494 gpmc_cs_set_reserved(cs, 1);
495out:
496 spin_unlock(&gpmc_mem_lock);
497 return r;
498}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300499EXPORT_SYMBOL(gpmc_cs_request);
Imre Deakf37e4582006-09-25 12:41:33 +0300500
501void gpmc_cs_free(int cs)
502{
503 spin_lock(&gpmc_mem_lock);
Roel Kluine7fdc602009-11-17 14:39:06 -0800504 if (cs >= GPMC_CS_NUM || cs < 0 || !gpmc_cs_reserved(cs)) {
Imre Deakf37e4582006-09-25 12:41:33 +0300505 printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
506 BUG();
507 spin_unlock(&gpmc_mem_lock);
508 return;
509 }
510 gpmc_cs_disable_mem(cs);
511 release_resource(&gpmc_cs_mem[cs]);
512 gpmc_cs_set_reserved(cs, 0);
513 spin_unlock(&gpmc_mem_lock);
514}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300515EXPORT_SYMBOL(gpmc_cs_free);
Imre Deakf37e4582006-09-25 12:41:33 +0300516
vimal singh59e9c5a2009-07-13 16:26:24 +0530517/**
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000518 * gpmc_read_status - read access request to get the different gpmc status
519 * @cmd: command type
520 * @return status
521 */
522int gpmc_read_status(int cmd)
523{
524 int status = -EINVAL;
525 u32 regval = 0;
526
527 switch (cmd) {
528 case GPMC_GET_IRQ_STATUS:
529 status = gpmc_read_reg(GPMC_IRQSTATUS);
530 break;
531
532 case GPMC_PREFETCH_FIFO_CNT:
533 regval = gpmc_read_reg(GPMC_PREFETCH_STATUS);
534 status = GPMC_PREFETCH_STATUS_FIFO_CNT(regval);
535 break;
536
537 case GPMC_PREFETCH_COUNT:
538 regval = gpmc_read_reg(GPMC_PREFETCH_STATUS);
539 status = GPMC_PREFETCH_STATUS_COUNT(regval);
540 break;
541
542 case GPMC_STATUS_BUFFER:
543 regval = gpmc_read_reg(GPMC_STATUS);
544 /* 1 : buffer is available to write */
545 status = regval & GPMC_STATUS_BUFF_EMPTY;
546 break;
547
548 default:
549 printk(KERN_ERR "gpmc_read_status: Not supported\n");
550 }
551 return status;
552}
553EXPORT_SYMBOL(gpmc_read_status);
554
555/**
556 * gpmc_cs_configure - write request to configure gpmc
557 * @cs: chip select number
558 * @cmd: command type
559 * @wval: value to write
560 * @return status of the operation
561 */
562int gpmc_cs_configure(int cs, int cmd, int wval)
563{
564 int err = 0;
565 u32 regval = 0;
566
567 switch (cmd) {
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530568 case GPMC_ENABLE_IRQ:
569 gpmc_write_reg(GPMC_IRQENABLE, wval);
570 break;
571
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000572 case GPMC_SET_IRQ_STATUS:
573 gpmc_write_reg(GPMC_IRQSTATUS, wval);
574 break;
575
576 case GPMC_CONFIG_WP:
577 regval = gpmc_read_reg(GPMC_CONFIG);
578 if (wval)
579 regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
580 else
581 regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
582 gpmc_write_reg(GPMC_CONFIG, regval);
583 break;
584
585 case GPMC_CONFIG_RDY_BSY:
586 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
587 if (wval)
588 regval |= WR_RD_PIN_MONITORING;
589 else
590 regval &= ~WR_RD_PIN_MONITORING;
591 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
592 break;
593
594 case GPMC_CONFIG_DEV_SIZE:
595 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
Yegor Yefremov8ef5d842012-01-23 08:32:23 +0100596
597 /* clear 2 target bits */
598 regval &= ~GPMC_CONFIG1_DEVICESIZE(3);
599
600 /* set the proper value */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000601 regval |= GPMC_CONFIG1_DEVICESIZE(wval);
Yegor Yefremov8ef5d842012-01-23 08:32:23 +0100602
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000603 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
604 break;
605
606 case GPMC_CONFIG_DEV_TYPE:
607 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
608 regval |= GPMC_CONFIG1_DEVICETYPE(wval);
609 if (wval == GPMC_DEVICETYPE_NOR)
610 regval |= GPMC_CONFIG1_MUXADDDATA;
611 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
612 break;
613
614 default:
615 printk(KERN_ERR "gpmc_configure_cs: Not supported\n");
616 err = -EINVAL;
617 }
618
619 return err;
620}
621EXPORT_SYMBOL(gpmc_cs_configure);
622
623/**
624 * gpmc_nand_read - nand specific read access request
625 * @cs: chip select number
626 * @cmd: command type
627 */
628int gpmc_nand_read(int cs, int cmd)
629{
630 int rval = -EINVAL;
631
632 switch (cmd) {
633 case GPMC_NAND_DATA:
634 rval = gpmc_cs_read_byte(cs, GPMC_CS_NAND_DATA);
635 break;
636
637 default:
638 printk(KERN_ERR "gpmc_read_nand_ctrl: Not supported\n");
639 }
640 return rval;
641}
642EXPORT_SYMBOL(gpmc_nand_read);
643
644/**
645 * gpmc_nand_write - nand specific write request
646 * @cs: chip select number
647 * @cmd: command type
648 * @wval: value to write
649 */
650int gpmc_nand_write(int cs, int cmd, int wval)
651{
652 int err = 0;
653
654 switch (cmd) {
655 case GPMC_NAND_COMMAND:
656 gpmc_cs_write_byte(cs, GPMC_CS_NAND_COMMAND, wval);
657 break;
658
659 case GPMC_NAND_ADDRESS:
660 gpmc_cs_write_byte(cs, GPMC_CS_NAND_ADDRESS, wval);
661 break;
662
663 case GPMC_NAND_DATA:
664 gpmc_cs_write_byte(cs, GPMC_CS_NAND_DATA, wval);
665
666 default:
667 printk(KERN_ERR "gpmc_write_nand_ctrl: Not supported\n");
668 err = -EINVAL;
669 }
670 return err;
671}
672EXPORT_SYMBOL(gpmc_nand_write);
673
674
675
676/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530677 * gpmc_prefetch_enable - configures and starts prefetch transfer
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000678 * @cs: cs (chip select) number
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530679 * @fifo_th: fifo threshold to be used for read/ write
vimal singh59e9c5a2009-07-13 16:26:24 +0530680 * @dma_mode: dma mode enable (1) or disable (0)
681 * @u32_count: number of bytes to be transferred
682 * @is_write: prefetch read(0) or write post(1) mode
683 */
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530684int gpmc_prefetch_enable(int cs, int fifo_th, int dma_mode,
vimal singh59e9c5a2009-07-13 16:26:24 +0530685 unsigned int u32_count, int is_write)
686{
vimal singh59e9c5a2009-07-13 16:26:24 +0530687
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530688 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX) {
689 pr_err("gpmc: fifo threshold is not supported\n");
690 return -1;
691 } else if (!(gpmc_read_reg(GPMC_PREFETCH_CONTROL))) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530692 /* Set the amount of bytes to be prefetched */
693 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, u32_count);
694
695 /* Set dma/mpu mode, the prefetch read / post write and
696 * enable the engine. Set which cs is has requested for.
697 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000698 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, ((cs << CS_NUM_SHIFT) |
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530699 PREFETCH_FIFOTHRESHOLD(fifo_th) |
vimal singh59e9c5a2009-07-13 16:26:24 +0530700 ENABLE_PREFETCH |
701 (dma_mode << DMA_MPU_MODE) |
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000702 (0x1 & is_write)));
703
704 /* Start the prefetch engine */
705 gpmc_write_reg(GPMC_PREFETCH_CONTROL, 0x1);
vimal singh59e9c5a2009-07-13 16:26:24 +0530706 } else {
707 return -EBUSY;
708 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530709
710 return 0;
711}
712EXPORT_SYMBOL(gpmc_prefetch_enable);
713
714/**
715 * gpmc_prefetch_reset - disables and stops the prefetch engine
716 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000717int gpmc_prefetch_reset(int cs)
vimal singh59e9c5a2009-07-13 16:26:24 +0530718{
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000719 u32 config1;
720
721 /* check if the same module/cs is trying to reset */
722 config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
723 if (((config1 >> CS_NUM_SHIFT) & 0x7) != cs)
724 return -EINVAL;
725
vimal singh59e9c5a2009-07-13 16:26:24 +0530726 /* Stop the PFPW engine */
727 gpmc_write_reg(GPMC_PREFETCH_CONTROL, 0x0);
728
729 /* Reset/disable the PFPW engine */
730 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, 0x0);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000731
732 return 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530733}
734EXPORT_SYMBOL(gpmc_prefetch_reset);
735
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700736void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs)
737{
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +0530738 int i;
739
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700740 reg->gpmc_status = gpmc_base + GPMC_STATUS;
741 reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
742 GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
743 reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
744 GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
745 reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
746 GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
747 reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
748 reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
749 reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
750 reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
751 reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
752 reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
753 reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
754 reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +0530755
756 for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
757 reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
758 GPMC_BCH_SIZE * i;
759 reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
760 GPMC_BCH_SIZE * i;
761 reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
762 GPMC_BCH_SIZE * i;
763 reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
764 GPMC_BCH_SIZE * i;
765 }
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700766}
767
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700768int gpmc_get_client_irq(unsigned irq_config)
769{
770 int i;
771
772 if (hweight32(irq_config) > 1)
773 return 0;
774
775 for (i = 0; i < GPMC_NR_IRQ; i++)
776 if (gpmc_client_irq[i].bitmask & irq_config)
777 return gpmc_client_irq[i].irq;
778
779 return 0;
780}
781
782static int gpmc_irq_endis(unsigned irq, bool endis)
783{
784 int i;
785 u32 regval;
786
787 for (i = 0; i < GPMC_NR_IRQ; i++)
788 if (irq == gpmc_client_irq[i].irq) {
789 regval = gpmc_read_reg(GPMC_IRQENABLE);
790 if (endis)
791 regval |= gpmc_client_irq[i].bitmask;
792 else
793 regval &= ~gpmc_client_irq[i].bitmask;
794 gpmc_write_reg(GPMC_IRQENABLE, regval);
795 break;
796 }
797
798 return 0;
799}
800
801static void gpmc_irq_disable(struct irq_data *p)
802{
803 gpmc_irq_endis(p->irq, false);
804}
805
806static void gpmc_irq_enable(struct irq_data *p)
807{
808 gpmc_irq_endis(p->irq, true);
809}
810
811static void gpmc_irq_noop(struct irq_data *data) { }
812
813static unsigned int gpmc_irq_noop_ret(struct irq_data *data) { return 0; }
814
Afzal Mohammedda496872012-09-23 17:28:25 -0600815static int gpmc_setup_irq(void)
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700816{
817 int i;
818 u32 regval;
819
820 if (!gpmc_irq)
821 return -EINVAL;
822
823 gpmc_irq_start = irq_alloc_descs(-1, 0, GPMC_NR_IRQ, 0);
824 if (IS_ERR_VALUE(gpmc_irq_start)) {
825 pr_err("irq_alloc_descs failed\n");
826 return gpmc_irq_start;
827 }
828
829 gpmc_irq_chip.name = "gpmc";
830 gpmc_irq_chip.irq_startup = gpmc_irq_noop_ret;
831 gpmc_irq_chip.irq_enable = gpmc_irq_enable;
832 gpmc_irq_chip.irq_disable = gpmc_irq_disable;
833 gpmc_irq_chip.irq_shutdown = gpmc_irq_noop;
834 gpmc_irq_chip.irq_ack = gpmc_irq_noop;
835 gpmc_irq_chip.irq_mask = gpmc_irq_noop;
836 gpmc_irq_chip.irq_unmask = gpmc_irq_noop;
837
838 gpmc_client_irq[0].bitmask = GPMC_IRQ_FIFOEVENTENABLE;
839 gpmc_client_irq[1].bitmask = GPMC_IRQ_COUNT_EVENT;
840
841 for (i = 0; i < GPMC_NR_IRQ; i++) {
842 gpmc_client_irq[i].irq = gpmc_irq_start + i;
843 irq_set_chip_and_handler(gpmc_client_irq[i].irq,
844 &gpmc_irq_chip, handle_simple_irq);
845 set_irq_flags(gpmc_client_irq[i].irq,
846 IRQF_VALID | IRQF_NOAUTOEN);
847 }
848
849 /* Disable interrupts */
850 gpmc_write_reg(GPMC_IRQENABLE, 0);
851
852 /* clear interrupts */
853 regval = gpmc_read_reg(GPMC_IRQSTATUS);
854 gpmc_write_reg(GPMC_IRQSTATUS, regval);
855
856 return request_irq(gpmc_irq, gpmc_handle_irq, 0, "gpmc", NULL);
857}
858
Afzal Mohammed61687c62012-10-04 14:01:57 +0530859static __devexit int gpmc_free_irq(void)
Afzal Mohammedda496872012-09-23 17:28:25 -0600860{
861 int i;
862
863 if (gpmc_irq)
864 free_irq(gpmc_irq, NULL);
865
866 for (i = 0; i < GPMC_NR_IRQ; i++) {
867 irq_set_handler(gpmc_client_irq[i].irq, NULL);
868 irq_set_chip(gpmc_client_irq[i].irq, &no_irq_chip);
869 irq_modify_status(gpmc_client_irq[i].irq, 0, 0);
870 }
871
872 irq_free_descs(gpmc_irq_start, GPMC_NR_IRQ);
873
874 return 0;
875}
876
877static void __devexit gpmc_mem_exit(void)
878{
879 int cs;
880
881 for (cs = 0; cs < GPMC_CS_NUM; cs++) {
882 if (!gpmc_cs_mem_enabled(cs))
883 continue;
884 gpmc_cs_delete_mem(cs);
885 }
886
887}
888
889static void __devinit gpmc_mem_init(void)
Imre Deakf37e4582006-09-25 12:41:33 +0300890{
891 int cs;
892 unsigned long boot_rom_space = 0;
893
Kyungmin Park7f245162006-12-29 16:48:51 -0800894 /* never allocate the first page, to facilitate bug detection;
895 * even if we didn't boot from ROM.
896 */
897 boot_rom_space = BOOT_ROM_SPACE;
898 /* In apollon the CS0 is mapped as 0x0000 0000 */
899 if (machine_is_omap_apollon())
900 boot_rom_space = 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300901 gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
902 gpmc_mem_root.end = GPMC_MEM_END;
903
904 /* Reserve all regions that has been set up by bootloader */
905 for (cs = 0; cs < GPMC_CS_NUM; cs++) {
906 u32 base, size;
907
908 if (!gpmc_cs_mem_enabled(cs))
909 continue;
910 gpmc_cs_get_memconf(cs, &base, &size);
911 if (gpmc_cs_insert_mem(cs, base, size) < 0)
912 BUG();
913 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700914}
915
Afzal Mohammedda496872012-09-23 17:28:25 -0600916static __devinit int gpmc_probe(struct platform_device *pdev)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700917{
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700918 u32 l;
Afzal Mohammedda496872012-09-23 17:28:25 -0600919 struct resource *res;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700920
Afzal Mohammedda496872012-09-23 17:28:25 -0600921 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
922 if (res == NULL)
923 return -ENOENT;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300924
Afzal Mohammedda496872012-09-23 17:28:25 -0600925 phys_base = res->start;
926 mem_size = resource_size(res);
Kevin Hilman8d084362010-01-29 14:20:06 -0800927
Afzal Mohammedda496872012-09-23 17:28:25 -0600928 gpmc_base = devm_request_and_ioremap(&pdev->dev, res);
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300929 if (!gpmc_base) {
Afzal Mohammedda496872012-09-23 17:28:25 -0600930 dev_err(&pdev->dev, "error: request memory / ioremap\n");
931 return -EADDRNOTAVAIL;
932 }
933
934 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
935 if (res == NULL)
936 dev_warn(&pdev->dev, "Failed to get resource: irq\n");
937 else
938 gpmc_irq = res->start;
939
940 gpmc_l3_clk = clk_get(&pdev->dev, "fck");
941 if (IS_ERR(gpmc_l3_clk)) {
942 dev_err(&pdev->dev, "error: clk_get\n");
943 gpmc_irq = 0;
944 return PTR_ERR(gpmc_l3_clk);
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300945 }
946
Rajendra Nayak4d7cb452012-09-22 02:24:16 -0600947 clk_prepare_enable(gpmc_l3_clk);
Olof Johansson1daa8c12010-01-20 22:39:29 +0000948
Afzal Mohammedda496872012-09-23 17:28:25 -0600949 gpmc_dev = &pdev->dev;
950
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700951 l = gpmc_read_reg(GPMC_REVISION);
Afzal Mohammedda496872012-09-23 17:28:25 -0600952 if (GPMC_REVISION_MAJOR(l) > 0x4)
953 gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
954 dev_info(gpmc_dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
955 GPMC_REVISION_MINOR(l));
956
Imre Deakf37e4582006-09-25 12:41:33 +0300957 gpmc_mem_init();
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530958
Afzal Mohammedda496872012-09-23 17:28:25 -0600959 if (IS_ERR_VALUE(gpmc_setup_irq()))
960 dev_warn(gpmc_dev, "gpmc_setup_irq failed\n");
961
962 return 0;
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530963}
Afzal Mohammedda496872012-09-23 17:28:25 -0600964
Afzal Mohammed61687c62012-10-04 14:01:57 +0530965static __devexit int gpmc_remove(struct platform_device *pdev)
Afzal Mohammedda496872012-09-23 17:28:25 -0600966{
967 gpmc_free_irq();
968 gpmc_mem_exit();
969 gpmc_dev = NULL;
970 return 0;
971}
972
973static struct platform_driver gpmc_driver = {
974 .probe = gpmc_probe,
975 .remove = __devexit_p(gpmc_remove),
976 .driver = {
977 .name = DEVICE_NAME,
978 .owner = THIS_MODULE,
979 },
980};
981
982static __init int gpmc_init(void)
983{
984 return platform_driver_register(&gpmc_driver);
985}
986
987static __exit void gpmc_exit(void)
988{
989 platform_driver_unregister(&gpmc_driver);
990
991}
992
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530993postcore_initcall(gpmc_init);
Afzal Mohammedda496872012-09-23 17:28:25 -0600994module_exit(gpmc_exit);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530995
Afzal Mohammed4be48fd2012-09-23 17:28:24 -0600996static int __init omap_gpmc_init(void)
997{
998 struct omap_hwmod *oh;
999 struct platform_device *pdev;
1000 char *oh_name = "gpmc";
1001
1002 oh = omap_hwmod_lookup(oh_name);
1003 if (!oh) {
1004 pr_err("Could not look up %s\n", oh_name);
1005 return -ENODEV;
1006 }
1007
1008 pdev = omap_device_build(DEVICE_NAME, -1, oh, NULL, 0, NULL, 0, 0);
1009 WARN(IS_ERR(pdev), "could not build omap_device for %s\n", oh_name);
1010
1011 return IS_ERR(pdev) ? PTR_ERR(pdev) : 0;
1012}
1013postcore_initcall(omap_gpmc_init);
1014
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301015static irqreturn_t gpmc_handle_irq(int irq, void *dev)
1016{
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001017 int i;
1018 u32 regval;
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301019
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001020 regval = gpmc_read_reg(GPMC_IRQSTATUS);
1021
1022 if (!regval)
1023 return IRQ_NONE;
1024
1025 for (i = 0; i < GPMC_NR_IRQ; i++)
1026 if (regval & gpmc_client_irq[i].bitmask)
1027 generic_handle_irq(gpmc_client_irq[i].irq);
1028
1029 gpmc_write_reg(GPMC_IRQSTATUS, regval);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301030
1031 return IRQ_HANDLED;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001032}
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301033
1034#ifdef CONFIG_ARCH_OMAP3
1035static struct omap3_gpmc_regs gpmc_context;
1036
Felipe Balbib2fa3b72010-02-15 10:03:33 -08001037void omap3_gpmc_save_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301038{
1039 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -08001040
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301041 gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
1042 gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
1043 gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
1044 gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
1045 gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
1046 gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
1047 gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
1048 for (i = 0; i < GPMC_CS_NUM; i++) {
1049 gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
1050 if (gpmc_context.cs_context[i].is_valid) {
1051 gpmc_context.cs_context[i].config1 =
1052 gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
1053 gpmc_context.cs_context[i].config2 =
1054 gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
1055 gpmc_context.cs_context[i].config3 =
1056 gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
1057 gpmc_context.cs_context[i].config4 =
1058 gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
1059 gpmc_context.cs_context[i].config5 =
1060 gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
1061 gpmc_context.cs_context[i].config6 =
1062 gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
1063 gpmc_context.cs_context[i].config7 =
1064 gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
1065 }
1066 }
1067}
1068
Felipe Balbib2fa3b72010-02-15 10:03:33 -08001069void omap3_gpmc_restore_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301070{
1071 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -08001072
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301073 gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
1074 gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
1075 gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
1076 gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
1077 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
1078 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
1079 gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
1080 for (i = 0; i < GPMC_CS_NUM; i++) {
1081 if (gpmc_context.cs_context[i].is_valid) {
1082 gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
1083 gpmc_context.cs_context[i].config1);
1084 gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
1085 gpmc_context.cs_context[i].config2);
1086 gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
1087 gpmc_context.cs_context[i].config3);
1088 gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
1089 gpmc_context.cs_context[i].config4);
1090 gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
1091 gpmc_context.cs_context[i].config5);
1092 gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
1093 gpmc_context.cs_context[i].config6);
1094 gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
1095 gpmc_context.cs_context[i].config7);
1096 }
1097 }
1098}
1099#endif /* CONFIG_ARCH_OMAP3 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001100
1101/**
1102 * gpmc_enable_hwecc - enable hardware ecc functionality
1103 * @cs: chip select number
1104 * @mode: read/write mode
1105 * @dev_width: device bus width(1 for x16, 0 for x8)
1106 * @ecc_size: bytes for which ECC will be generated
1107 */
1108int gpmc_enable_hwecc(int cs, int mode, int dev_width, int ecc_size)
1109{
1110 unsigned int val;
1111
1112 /* check if ecc module is in used */
1113 if (gpmc_ecc_used != -EINVAL)
1114 return -EINVAL;
1115
1116 gpmc_ecc_used = cs;
1117
1118 /* clear ecc and enable bits */
Yegor Yefremov2c65e742012-05-09 08:32:49 -07001119 gpmc_write_reg(GPMC_ECC_CONTROL,
1120 GPMC_ECC_CTRL_ECCCLEAR |
1121 GPMC_ECC_CTRL_ECCREG1);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001122
1123 /* program ecc and result sizes */
1124 val = ((((ecc_size >> 1) - 1) << 22) | (0x0000000F));
1125 gpmc_write_reg(GPMC_ECC_SIZE_CONFIG, val);
1126
1127 switch (mode) {
1128 case GPMC_ECC_READ:
Yegor Yefremov2c65e742012-05-09 08:32:49 -07001129 case GPMC_ECC_WRITE:
1130 gpmc_write_reg(GPMC_ECC_CONTROL,
1131 GPMC_ECC_CTRL_ECCCLEAR |
1132 GPMC_ECC_CTRL_ECCREG1);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001133 break;
1134 case GPMC_ECC_READSYN:
Yegor Yefremov2c65e742012-05-09 08:32:49 -07001135 gpmc_write_reg(GPMC_ECC_CONTROL,
1136 GPMC_ECC_CTRL_ECCCLEAR |
1137 GPMC_ECC_CTRL_ECCDISABLE);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001138 break;
1139 default:
1140 printk(KERN_INFO "Error: Unrecognized Mode[%d]!\n", mode);
1141 break;
1142 }
1143
1144 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
1145 val = (dev_width << 7) | (cs << 1) | (0x1);
1146 gpmc_write_reg(GPMC_ECC_CONFIG, val);
1147 return 0;
1148}
Bernhard Wallef611b022012-03-05 16:11:01 -08001149EXPORT_SYMBOL_GPL(gpmc_enable_hwecc);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001150
1151/**
1152 * gpmc_calculate_ecc - generate non-inverted ecc bytes
1153 * @cs: chip select number
1154 * @dat: data pointer over which ecc is computed
1155 * @ecc_code: ecc code buffer
1156 *
1157 * Using non-inverted ECC is considered ugly since writing a blank
1158 * page (padding) will clear the ECC bytes. This is not a problem as long
1159 * no one is trying to write data on the seemingly unused page. Reading
1160 * an erased page will produce an ECC mismatch between generated and read
1161 * ECC bytes that has to be dealt with separately.
1162 */
1163int gpmc_calculate_ecc(int cs, const u_char *dat, u_char *ecc_code)
1164{
1165 unsigned int val = 0x0;
1166
1167 if (gpmc_ecc_used != cs)
1168 return -EINVAL;
1169
1170 /* read ecc result */
1171 val = gpmc_read_reg(GPMC_ECC1_RESULT);
1172 *ecc_code++ = val; /* P128e, ..., P1e */
1173 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
1174 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
1175 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
1176
1177 gpmc_ecc_used = -EINVAL;
1178 return 0;
1179}
Bernhard Wallef611b022012-03-05 16:11:01 -08001180EXPORT_SYMBOL_GPL(gpmc_calculate_ecc);
Ivan Djelic8d602cf2012-04-26 14:17:49 +02001181
1182#ifdef CONFIG_ARCH_OMAP3
1183
1184/**
1185 * gpmc_init_hwecc_bch - initialize hardware BCH ecc functionality
1186 * @cs: chip select number
1187 * @nsectors: how many 512-byte sectors to process
1188 * @nerrors: how many errors to correct per sector (4 or 8)
1189 *
1190 * This function must be executed before any call to gpmc_enable_hwecc_bch.
1191 */
1192int gpmc_init_hwecc_bch(int cs, int nsectors, int nerrors)
1193{
1194 /* check if ecc module is in use */
1195 if (gpmc_ecc_used != -EINVAL)
1196 return -EINVAL;
1197
1198 /* support only OMAP3 class */
1199 if (!cpu_is_omap34xx()) {
1200 printk(KERN_ERR "BCH ecc is not supported on this CPU\n");
1201 return -EINVAL;
1202 }
1203
1204 /*
1205 * For now, assume 4-bit mode is only supported on OMAP3630 ES1.x, x>=1.
1206 * Other chips may be added if confirmed to work.
1207 */
1208 if ((nerrors == 4) &&
1209 (!cpu_is_omap3630() || (GET_OMAP_REVISION() == 0))) {
1210 printk(KERN_ERR "BCH 4-bit mode is not supported on this CPU\n");
1211 return -EINVAL;
1212 }
1213
1214 /* sanity check */
1215 if (nsectors > 8) {
1216 printk(KERN_ERR "BCH cannot process %d sectors (max is 8)\n",
1217 nsectors);
1218 return -EINVAL;
1219 }
1220
1221 return 0;
1222}
1223EXPORT_SYMBOL_GPL(gpmc_init_hwecc_bch);
1224
1225/**
1226 * gpmc_enable_hwecc_bch - enable hardware BCH ecc functionality
1227 * @cs: chip select number
1228 * @mode: read/write mode
1229 * @dev_width: device bus width(1 for x16, 0 for x8)
1230 * @nsectors: how many 512-byte sectors to process
1231 * @nerrors: how many errors to correct per sector (4 or 8)
1232 */
1233int gpmc_enable_hwecc_bch(int cs, int mode, int dev_width, int nsectors,
1234 int nerrors)
1235{
1236 unsigned int val;
1237
1238 /* check if ecc module is in use */
1239 if (gpmc_ecc_used != -EINVAL)
1240 return -EINVAL;
1241
1242 gpmc_ecc_used = cs;
1243
1244 /* clear ecc and enable bits */
1245 gpmc_write_reg(GPMC_ECC_CONTROL, 0x1);
1246
1247 /*
1248 * When using BCH, sector size is hardcoded to 512 bytes.
1249 * Here we are using wrapping mode 6 both for reading and writing, with:
1250 * size0 = 0 (no additional protected byte in spare area)
1251 * size1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
1252 */
1253 gpmc_write_reg(GPMC_ECC_SIZE_CONFIG, (32 << 22) | (0 << 12));
1254
1255 /* BCH configuration */
1256 val = ((1 << 16) | /* enable BCH */
1257 (((nerrors == 8) ? 1 : 0) << 12) | /* 8 or 4 bits */
1258 (0x06 << 8) | /* wrap mode = 6 */
1259 (dev_width << 7) | /* bus width */
1260 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1261 (cs << 1) | /* ECC CS */
1262 (0x1)); /* enable ECC */
1263
1264 gpmc_write_reg(GPMC_ECC_CONFIG, val);
1265 gpmc_write_reg(GPMC_ECC_CONTROL, 0x101);
1266 return 0;
1267}
1268EXPORT_SYMBOL_GPL(gpmc_enable_hwecc_bch);
1269
1270/**
1271 * gpmc_calculate_ecc_bch4 - Generate 7 ecc bytes per sector of 512 data bytes
1272 * @cs: chip select number
1273 * @dat: The pointer to data on which ecc is computed
1274 * @ecc: The ecc output buffer
1275 */
1276int gpmc_calculate_ecc_bch4(int cs, const u_char *dat, u_char *ecc)
1277{
1278 int i;
1279 unsigned long nsectors, reg, val1, val2;
1280
1281 if (gpmc_ecc_used != cs)
1282 return -EINVAL;
1283
1284 nsectors = ((gpmc_read_reg(GPMC_ECC_CONFIG) >> 4) & 0x7) + 1;
1285
1286 for (i = 0; i < nsectors; i++) {
1287
1288 reg = GPMC_ECC_BCH_RESULT_0 + 16*i;
1289
1290 /* Read hw-computed remainder */
1291 val1 = gpmc_read_reg(reg + 0);
1292 val2 = gpmc_read_reg(reg + 4);
1293
1294 /*
1295 * Add constant polynomial to remainder, in order to get an ecc
1296 * sequence of 0xFFs for a buffer filled with 0xFFs; and
1297 * left-justify the resulting polynomial.
1298 */
1299 *ecc++ = 0x28 ^ ((val2 >> 12) & 0xFF);
1300 *ecc++ = 0x13 ^ ((val2 >> 4) & 0xFF);
1301 *ecc++ = 0xcc ^ (((val2 & 0xF) << 4)|((val1 >> 28) & 0xF));
1302 *ecc++ = 0x39 ^ ((val1 >> 20) & 0xFF);
1303 *ecc++ = 0x96 ^ ((val1 >> 12) & 0xFF);
1304 *ecc++ = 0xac ^ ((val1 >> 4) & 0xFF);
1305 *ecc++ = 0x7f ^ ((val1 & 0xF) << 4);
1306 }
1307
1308 gpmc_ecc_used = -EINVAL;
1309 return 0;
1310}
1311EXPORT_SYMBOL_GPL(gpmc_calculate_ecc_bch4);
1312
1313/**
1314 * gpmc_calculate_ecc_bch8 - Generate 13 ecc bytes per block of 512 data bytes
1315 * @cs: chip select number
1316 * @dat: The pointer to data on which ecc is computed
1317 * @ecc: The ecc output buffer
1318 */
1319int gpmc_calculate_ecc_bch8(int cs, const u_char *dat, u_char *ecc)
1320{
1321 int i;
1322 unsigned long nsectors, reg, val1, val2, val3, val4;
1323
1324 if (gpmc_ecc_used != cs)
1325 return -EINVAL;
1326
1327 nsectors = ((gpmc_read_reg(GPMC_ECC_CONFIG) >> 4) & 0x7) + 1;
1328
1329 for (i = 0; i < nsectors; i++) {
1330
1331 reg = GPMC_ECC_BCH_RESULT_0 + 16*i;
1332
1333 /* Read hw-computed remainder */
1334 val1 = gpmc_read_reg(reg + 0);
1335 val2 = gpmc_read_reg(reg + 4);
1336 val3 = gpmc_read_reg(reg + 8);
1337 val4 = gpmc_read_reg(reg + 12);
1338
1339 /*
1340 * Add constant polynomial to remainder, in order to get an ecc
1341 * sequence of 0xFFs for a buffer filled with 0xFFs.
1342 */
1343 *ecc++ = 0xef ^ (val4 & 0xFF);
1344 *ecc++ = 0x51 ^ ((val3 >> 24) & 0xFF);
1345 *ecc++ = 0x2e ^ ((val3 >> 16) & 0xFF);
1346 *ecc++ = 0x09 ^ ((val3 >> 8) & 0xFF);
1347 *ecc++ = 0xed ^ (val3 & 0xFF);
1348 *ecc++ = 0x93 ^ ((val2 >> 24) & 0xFF);
1349 *ecc++ = 0x9a ^ ((val2 >> 16) & 0xFF);
1350 *ecc++ = 0xc2 ^ ((val2 >> 8) & 0xFF);
1351 *ecc++ = 0x97 ^ (val2 & 0xFF);
1352 *ecc++ = 0x79 ^ ((val1 >> 24) & 0xFF);
1353 *ecc++ = 0xe5 ^ ((val1 >> 16) & 0xFF);
1354 *ecc++ = 0x24 ^ ((val1 >> 8) & 0xFF);
1355 *ecc++ = 0xb5 ^ (val1 & 0xFF);
1356 }
1357
1358 gpmc_ecc_used = -EINVAL;
1359 return 0;
1360}
1361EXPORT_SYMBOL_GPL(gpmc_calculate_ecc_bch8);
1362
1363#endif /* CONFIG_ARCH_OMAP3 */