blob: 373de70baf08e967110cf6f2aec163027d67624d [file] [log] [blame]
Magnus Damm8051eff2009-11-26 11:10:05 +00001/*
2 * SuperH MSIOF SPI Master Interface
3 *
4 * Copyright (c) 2009 Magnus Damm
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02005 * Copyright (C) 2014 Glider bvba
Magnus Damm8051eff2009-11-26 11:10:05 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 */
12
Magnus Damm8051eff2009-11-26 11:10:05 +000013#include <linux/bitmap.h>
14#include <linux/clk.h>
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010015#include <linux/completion.h>
16#include <linux/delay.h>
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020017#include <linux/dma-mapping.h>
18#include <linux/dmaengine.h>
Magnus Dammac48eee2010-01-20 13:49:45 -070019#include <linux/err.h>
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010020#include <linux/gpio.h>
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010021#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/kernel.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040024#include <linux/module.h>
Bastian Hechtcf9c86e2012-12-12 12:54:48 +010025#include <linux/of.h>
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +010026#include <linux/of_device.h>
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010027#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020029#include <linux/sh_dma.h>
Magnus Damm8051eff2009-11-26 11:10:05 +000030
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010031#include <linux/spi/sh_msiof.h>
Magnus Damm8051eff2009-11-26 11:10:05 +000032#include <linux/spi/spi.h>
Magnus Damm8051eff2009-11-26 11:10:05 +000033
Magnus Damm8051eff2009-11-26 11:10:05 +000034#include <asm/unaligned.h>
35
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +010036
37struct sh_msiof_chipdata {
38 u16 tx_fifo_size;
39 u16 rx_fifo_size;
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +010040 u16 master_flags;
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +010041};
42
Magnus Damm8051eff2009-11-26 11:10:05 +000043struct sh_msiof_spi_priv {
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020044 struct spi_master *master;
Magnus Damm8051eff2009-11-26 11:10:05 +000045 void __iomem *mapbase;
46 struct clk *clk;
47 struct platform_device *pdev;
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +010048 const struct sh_msiof_chipdata *chipdata;
Magnus Damm8051eff2009-11-26 11:10:05 +000049 struct sh_msiof_spi_info *info;
50 struct completion done;
Magnus Damm8051eff2009-11-26 11:10:05 +000051 int tx_fifo_size;
52 int rx_fifo_size;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020053 void *tx_dma_page;
54 void *rx_dma_page;
55 dma_addr_t tx_dma_addr;
56 dma_addr_t rx_dma_addr;
Magnus Damm8051eff2009-11-26 11:10:05 +000057};
58
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +010059#define TMDR1 0x00 /* Transmit Mode Register 1 */
60#define TMDR2 0x04 /* Transmit Mode Register 2 */
61#define TMDR3 0x08 /* Transmit Mode Register 3 */
62#define RMDR1 0x10 /* Receive Mode Register 1 */
63#define RMDR2 0x14 /* Receive Mode Register 2 */
64#define RMDR3 0x18 /* Receive Mode Register 3 */
65#define TSCR 0x20 /* Transmit Clock Select Register */
66#define RSCR 0x22 /* Receive Clock Select Register (SH, A1, APE6) */
67#define CTR 0x28 /* Control Register */
68#define FCTR 0x30 /* FIFO Control Register */
69#define STR 0x40 /* Status Register */
70#define IER 0x44 /* Interrupt Enable Register */
71#define TDR1 0x48 /* Transmit Control Data Register 1 (SH, A1) */
72#define TDR2 0x4c /* Transmit Control Data Register 2 (SH, A1) */
73#define TFDR 0x50 /* Transmit FIFO Data Register */
74#define RDR1 0x58 /* Receive Control Data Register 1 (SH, A1) */
75#define RDR2 0x5c /* Receive Control Data Register 2 (SH, A1) */
76#define RFDR 0x60 /* Receive FIFO Data Register */
Magnus Damm8051eff2009-11-26 11:10:05 +000077
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +010078/* TMDR1 and RMDR1 */
79#define MDR1_TRMD 0x80000000 /* Transfer Mode (1 = Master mode) */
80#define MDR1_SYNCMD_MASK 0x30000000 /* SYNC Mode */
81#define MDR1_SYNCMD_SPI 0x20000000 /* Level mode/SPI */
82#define MDR1_SYNCMD_LR 0x30000000 /* L/R mode */
83#define MDR1_SYNCAC_SHIFT 25 /* Sync Polarity (1 = Active-low) */
84#define MDR1_BITLSB_SHIFT 24 /* MSB/LSB First (1 = LSB first) */
85#define MDR1_FLD_MASK 0x000000c0 /* Frame Sync Signal Interval (0-3) */
86#define MDR1_FLD_SHIFT 2
87#define MDR1_XXSTP 0x00000001 /* Transmission/Reception Stop on FIFO */
88/* TMDR1 */
89#define TMDR1_PCON 0x40000000 /* Transfer Signal Connection */
Magnus Damm8051eff2009-11-26 11:10:05 +000090
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +010091/* TMDR2 and RMDR2 */
92#define MDR2_BITLEN1(i) (((i) - 1) << 24) /* Data Size (8-32 bits) */
93#define MDR2_WDLEN1(i) (((i) - 1) << 16) /* Word Count (1-64/256 (SH, A1))) */
94#define MDR2_GRPMASK1 0x00000001 /* Group Output Mask 1 (SH, A1) */
95
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020096#define MAX_WDLEN 256U
97
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +010098/* TSCR and RSCR */
99#define SCR_BRPS_MASK 0x1f00 /* Prescaler Setting (1-32) */
100#define SCR_BRPS(i) (((i) - 1) << 8)
101#define SCR_BRDV_MASK 0x0007 /* Baud Rate Generator's Division Ratio */
102#define SCR_BRDV_DIV_2 0x0000
103#define SCR_BRDV_DIV_4 0x0001
104#define SCR_BRDV_DIV_8 0x0002
105#define SCR_BRDV_DIV_16 0x0003
106#define SCR_BRDV_DIV_32 0x0004
107#define SCR_BRDV_DIV_1 0x0007
108
109/* CTR */
110#define CTR_TSCKIZ_MASK 0xc0000000 /* Transmit Clock I/O Polarity Select */
111#define CTR_TSCKIZ_SCK 0x80000000 /* Disable SCK when TX disabled */
112#define CTR_TSCKIZ_POL_SHIFT 30 /* Transmit Clock Polarity */
113#define CTR_RSCKIZ_MASK 0x30000000 /* Receive Clock Polarity Select */
114#define CTR_RSCKIZ_SCK 0x20000000 /* Must match CTR_TSCKIZ_SCK */
115#define CTR_RSCKIZ_POL_SHIFT 28 /* Receive Clock Polarity */
116#define CTR_TEDG_SHIFT 27 /* Transmit Timing (1 = falling edge) */
117#define CTR_REDG_SHIFT 26 /* Receive Timing (1 = falling edge) */
118#define CTR_TXDIZ_MASK 0x00c00000 /* Pin Output When TX is Disabled */
119#define CTR_TXDIZ_LOW 0x00000000 /* 0 */
120#define CTR_TXDIZ_HIGH 0x00400000 /* 1 */
121#define CTR_TXDIZ_HIZ 0x00800000 /* High-impedance */
122#define CTR_TSCKE 0x00008000 /* Transmit Serial Clock Output Enable */
123#define CTR_TFSE 0x00004000 /* Transmit Frame Sync Signal Output Enable */
124#define CTR_TXE 0x00000200 /* Transmit Enable */
125#define CTR_RXE 0x00000100 /* Receive Enable */
126
Geert Uytterhoeven2e2b3682014-06-20 12:16:16 +0200127/* FCTR */
128#define FCTR_TFWM_MASK 0xe0000000 /* Transmit FIFO Watermark */
129#define FCTR_TFWM_64 0x00000000 /* Transfer Request when 64 empty stages */
130#define FCTR_TFWM_32 0x20000000 /* Transfer Request when 32 empty stages */
131#define FCTR_TFWM_24 0x40000000 /* Transfer Request when 24 empty stages */
132#define FCTR_TFWM_16 0x60000000 /* Transfer Request when 16 empty stages */
133#define FCTR_TFWM_12 0x80000000 /* Transfer Request when 12 empty stages */
134#define FCTR_TFWM_8 0xa0000000 /* Transfer Request when 8 empty stages */
135#define FCTR_TFWM_4 0xc0000000 /* Transfer Request when 4 empty stages */
136#define FCTR_TFWM_1 0xe0000000 /* Transfer Request when 1 empty stage */
137#define FCTR_TFUA_MASK 0x07f00000 /* Transmit FIFO Usable Area */
138#define FCTR_TFUA_SHIFT 20
139#define FCTR_TFUA(i) ((i) << FCTR_TFUA_SHIFT)
140#define FCTR_RFWM_MASK 0x0000e000 /* Receive FIFO Watermark */
141#define FCTR_RFWM_1 0x00000000 /* Transfer Request when 1 valid stages */
142#define FCTR_RFWM_4 0x00002000 /* Transfer Request when 4 valid stages */
143#define FCTR_RFWM_8 0x00004000 /* Transfer Request when 8 valid stages */
144#define FCTR_RFWM_16 0x00006000 /* Transfer Request when 16 valid stages */
145#define FCTR_RFWM_32 0x00008000 /* Transfer Request when 32 valid stages */
146#define FCTR_RFWM_64 0x0000a000 /* Transfer Request when 64 valid stages */
147#define FCTR_RFWM_128 0x0000c000 /* Transfer Request when 128 valid stages */
148#define FCTR_RFWM_256 0x0000e000 /* Transfer Request when 256 valid stages */
149#define FCTR_RFUA_MASK 0x00001ff0 /* Receive FIFO Usable Area (0x40 = full) */
150#define FCTR_RFUA_SHIFT 4
151#define FCTR_RFUA(i) ((i) << FCTR_RFUA_SHIFT)
152
153/* STR */
154#define STR_TFEMP 0x20000000 /* Transmit FIFO Empty */
155#define STR_TDREQ 0x10000000 /* Transmit Data Transfer Request */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100156#define STR_TEOF 0x00800000 /* Frame Transmission End */
Geert Uytterhoeven2e2b3682014-06-20 12:16:16 +0200157#define STR_TFSERR 0x00200000 /* Transmit Frame Synchronization Error */
158#define STR_TFOVF 0x00100000 /* Transmit FIFO Overflow */
159#define STR_TFUDF 0x00080000 /* Transmit FIFO Underflow */
160#define STR_RFFUL 0x00002000 /* Receive FIFO Full */
161#define STR_RDREQ 0x00001000 /* Receive Data Transfer Request */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100162#define STR_REOF 0x00000080 /* Frame Reception End */
Geert Uytterhoeven2e2b3682014-06-20 12:16:16 +0200163#define STR_RFSERR 0x00000020 /* Receive Frame Synchronization Error */
164#define STR_RFUDF 0x00000010 /* Receive FIFO Underflow */
165#define STR_RFOVF 0x00000008 /* Receive FIFO Overflow */
166
167/* IER */
168#define IER_TDMAE 0x80000000 /* Transmit Data DMA Transfer Req. Enable */
169#define IER_TFEMPE 0x20000000 /* Transmit FIFO Empty Enable */
170#define IER_TDREQE 0x10000000 /* Transmit Data Transfer Request Enable */
171#define IER_TEOFE 0x00800000 /* Frame Transmission End Enable */
172#define IER_TFSERRE 0x00200000 /* Transmit Frame Sync Error Enable */
173#define IER_TFOVFE 0x00100000 /* Transmit FIFO Overflow Enable */
174#define IER_TFUDFE 0x00080000 /* Transmit FIFO Underflow Enable */
175#define IER_RDMAE 0x00008000 /* Receive Data DMA Transfer Req. Enable */
176#define IER_RFFULE 0x00002000 /* Receive FIFO Full Enable */
177#define IER_RDREQE 0x00001000 /* Receive Data Transfer Request Enable */
178#define IER_REOFE 0x00000080 /* Frame Reception End Enable */
179#define IER_RFSERRE 0x00000020 /* Receive Frame Sync Error Enable */
180#define IER_RFUDFE 0x00000010 /* Receive FIFO Underflow Enable */
181#define IER_RFOVFE 0x00000008 /* Receive FIFO Overflow Enable */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100182
Magnus Damm8051eff2009-11-26 11:10:05 +0000183
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100184static u32 sh_msiof_read(struct sh_msiof_spi_priv *p, int reg_offs)
Magnus Damm8051eff2009-11-26 11:10:05 +0000185{
186 switch (reg_offs) {
187 case TSCR:
188 case RSCR:
189 return ioread16(p->mapbase + reg_offs);
190 default:
191 return ioread32(p->mapbase + reg_offs);
192 }
193}
194
195static void sh_msiof_write(struct sh_msiof_spi_priv *p, int reg_offs,
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100196 u32 value)
Magnus Damm8051eff2009-11-26 11:10:05 +0000197{
198 switch (reg_offs) {
199 case TSCR:
200 case RSCR:
201 iowrite16(value, p->mapbase + reg_offs);
202 break;
203 default:
204 iowrite32(value, p->mapbase + reg_offs);
205 break;
206 }
207}
208
209static int sh_msiof_modify_ctr_wait(struct sh_msiof_spi_priv *p,
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100210 u32 clr, u32 set)
Magnus Damm8051eff2009-11-26 11:10:05 +0000211{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100212 u32 mask = clr | set;
213 u32 data;
Magnus Damm8051eff2009-11-26 11:10:05 +0000214 int k;
215
216 data = sh_msiof_read(p, CTR);
217 data &= ~clr;
218 data |= set;
219 sh_msiof_write(p, CTR, data);
220
221 for (k = 100; k > 0; k--) {
222 if ((sh_msiof_read(p, CTR) & mask) == set)
223 break;
224
225 udelay(10);
226 }
227
228 return k > 0 ? 0 : -ETIMEDOUT;
229}
230
231static irqreturn_t sh_msiof_spi_irq(int irq, void *data)
232{
233 struct sh_msiof_spi_priv *p = data;
234
235 /* just disable the interrupt and wake up */
236 sh_msiof_write(p, IER, 0);
237 complete(&p->done);
238
239 return IRQ_HANDLED;
240}
241
242static struct {
243 unsigned short div;
244 unsigned short scr;
245} const sh_msiof_spi_clk_table[] = {
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100246 { 1, SCR_BRPS( 1) | SCR_BRDV_DIV_1 },
247 { 2, SCR_BRPS( 1) | SCR_BRDV_DIV_2 },
248 { 4, SCR_BRPS( 1) | SCR_BRDV_DIV_4 },
249 { 8, SCR_BRPS( 1) | SCR_BRDV_DIV_8 },
250 { 16, SCR_BRPS( 1) | SCR_BRDV_DIV_16 },
251 { 32, SCR_BRPS( 1) | SCR_BRDV_DIV_32 },
252 { 64, SCR_BRPS(32) | SCR_BRDV_DIV_2 },
253 { 128, SCR_BRPS(32) | SCR_BRDV_DIV_4 },
254 { 256, SCR_BRPS(32) | SCR_BRDV_DIV_8 },
255 { 512, SCR_BRPS(32) | SCR_BRDV_DIV_16 },
256 { 1024, SCR_BRPS(32) | SCR_BRDV_DIV_32 },
Magnus Damm8051eff2009-11-26 11:10:05 +0000257};
258
259static void sh_msiof_spi_set_clk_regs(struct sh_msiof_spi_priv *p,
Geert Uytterhoeven6a85fc52014-02-20 15:43:02 +0100260 unsigned long parent_rate, u32 spi_hz)
Magnus Damm8051eff2009-11-26 11:10:05 +0000261{
262 unsigned long div = 1024;
263 size_t k;
264
265 if (!WARN_ON(!spi_hz || !parent_rate))
Takashi Yoshiie4d313f2013-12-02 03:19:13 +0900266 div = DIV_ROUND_UP(parent_rate, spi_hz);
Magnus Damm8051eff2009-11-26 11:10:05 +0000267
268 /* TODO: make more fine grained */
269
270 for (k = 0; k < ARRAY_SIZE(sh_msiof_spi_clk_table); k++) {
271 if (sh_msiof_spi_clk_table[k].div >= div)
272 break;
273 }
274
275 k = min_t(int, k, ARRAY_SIZE(sh_msiof_spi_clk_table) - 1);
276
277 sh_msiof_write(p, TSCR, sh_msiof_spi_clk_table[k].scr);
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100278 if (!(p->chipdata->master_flags & SPI_MASTER_MUST_TX))
279 sh_msiof_write(p, RSCR, sh_msiof_spi_clk_table[k].scr);
Magnus Damm8051eff2009-11-26 11:10:05 +0000280}
281
282static void sh_msiof_spi_set_pin_regs(struct sh_msiof_spi_priv *p,
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100283 u32 cpol, u32 cpha,
Takashi Yoshii50a77992013-12-02 03:19:15 +0900284 u32 tx_hi_z, u32 lsb_first, u32 cs_high)
Magnus Damm8051eff2009-11-26 11:10:05 +0000285{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100286 u32 tmp;
Magnus Damm8051eff2009-11-26 11:10:05 +0000287 int edge;
288
289 /*
Markus Pietreke8708ef2010-02-02 11:29:15 +0900290 * CPOL CPHA TSCKIZ RSCKIZ TEDG REDG
291 * 0 0 10 10 1 1
292 * 0 1 10 10 0 0
293 * 1 0 11 11 0 0
294 * 1 1 11 11 1 1
Magnus Damm8051eff2009-11-26 11:10:05 +0000295 */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100296 tmp = MDR1_SYNCMD_SPI | 1 << MDR1_FLD_SHIFT | MDR1_XXSTP;
297 tmp |= !cs_high << MDR1_SYNCAC_SHIFT;
298 tmp |= lsb_first << MDR1_BITLSB_SHIFT;
299 sh_msiof_write(p, TMDR1, tmp | MDR1_TRMD | TMDR1_PCON);
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100300 if (p->chipdata->master_flags & SPI_MASTER_MUST_TX) {
301 /* These bits are reserved if RX needs TX */
302 tmp &= ~0x0000ffff;
303 }
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100304 sh_msiof_write(p, RMDR1, tmp);
Magnus Damm8051eff2009-11-26 11:10:05 +0000305
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100306 tmp = 0;
307 tmp |= CTR_TSCKIZ_SCK | cpol << CTR_TSCKIZ_POL_SHIFT;
308 tmp |= CTR_RSCKIZ_SCK | cpol << CTR_RSCKIZ_POL_SHIFT;
Magnus Damm8051eff2009-11-26 11:10:05 +0000309
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100310 edge = cpol ^ !cpha;
Magnus Damm8051eff2009-11-26 11:10:05 +0000311
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100312 tmp |= edge << CTR_TEDG_SHIFT;
313 tmp |= edge << CTR_REDG_SHIFT;
314 tmp |= tx_hi_z ? CTR_TXDIZ_HIZ : CTR_TXDIZ_LOW;
Magnus Damm8051eff2009-11-26 11:10:05 +0000315 sh_msiof_write(p, CTR, tmp);
316}
317
318static void sh_msiof_spi_set_mode_regs(struct sh_msiof_spi_priv *p,
319 const void *tx_buf, void *rx_buf,
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100320 u32 bits, u32 words)
Magnus Damm8051eff2009-11-26 11:10:05 +0000321{
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100322 u32 dr2 = MDR2_BITLEN1(bits) | MDR2_WDLEN1(words);
Magnus Damm8051eff2009-11-26 11:10:05 +0000323
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100324 if (tx_buf || (p->chipdata->master_flags & SPI_MASTER_MUST_TX))
Magnus Damm8051eff2009-11-26 11:10:05 +0000325 sh_msiof_write(p, TMDR2, dr2);
326 else
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100327 sh_msiof_write(p, TMDR2, dr2 | MDR2_GRPMASK1);
Magnus Damm8051eff2009-11-26 11:10:05 +0000328
329 if (rx_buf)
330 sh_msiof_write(p, RMDR2, dr2);
Magnus Damm8051eff2009-11-26 11:10:05 +0000331}
332
333static void sh_msiof_reset_str(struct sh_msiof_spi_priv *p)
334{
335 sh_msiof_write(p, STR, sh_msiof_read(p, STR));
336}
337
338static void sh_msiof_spi_write_fifo_8(struct sh_msiof_spi_priv *p,
339 const void *tx_buf, int words, int fs)
340{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100341 const u8 *buf_8 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000342 int k;
343
344 for (k = 0; k < words; k++)
345 sh_msiof_write(p, TFDR, buf_8[k] << fs);
346}
347
348static void sh_msiof_spi_write_fifo_16(struct sh_msiof_spi_priv *p,
349 const void *tx_buf, int words, int fs)
350{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100351 const u16 *buf_16 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000352 int k;
353
354 for (k = 0; k < words; k++)
355 sh_msiof_write(p, TFDR, buf_16[k] << fs);
356}
357
358static void sh_msiof_spi_write_fifo_16u(struct sh_msiof_spi_priv *p,
359 const void *tx_buf, int words, int fs)
360{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100361 const u16 *buf_16 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000362 int k;
363
364 for (k = 0; k < words; k++)
365 sh_msiof_write(p, TFDR, get_unaligned(&buf_16[k]) << fs);
366}
367
368static void sh_msiof_spi_write_fifo_32(struct sh_msiof_spi_priv *p,
369 const void *tx_buf, int words, int fs)
370{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100371 const u32 *buf_32 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000372 int k;
373
374 for (k = 0; k < words; k++)
375 sh_msiof_write(p, TFDR, buf_32[k] << fs);
376}
377
378static void sh_msiof_spi_write_fifo_32u(struct sh_msiof_spi_priv *p,
379 const void *tx_buf, int words, int fs)
380{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100381 const u32 *buf_32 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000382 int k;
383
384 for (k = 0; k < words; k++)
385 sh_msiof_write(p, TFDR, get_unaligned(&buf_32[k]) << fs);
386}
387
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100388static void sh_msiof_spi_write_fifo_s32(struct sh_msiof_spi_priv *p,
389 const void *tx_buf, int words, int fs)
390{
391 const u32 *buf_32 = tx_buf;
392 int k;
393
394 for (k = 0; k < words; k++)
395 sh_msiof_write(p, TFDR, swab32(buf_32[k] << fs));
396}
397
398static void sh_msiof_spi_write_fifo_s32u(struct sh_msiof_spi_priv *p,
399 const void *tx_buf, int words, int fs)
400{
401 const u32 *buf_32 = tx_buf;
402 int k;
403
404 for (k = 0; k < words; k++)
405 sh_msiof_write(p, TFDR, swab32(get_unaligned(&buf_32[k]) << fs));
406}
407
Magnus Damm8051eff2009-11-26 11:10:05 +0000408static void sh_msiof_spi_read_fifo_8(struct sh_msiof_spi_priv *p,
409 void *rx_buf, int words, int fs)
410{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100411 u8 *buf_8 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000412 int k;
413
414 for (k = 0; k < words; k++)
415 buf_8[k] = sh_msiof_read(p, RFDR) >> fs;
416}
417
418static void sh_msiof_spi_read_fifo_16(struct sh_msiof_spi_priv *p,
419 void *rx_buf, int words, int fs)
420{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100421 u16 *buf_16 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000422 int k;
423
424 for (k = 0; k < words; k++)
425 buf_16[k] = sh_msiof_read(p, RFDR) >> fs;
426}
427
428static void sh_msiof_spi_read_fifo_16u(struct sh_msiof_spi_priv *p,
429 void *rx_buf, int words, int fs)
430{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100431 u16 *buf_16 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000432 int k;
433
434 for (k = 0; k < words; k++)
435 put_unaligned(sh_msiof_read(p, RFDR) >> fs, &buf_16[k]);
436}
437
438static void sh_msiof_spi_read_fifo_32(struct sh_msiof_spi_priv *p,
439 void *rx_buf, int words, int fs)
440{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100441 u32 *buf_32 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000442 int k;
443
444 for (k = 0; k < words; k++)
445 buf_32[k] = sh_msiof_read(p, RFDR) >> fs;
446}
447
448static void sh_msiof_spi_read_fifo_32u(struct sh_msiof_spi_priv *p,
449 void *rx_buf, int words, int fs)
450{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100451 u32 *buf_32 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000452 int k;
453
454 for (k = 0; k < words; k++)
455 put_unaligned(sh_msiof_read(p, RFDR) >> fs, &buf_32[k]);
456}
457
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100458static void sh_msiof_spi_read_fifo_s32(struct sh_msiof_spi_priv *p,
459 void *rx_buf, int words, int fs)
460{
461 u32 *buf_32 = rx_buf;
462 int k;
463
464 for (k = 0; k < words; k++)
465 buf_32[k] = swab32(sh_msiof_read(p, RFDR) >> fs);
466}
467
468static void sh_msiof_spi_read_fifo_s32u(struct sh_msiof_spi_priv *p,
469 void *rx_buf, int words, int fs)
470{
471 u32 *buf_32 = rx_buf;
472 int k;
473
474 for (k = 0; k < words; k++)
475 put_unaligned(swab32(sh_msiof_read(p, RFDR) >> fs), &buf_32[k]);
476}
477
Geert Uytterhoeven8d195342014-02-20 15:43:04 +0100478static int sh_msiof_spi_setup(struct spi_device *spi)
Magnus Damm8051eff2009-11-26 11:10:05 +0000479{
Geert Uytterhoeven8d195342014-02-20 15:43:04 +0100480 struct device_node *np = spi->master->dev.of_node;
Magnus Damm8051eff2009-11-26 11:10:05 +0000481 struct sh_msiof_spi_priv *p = spi_master_get_devdata(spi->master);
Magnus Damm8051eff2009-11-26 11:10:05 +0000482
Geert Uytterhoeven8d195342014-02-20 15:43:04 +0100483 if (!np) {
484 /*
485 * Use spi->controller_data for CS (same strategy as spi_gpio),
486 * if any. otherwise let HW control CS
487 */
488 spi->cs_gpio = (uintptr_t)spi->controller_data;
Magnus Damm8051eff2009-11-26 11:10:05 +0000489 }
490
Geert Uytterhoevenc833ff72014-02-25 11:21:11 +0100491 /* Configure pins before deasserting CS */
492 sh_msiof_spi_set_pin_regs(p, !!(spi->mode & SPI_CPOL),
493 !!(spi->mode & SPI_CPHA),
494 !!(spi->mode & SPI_3WIRE),
495 !!(spi->mode & SPI_LSB_FIRST),
496 !!(spi->mode & SPI_CS_HIGH));
Magnus Damm8051eff2009-11-26 11:10:05 +0000497
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +0100498 if (spi->cs_gpio >= 0)
499 gpio_set_value(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
500
501 return 0;
Geert Uytterhoeven8d195342014-02-20 15:43:04 +0100502}
503
Geert Uytterhoevenc833ff72014-02-25 11:21:11 +0100504static int sh_msiof_prepare_message(struct spi_master *master,
505 struct spi_message *msg)
506{
507 struct sh_msiof_spi_priv *p = spi_master_get_devdata(master);
508 const struct spi_device *spi = msg->spi;
509
Geert Uytterhoevenc833ff72014-02-25 11:21:11 +0100510 /* Configure pins before asserting CS */
511 sh_msiof_spi_set_pin_regs(p, !!(spi->mode & SPI_CPOL),
512 !!(spi->mode & SPI_CPHA),
513 !!(spi->mode & SPI_3WIRE),
514 !!(spi->mode & SPI_LSB_FIRST),
515 !!(spi->mode & SPI_CS_HIGH));
516 return 0;
Magnus Damm8051eff2009-11-26 11:10:05 +0000517}
518
Geert Uytterhoeven76c02e72014-06-20 12:16:17 +0200519static int sh_msiof_spi_start(struct sh_msiof_spi_priv *p, void *rx_buf)
520{
521 int ret;
522
523 /* setup clock and rx/tx signals */
524 ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TSCKE);
525 if (rx_buf && !ret)
526 ret = sh_msiof_modify_ctr_wait(p, 0, CTR_RXE);
527 if (!ret)
528 ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TXE);
529
530 /* start by setting frame bit */
531 if (!ret)
532 ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TFSE);
533
534 return ret;
535}
536
537static int sh_msiof_spi_stop(struct sh_msiof_spi_priv *p, void *rx_buf)
538{
539 int ret;
540
541 /* shut down frame, rx/tx and clock signals */
542 ret = sh_msiof_modify_ctr_wait(p, CTR_TFSE, 0);
543 if (!ret)
544 ret = sh_msiof_modify_ctr_wait(p, CTR_TXE, 0);
545 if (rx_buf && !ret)
546 ret = sh_msiof_modify_ctr_wait(p, CTR_RXE, 0);
547 if (!ret)
548 ret = sh_msiof_modify_ctr_wait(p, CTR_TSCKE, 0);
549
550 return ret;
551}
552
Magnus Damm8051eff2009-11-26 11:10:05 +0000553static int sh_msiof_spi_txrx_once(struct sh_msiof_spi_priv *p,
554 void (*tx_fifo)(struct sh_msiof_spi_priv *,
555 const void *, int, int),
556 void (*rx_fifo)(struct sh_msiof_spi_priv *,
557 void *, int, int),
558 const void *tx_buf, void *rx_buf,
559 int words, int bits)
560{
561 int fifo_shift;
562 int ret;
563
564 /* limit maximum word transfer to rx/tx fifo size */
565 if (tx_buf)
566 words = min_t(int, words, p->tx_fifo_size);
567 if (rx_buf)
568 words = min_t(int, words, p->rx_fifo_size);
569
570 /* the fifo contents need shifting */
571 fifo_shift = 32 - bits;
572
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200573 /* default FIFO watermarks for PIO */
574 sh_msiof_write(p, FCTR, 0);
575
Magnus Damm8051eff2009-11-26 11:10:05 +0000576 /* setup msiof transfer mode registers */
577 sh_msiof_spi_set_mode_regs(p, tx_buf, rx_buf, bits, words);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200578 sh_msiof_write(p, IER, IER_TEOFE | IER_REOFE);
Magnus Damm8051eff2009-11-26 11:10:05 +0000579
580 /* write tx fifo */
581 if (tx_buf)
582 tx_fifo(p, tx_buf, words, fifo_shift);
583
Wolfram Sang16735d02013-11-14 14:32:02 -0800584 reinit_completion(&p->done);
Geert Uytterhoeven76c02e72014-06-20 12:16:17 +0200585
586 ret = sh_msiof_spi_start(p, rx_buf);
Magnus Damm8051eff2009-11-26 11:10:05 +0000587 if (ret) {
588 dev_err(&p->pdev->dev, "failed to start hardware\n");
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200589 goto stop_ier;
Magnus Damm8051eff2009-11-26 11:10:05 +0000590 }
591
592 /* wait for tx fifo to be emptied / rx fifo to be filled */
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200593 ret = wait_for_completion_timeout(&p->done, HZ);
594 if (!ret) {
595 dev_err(&p->pdev->dev, "PIO timeout\n");
596 ret = -ETIMEDOUT;
597 goto stop_reset;
598 }
Magnus Damm8051eff2009-11-26 11:10:05 +0000599
600 /* read rx fifo */
601 if (rx_buf)
602 rx_fifo(p, rx_buf, words, fifo_shift);
603
604 /* clear status bits */
605 sh_msiof_reset_str(p);
606
Geert Uytterhoeven76c02e72014-06-20 12:16:17 +0200607 ret = sh_msiof_spi_stop(p, rx_buf);
Magnus Damm8051eff2009-11-26 11:10:05 +0000608 if (ret) {
609 dev_err(&p->pdev->dev, "failed to shut down hardware\n");
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200610 return ret;
Magnus Damm8051eff2009-11-26 11:10:05 +0000611 }
612
613 return words;
614
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200615stop_reset:
616 sh_msiof_reset_str(p);
617 sh_msiof_spi_stop(p, rx_buf);
618stop_ier:
Magnus Damm8051eff2009-11-26 11:10:05 +0000619 sh_msiof_write(p, IER, 0);
620 return ret;
621}
622
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200623static void sh_msiof_dma_complete(void *arg)
624{
625 struct sh_msiof_spi_priv *p = arg;
626
627 sh_msiof_write(p, IER, 0);
628 complete(&p->done);
629}
630
631static int sh_msiof_dma_once(struct sh_msiof_spi_priv *p, const void *tx,
632 void *rx, unsigned int len)
633{
634 u32 ier_bits = 0;
635 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
636 dma_cookie_t cookie;
637 int ret;
638
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200639 if (tx) {
640 ier_bits |= IER_TDREQE | IER_TDMAE;
641 dma_sync_single_for_device(&p->pdev->dev, p->tx_dma_addr, len,
642 DMA_TO_DEVICE);
643 desc_tx = dmaengine_prep_slave_single(p->master->dma_tx,
644 p->tx_dma_addr, len, DMA_TO_DEVICE,
645 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
646 if (!desc_tx)
Geert Uytterhoeven279d2372014-07-09 12:26:23 +0200647 return -EAGAIN;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200648 }
649
650 if (rx) {
651 ier_bits |= IER_RDREQE | IER_RDMAE;
652 desc_rx = dmaengine_prep_slave_single(p->master->dma_rx,
653 p->rx_dma_addr, len, DMA_FROM_DEVICE,
654 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
655 if (!desc_rx)
Geert Uytterhoeven279d2372014-07-09 12:26:23 +0200656 return -EAGAIN;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200657 }
Geert Uytterhoeven279d2372014-07-09 12:26:23 +0200658
659 /* 1 stage FIFO watermarks for DMA */
660 sh_msiof_write(p, FCTR, FCTR_TFWM_1 | FCTR_RFWM_1);
661
662 /* setup msiof transfer mode registers (32-bit words) */
663 sh_msiof_spi_set_mode_regs(p, tx, rx, 32, len / 4);
664
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200665 sh_msiof_write(p, IER, ier_bits);
666
667 reinit_completion(&p->done);
668
669 if (rx) {
670 desc_rx->callback = sh_msiof_dma_complete;
671 desc_rx->callback_param = p;
672 cookie = dmaengine_submit(desc_rx);
673 if (dma_submit_error(cookie)) {
674 ret = cookie;
675 goto stop_ier;
676 }
677 dma_async_issue_pending(p->master->dma_rx);
678 }
679
680 if (tx) {
681 if (rx) {
682 /* No callback */
683 desc_tx->callback = NULL;
684 } else {
685 desc_tx->callback = sh_msiof_dma_complete;
686 desc_tx->callback_param = p;
687 }
688 cookie = dmaengine_submit(desc_tx);
689 if (dma_submit_error(cookie)) {
690 ret = cookie;
691 goto stop_rx;
692 }
693 dma_async_issue_pending(p->master->dma_tx);
694 }
695
696 ret = sh_msiof_spi_start(p, rx);
697 if (ret) {
698 dev_err(&p->pdev->dev, "failed to start hardware\n");
699 goto stop_tx;
700 }
701
702 /* wait for tx fifo to be emptied / rx fifo to be filled */
703 ret = wait_for_completion_timeout(&p->done, HZ);
704 if (!ret) {
705 dev_err(&p->pdev->dev, "DMA timeout\n");
706 ret = -ETIMEDOUT;
707 goto stop_reset;
708 }
709
710 /* clear status bits */
711 sh_msiof_reset_str(p);
712
713 ret = sh_msiof_spi_stop(p, rx);
714 if (ret) {
715 dev_err(&p->pdev->dev, "failed to shut down hardware\n");
716 return ret;
717 }
718
719 if (rx)
720 dma_sync_single_for_cpu(&p->pdev->dev, p->rx_dma_addr, len,
721 DMA_FROM_DEVICE);
722
723 return 0;
724
725stop_reset:
726 sh_msiof_reset_str(p);
727 sh_msiof_spi_stop(p, rx);
728stop_tx:
729 if (tx)
730 dmaengine_terminate_all(p->master->dma_tx);
731stop_rx:
732 if (rx)
733 dmaengine_terminate_all(p->master->dma_rx);
734stop_ier:
735 sh_msiof_write(p, IER, 0);
736 return ret;
737}
738
739static void copy_bswap32(u32 *dst, const u32 *src, unsigned int words)
740{
741 /* src or dst can be unaligned, but not both */
742 if ((unsigned long)src & 3) {
743 while (words--) {
744 *dst++ = swab32(get_unaligned(src));
745 src++;
746 }
747 } else if ((unsigned long)dst & 3) {
748 while (words--) {
749 put_unaligned(swab32(*src++), dst);
750 dst++;
751 }
752 } else {
753 while (words--)
754 *dst++ = swab32(*src++);
755 }
756}
757
758static void copy_wswap32(u32 *dst, const u32 *src, unsigned int words)
759{
760 /* src or dst can be unaligned, but not both */
761 if ((unsigned long)src & 3) {
762 while (words--) {
763 *dst++ = swahw32(get_unaligned(src));
764 src++;
765 }
766 } else if ((unsigned long)dst & 3) {
767 while (words--) {
768 put_unaligned(swahw32(*src++), dst);
769 dst++;
770 }
771 } else {
772 while (words--)
773 *dst++ = swahw32(*src++);
774 }
775}
776
777static void copy_plain32(u32 *dst, const u32 *src, unsigned int words)
778{
779 memcpy(dst, src, words * 4);
780}
781
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +0100782static int sh_msiof_transfer_one(struct spi_master *master,
783 struct spi_device *spi,
784 struct spi_transfer *t)
Magnus Damm8051eff2009-11-26 11:10:05 +0000785{
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +0100786 struct sh_msiof_spi_priv *p = spi_master_get_devdata(master);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200787 void (*copy32)(u32 *, const u32 *, unsigned int);
Magnus Damm8051eff2009-11-26 11:10:05 +0000788 void (*tx_fifo)(struct sh_msiof_spi_priv *, const void *, int, int);
789 void (*rx_fifo)(struct sh_msiof_spi_priv *, void *, int, int);
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200790 const void *tx_buf = t->tx_buf;
791 void *rx_buf = t->rx_buf;
792 unsigned int len = t->len;
793 unsigned int bits = t->bits_per_word;
794 unsigned int bytes_per_word;
795 unsigned int words;
Magnus Damm8051eff2009-11-26 11:10:05 +0000796 int n;
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100797 bool swab;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200798 int ret;
Magnus Damm8051eff2009-11-26 11:10:05 +0000799
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200800 /* setup clocks (clock already enabled in chipselect()) */
801 sh_msiof_spi_set_clk_regs(p, clk_get_rate(p->clk), t->speed_hz);
802
803 while (master->dma_tx && len > 15) {
804 /*
805 * DMA supports 32-bit words only, hence pack 8-bit and 16-bit
806 * words, with byte resp. word swapping.
807 */
808 unsigned int l = min(len, MAX_WDLEN * 4);
809
810 if (bits <= 8) {
811 if (l & 3)
812 break;
813 copy32 = copy_bswap32;
814 } else if (bits <= 16) {
815 if (l & 1)
816 break;
817 copy32 = copy_wswap32;
818 } else {
819 copy32 = copy_plain32;
820 }
821
822 if (tx_buf)
823 copy32(p->tx_dma_page, tx_buf, l / 4);
824
825 ret = sh_msiof_dma_once(p, tx_buf, rx_buf, l);
Geert Uytterhoeven279d2372014-07-09 12:26:23 +0200826 if (ret == -EAGAIN) {
827 pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
828 dev_driver_string(&p->pdev->dev),
829 dev_name(&p->pdev->dev));
830 break;
831 }
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200832 if (ret)
833 return ret;
834
835 if (rx_buf) {
836 copy32(rx_buf, p->rx_dma_page, l / 4);
837 rx_buf += l;
838 }
839 if (tx_buf)
840 tx_buf += l;
841
842 len -= l;
843 if (!len)
844 return 0;
845 }
Magnus Damm8051eff2009-11-26 11:10:05 +0000846
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200847 if (bits <= 8 && len > 15 && !(len & 3)) {
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100848 bits = 32;
849 swab = true;
850 } else {
851 swab = false;
852 }
853
Magnus Damm8051eff2009-11-26 11:10:05 +0000854 /* setup bytes per word and fifo read/write functions */
855 if (bits <= 8) {
856 bytes_per_word = 1;
857 tx_fifo = sh_msiof_spi_write_fifo_8;
858 rx_fifo = sh_msiof_spi_read_fifo_8;
859 } else if (bits <= 16) {
860 bytes_per_word = 2;
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200861 if ((unsigned long)tx_buf & 0x01)
Magnus Damm8051eff2009-11-26 11:10:05 +0000862 tx_fifo = sh_msiof_spi_write_fifo_16u;
863 else
864 tx_fifo = sh_msiof_spi_write_fifo_16;
865
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200866 if ((unsigned long)rx_buf & 0x01)
Magnus Damm8051eff2009-11-26 11:10:05 +0000867 rx_fifo = sh_msiof_spi_read_fifo_16u;
868 else
869 rx_fifo = sh_msiof_spi_read_fifo_16;
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100870 } else if (swab) {
871 bytes_per_word = 4;
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200872 if ((unsigned long)tx_buf & 0x03)
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100873 tx_fifo = sh_msiof_spi_write_fifo_s32u;
874 else
875 tx_fifo = sh_msiof_spi_write_fifo_s32;
876
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200877 if ((unsigned long)rx_buf & 0x03)
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100878 rx_fifo = sh_msiof_spi_read_fifo_s32u;
879 else
880 rx_fifo = sh_msiof_spi_read_fifo_s32;
Magnus Damm8051eff2009-11-26 11:10:05 +0000881 } else {
882 bytes_per_word = 4;
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200883 if ((unsigned long)tx_buf & 0x03)
Magnus Damm8051eff2009-11-26 11:10:05 +0000884 tx_fifo = sh_msiof_spi_write_fifo_32u;
885 else
886 tx_fifo = sh_msiof_spi_write_fifo_32;
887
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200888 if ((unsigned long)rx_buf & 0x03)
Magnus Damm8051eff2009-11-26 11:10:05 +0000889 rx_fifo = sh_msiof_spi_read_fifo_32u;
890 else
891 rx_fifo = sh_msiof_spi_read_fifo_32;
892 }
893
Magnus Damm8051eff2009-11-26 11:10:05 +0000894 /* transfer in fifo sized chunks */
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200895 words = len / bytes_per_word;
Magnus Damm8051eff2009-11-26 11:10:05 +0000896
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200897 while (words > 0) {
898 n = sh_msiof_spi_txrx_once(p, tx_fifo, rx_fifo, tx_buf, rx_buf,
Magnus Damm8051eff2009-11-26 11:10:05 +0000899 words, bits);
900 if (n < 0)
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200901 return n;
Magnus Damm8051eff2009-11-26 11:10:05 +0000902
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200903 if (tx_buf)
904 tx_buf += n * bytes_per_word;
905 if (rx_buf)
906 rx_buf += n * bytes_per_word;
Magnus Damm8051eff2009-11-26 11:10:05 +0000907 words -= n;
908 }
909
Magnus Damm8051eff2009-11-26 11:10:05 +0000910 return 0;
911}
912
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +0100913static const struct sh_msiof_chipdata sh_data = {
914 .tx_fifo_size = 64,
915 .rx_fifo_size = 64,
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100916 .master_flags = 0,
917};
918
919static const struct sh_msiof_chipdata r8a779x_data = {
920 .tx_fifo_size = 64,
921 .rx_fifo_size = 256,
922 .master_flags = SPI_MASTER_MUST_TX,
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +0100923};
924
925static const struct of_device_id sh_msiof_match[] = {
926 { .compatible = "renesas,sh-msiof", .data = &sh_data },
927 { .compatible = "renesas,sh-mobile-msiof", .data = &sh_data },
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100928 { .compatible = "renesas,msiof-r8a7790", .data = &r8a779x_data },
929 { .compatible = "renesas,msiof-r8a7791", .data = &r8a779x_data },
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +0100930 {},
931};
932MODULE_DEVICE_TABLE(of, sh_msiof_match);
933
Bastian Hechtcf9c86e2012-12-12 12:54:48 +0100934#ifdef CONFIG_OF
935static struct sh_msiof_spi_info *sh_msiof_spi_parse_dt(struct device *dev)
936{
937 struct sh_msiof_spi_info *info;
938 struct device_node *np = dev->of_node;
Geert Uytterhoeven32d3b2d2014-02-25 11:21:08 +0100939 u32 num_cs = 1;
Bastian Hechtcf9c86e2012-12-12 12:54:48 +0100940
941 info = devm_kzalloc(dev, sizeof(struct sh_msiof_spi_info), GFP_KERNEL);
Jingoo Han1e8231b2014-04-29 17:21:25 +0900942 if (!info)
Bastian Hechtcf9c86e2012-12-12 12:54:48 +0100943 return NULL;
Bastian Hechtcf9c86e2012-12-12 12:54:48 +0100944
945 /* Parse the MSIOF properties */
946 of_property_read_u32(np, "num-cs", &num_cs);
947 of_property_read_u32(np, "renesas,tx-fifo-size",
948 &info->tx_fifo_override);
949 of_property_read_u32(np, "renesas,rx-fifo-size",
950 &info->rx_fifo_override);
951
952 info->num_chipselect = num_cs;
953
954 return info;
955}
956#else
957static struct sh_msiof_spi_info *sh_msiof_spi_parse_dt(struct device *dev)
958{
959 return NULL;
960}
961#endif
962
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200963static struct dma_chan *sh_msiof_request_dma_chan(struct device *dev,
964 enum dma_transfer_direction dir, unsigned int id, dma_addr_t port_addr)
965{
966 dma_cap_mask_t mask;
967 struct dma_chan *chan;
968 struct dma_slave_config cfg;
969 int ret;
970
971 dma_cap_zero(mask);
972 dma_cap_set(DMA_SLAVE, mask);
973
974 chan = dma_request_channel(mask, shdma_chan_filter,
975 (void *)(unsigned long)id);
976 if (!chan) {
977 dev_warn(dev, "dma_request_channel failed\n");
978 return NULL;
979 }
980
981 memset(&cfg, 0, sizeof(cfg));
982 cfg.slave_id = id;
983 cfg.direction = dir;
984 if (dir == DMA_MEM_TO_DEV)
985 cfg.dst_addr = port_addr;
986 else
987 cfg.src_addr = port_addr;
988
989 ret = dmaengine_slave_config(chan, &cfg);
990 if (ret) {
991 dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
992 dma_release_channel(chan);
993 return NULL;
994 }
995
996 return chan;
997}
998
999static int sh_msiof_request_dma(struct sh_msiof_spi_priv *p)
1000{
1001 struct platform_device *pdev = p->pdev;
1002 struct device *dev = &pdev->dev;
1003 const struct sh_msiof_spi_info *info = dev_get_platdata(dev);
1004 const struct resource *res;
1005 struct spi_master *master;
1006
1007 if (!info || !info->dma_tx_id || !info->dma_rx_id)
1008 return 0; /* The driver assumes no error */
1009
1010 /* The DMA engine uses the second register set, if present */
1011 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1012 if (!res)
1013 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1014
1015 master = p->master;
1016 master->dma_tx = sh_msiof_request_dma_chan(dev, DMA_MEM_TO_DEV,
1017 info->dma_tx_id,
1018 res->start + TFDR);
1019 if (!master->dma_tx)
1020 return -ENODEV;
1021
1022 master->dma_rx = sh_msiof_request_dma_chan(dev, DMA_DEV_TO_MEM,
1023 info->dma_rx_id,
1024 res->start + RFDR);
1025 if (!master->dma_rx)
1026 goto free_tx_chan;
1027
1028 p->tx_dma_page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
1029 if (!p->tx_dma_page)
1030 goto free_rx_chan;
1031
1032 p->rx_dma_page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
1033 if (!p->rx_dma_page)
1034 goto free_tx_page;
1035
1036 p->tx_dma_addr = dma_map_single(dev, p->tx_dma_page, PAGE_SIZE,
1037 DMA_TO_DEVICE);
1038 if (dma_mapping_error(dev, p->tx_dma_addr))
1039 goto free_rx_page;
1040
1041 p->rx_dma_addr = dma_map_single(dev, p->rx_dma_page, PAGE_SIZE,
1042 DMA_FROM_DEVICE);
1043 if (dma_mapping_error(dev, p->rx_dma_addr))
1044 goto unmap_tx_page;
1045
1046 dev_info(dev, "DMA available");
1047 return 0;
1048
1049unmap_tx_page:
1050 dma_unmap_single(dev, p->tx_dma_addr, PAGE_SIZE, DMA_TO_DEVICE);
1051free_rx_page:
1052 free_page((unsigned long)p->rx_dma_page);
1053free_tx_page:
1054 free_page((unsigned long)p->tx_dma_page);
1055free_rx_chan:
1056 dma_release_channel(master->dma_rx);
1057free_tx_chan:
1058 dma_release_channel(master->dma_tx);
1059 master->dma_tx = NULL;
1060 return -ENODEV;
1061}
1062
1063static void sh_msiof_release_dma(struct sh_msiof_spi_priv *p)
1064{
1065 struct spi_master *master = p->master;
1066 struct device *dev;
1067
1068 if (!master->dma_tx)
1069 return;
1070
1071 dev = &p->pdev->dev;
1072 dma_unmap_single(dev, p->rx_dma_addr, PAGE_SIZE, DMA_FROM_DEVICE);
1073 dma_unmap_single(dev, p->tx_dma_addr, PAGE_SIZE, DMA_TO_DEVICE);
1074 free_page((unsigned long)p->rx_dma_page);
1075 free_page((unsigned long)p->tx_dma_page);
1076 dma_release_channel(master->dma_rx);
1077 dma_release_channel(master->dma_tx);
1078}
1079
Magnus Damm8051eff2009-11-26 11:10:05 +00001080static int sh_msiof_spi_probe(struct platform_device *pdev)
1081{
1082 struct resource *r;
1083 struct spi_master *master;
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001084 const struct of_device_id *of_id;
Magnus Damm8051eff2009-11-26 11:10:05 +00001085 struct sh_msiof_spi_priv *p;
Magnus Damm8051eff2009-11-26 11:10:05 +00001086 int i;
1087 int ret;
1088
1089 master = spi_alloc_master(&pdev->dev, sizeof(struct sh_msiof_spi_priv));
1090 if (master == NULL) {
1091 dev_err(&pdev->dev, "failed to allocate spi master\n");
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001092 return -ENOMEM;
Magnus Damm8051eff2009-11-26 11:10:05 +00001093 }
1094
1095 p = spi_master_get_devdata(master);
1096
1097 platform_set_drvdata(pdev, p);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001098 p->master = master;
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001099
1100 of_id = of_match_device(sh_msiof_match, &pdev->dev);
1101 if (of_id) {
1102 p->chipdata = of_id->data;
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001103 p->info = sh_msiof_spi_parse_dt(&pdev->dev);
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001104 } else {
1105 p->chipdata = (const void *)pdev->id_entry->driver_data;
Jingoo Han8074cf02013-07-30 16:58:59 +09001106 p->info = dev_get_platdata(&pdev->dev);
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001107 }
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001108
1109 if (!p->info) {
1110 dev_err(&pdev->dev, "failed to obtain device info\n");
1111 ret = -ENXIO;
1112 goto err1;
1113 }
1114
Magnus Damm8051eff2009-11-26 11:10:05 +00001115 init_completion(&p->done);
1116
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001117 p->clk = devm_clk_get(&pdev->dev, NULL);
Magnus Damm8051eff2009-11-26 11:10:05 +00001118 if (IS_ERR(p->clk)) {
Bastian Hecht078b6ea2012-11-07 12:40:04 +01001119 dev_err(&pdev->dev, "cannot get clock\n");
Magnus Damm8051eff2009-11-26 11:10:05 +00001120 ret = PTR_ERR(p->clk);
1121 goto err1;
1122 }
1123
Magnus Damm8051eff2009-11-26 11:10:05 +00001124 i = platform_get_irq(pdev, 0);
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001125 if (i < 0) {
1126 dev_err(&pdev->dev, "cannot get platform IRQ\n");
Magnus Damm8051eff2009-11-26 11:10:05 +00001127 ret = -ENOENT;
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001128 goto err1;
Magnus Damm8051eff2009-11-26 11:10:05 +00001129 }
1130
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001131 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1132 p->mapbase = devm_ioremap_resource(&pdev->dev, r);
1133 if (IS_ERR(p->mapbase)) {
1134 ret = PTR_ERR(p->mapbase);
1135 goto err1;
1136 }
1137
1138 ret = devm_request_irq(&pdev->dev, i, sh_msiof_spi_irq, 0,
1139 dev_name(&pdev->dev), p);
Magnus Damm8051eff2009-11-26 11:10:05 +00001140 if (ret) {
1141 dev_err(&pdev->dev, "unable to request irq\n");
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001142 goto err1;
Magnus Damm8051eff2009-11-26 11:10:05 +00001143 }
1144
1145 p->pdev = pdev;
1146 pm_runtime_enable(&pdev->dev);
1147
Magnus Damm8051eff2009-11-26 11:10:05 +00001148 /* Platform data may override FIFO sizes */
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001149 p->tx_fifo_size = p->chipdata->tx_fifo_size;
1150 p->rx_fifo_size = p->chipdata->rx_fifo_size;
Magnus Damm8051eff2009-11-26 11:10:05 +00001151 if (p->info->tx_fifo_override)
1152 p->tx_fifo_size = p->info->tx_fifo_override;
1153 if (p->info->rx_fifo_override)
1154 p->rx_fifo_size = p->info->rx_fifo_override;
1155
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001156 /* init master code */
Magnus Damm8051eff2009-11-26 11:10:05 +00001157 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1158 master->mode_bits |= SPI_LSB_FIRST | SPI_3WIRE;
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +01001159 master->flags = p->chipdata->master_flags;
Magnus Damm8051eff2009-11-26 11:10:05 +00001160 master->bus_num = pdev->id;
Geert Uytterhoevenf7c05e82014-02-20 15:43:00 +01001161 master->dev.of_node = pdev->dev.of_node;
Magnus Damm8051eff2009-11-26 11:10:05 +00001162 master->num_chipselect = p->info->num_chipselect;
Geert Uytterhoeven8d195342014-02-20 15:43:04 +01001163 master->setup = sh_msiof_spi_setup;
Geert Uytterhoevenc833ff72014-02-25 11:21:11 +01001164 master->prepare_message = sh_msiof_prepare_message;
Geert Uytterhoeven24162892014-02-25 11:21:12 +01001165 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 32);
Geert Uytterhoevene2a0ba52014-03-11 10:59:11 +01001166 master->auto_runtime_pm = true;
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001167 master->transfer_one = sh_msiof_transfer_one;
Magnus Damm8051eff2009-11-26 11:10:05 +00001168
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001169 ret = sh_msiof_request_dma(p);
1170 if (ret < 0)
1171 dev_warn(&pdev->dev, "DMA not available, using PIO\n");
1172
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001173 ret = devm_spi_register_master(&pdev->dev, master);
1174 if (ret < 0) {
1175 dev_err(&pdev->dev, "spi_register_master error.\n");
1176 goto err2;
1177 }
Magnus Damm8051eff2009-11-26 11:10:05 +00001178
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001179 return 0;
Magnus Damm8051eff2009-11-26 11:10:05 +00001180
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001181 err2:
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001182 sh_msiof_release_dma(p);
Magnus Damm8051eff2009-11-26 11:10:05 +00001183 pm_runtime_disable(&pdev->dev);
Magnus Damm8051eff2009-11-26 11:10:05 +00001184 err1:
1185 spi_master_put(master);
Magnus Damm8051eff2009-11-26 11:10:05 +00001186 return ret;
1187}
1188
1189static int sh_msiof_spi_remove(struct platform_device *pdev)
1190{
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001191 struct sh_msiof_spi_priv *p = platform_get_drvdata(pdev);
1192
1193 sh_msiof_release_dma(p);
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001194 pm_runtime_disable(&pdev->dev);
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001195 return 0;
Magnus Damm8051eff2009-11-26 11:10:05 +00001196}
1197
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001198static struct platform_device_id spi_driver_ids[] = {
1199 { "spi_sh_msiof", (kernel_ulong_t)&sh_data },
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +01001200 { "spi_r8a7790_msiof", (kernel_ulong_t)&r8a779x_data },
1201 { "spi_r8a7791_msiof", (kernel_ulong_t)&r8a779x_data },
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001202 {},
1203};
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001204MODULE_DEVICE_TABLE(platform, spi_driver_ids);
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001205
Magnus Damm8051eff2009-11-26 11:10:05 +00001206static struct platform_driver sh_msiof_spi_drv = {
1207 .probe = sh_msiof_spi_probe,
1208 .remove = sh_msiof_spi_remove,
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001209 .id_table = spi_driver_ids,
Magnus Damm8051eff2009-11-26 11:10:05 +00001210 .driver = {
1211 .name = "spi_sh_msiof",
1212 .owner = THIS_MODULE,
Sachin Kamat691ee4e2013-03-14 15:31:51 +05301213 .of_match_table = of_match_ptr(sh_msiof_match),
Magnus Damm8051eff2009-11-26 11:10:05 +00001214 },
1215};
Grant Likely940ab882011-10-05 11:29:49 -06001216module_platform_driver(sh_msiof_spi_drv);
Magnus Damm8051eff2009-11-26 11:10:05 +00001217
1218MODULE_DESCRIPTION("SuperH MSIOF SPI Master Interface Driver");
1219MODULE_AUTHOR("Magnus Damm");
1220MODULE_LICENSE("GPL v2");
1221MODULE_ALIAS("platform:spi_sh_msiof");