blob: b3e63f567c56cd67af43d7442deab3f7e2ac393b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040016#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040020#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070021#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080022#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050023#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090024#include <linux/ioport.h>
Arjan van de Ven32098742012-01-30 20:52:07 -080025#include <linux/sched.h>
26#include <linux/ktime.h>
Douglas Lehr9fe373f2014-08-21 09:26:52 +100027#include <linux/mm.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010028#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090029#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031/*
Jacob Pan253d2e52010-07-16 10:19:22 -070032 * Decoding should be disabled for a PCI device during BAR sizing to avoid
33 * conflict. But doing so may cause problems on host bridge and perhaps other
34 * key system devices. For devices that need to have mmio decoding always-on,
35 * we need to set the dev->mmio_always_on bit.
36 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050037static void quirk_mmio_always_on(struct pci_dev *dev)
Jacob Pan253d2e52010-07-16 10:19:22 -070038{
Yinghai Lu52d21b52012-02-23 23:46:53 -080039 dev->mmio_always_on = 1;
Jacob Pan253d2e52010-07-16 10:19:22 -070040}
Yinghai Lu52d21b52012-02-23 23:46:53 -080041DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
42 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
Jacob Pan253d2e52010-07-16 10:19:22 -070043
Doug Thompsonbd8481e2006-05-08 17:06:09 -070044/* The Mellanox Tavor device gives false positive parity errors
45 * Mark this device with a broken_parity_status, to allow
46 * PCI scanning code to "skip" this now blacklisted device.
47 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050048static void quirk_mellanox_tavor(struct pci_dev *dev)
Doug Thompsonbd8481e2006-05-08 17:06:09 -070049{
50 dev->broken_parity_status = 1; /* This device gives false positives */
51}
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
53DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
Doug Thompsonbd8481e2006-05-08 17:06:09 -070054
Bjorn Helgaasf7625982013-11-14 11:28:18 -070055/* Deal with broken BIOSes that neglect to enable passive release,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -080057static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058{
59 struct pci_dev *d = NULL;
60 unsigned char dlc;
61
62 /* We have to make sure a particular bit is set in the PIIX3
63 ISA bridge, so we have to go out and find it. */
64 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
65 pci_read_config_byte(d, 0x82, &dlc);
66 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -080067 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 dlc |= 1<<1;
69 pci_write_config_byte(d, 0x82, dlc);
70 }
71 }
72}
Andrew Morton652c5382007-11-21 15:07:13 -080073DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
74DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
77 but VIA don't answer queries. If you happen to have good contacts at VIA
Bjorn Helgaasf7625982013-11-14 11:28:18 -070078 ask them for me please -- Alan
79
80 This appears to be BIOS not version dependent. So presumably there is a
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 chipset level fix */
Bjorn Helgaasf7625982013-11-14 11:28:18 -070082
Bill Pemberton15856ad2012-11-21 15:35:00 -050083static void quirk_isa_dma_hangs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 if (!isa_dma_bridge_buggy) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040086 isa_dma_bridge_buggy = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070087 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 }
89}
90 /*
91 * Its not totally clear which chipsets are the problematic ones
92 * We know 82C586 and 82C596 variants are affected.
93 */
Andrew Morton652c5382007-11-21 15:07:13 -080094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
95DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
96DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
Bjorn Helgaasf7625982013-11-14 11:28:18 -070097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
Andrew Morton652c5382007-11-21 15:07:13 -080098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/*
Len Brown4731fdc2010-09-24 21:02:27 -0400103 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
104 * for some HT machines to use C4 w/o hanging.
105 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500106static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
Len Brown4731fdc2010-09-24 21:02:27 -0400107{
108 u32 pmbase;
109 u16 pm1a;
110
111 pci_read_config_dword(dev, 0x40, &pmbase);
112 pmbase = pmbase & 0xff80;
113 pm1a = inw(pmbase);
114
115 if (pm1a & 0x10) {
116 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
117 outw(0x10, pmbase);
118 }
119}
120DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * Chipsets where PCI->PCI transfers vanish or hang
124 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500125static void quirk_nopcipci(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400127 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700128 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 pci_pci_problems |= PCIPCI_FAIL;
130 }
131}
Andrew Morton652c5382007-11-21 15:07:13 -0800132DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
133DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700134
Bill Pemberton15856ad2012-11-21 15:35:00 -0500135static void quirk_nopciamd(struct pci_dev *dev)
Alan Cox236561e2006-09-30 23:27:03 -0700136{
137 u8 rev;
138 pci_read_config_byte(dev, 0x08, &rev);
139 if (rev == 0x13) {
140 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700141 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700142 pci_pci_problems |= PCIAGP_FAIL;
143 }
144}
Andrew Morton652c5382007-11-21 15:07:13 -0800145DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147/*
148 * Triton requires workarounds to be used by the drivers
149 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500150static void quirk_triton(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400152 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700153 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 pci_pci_problems |= PCIPCI_TRITON;
155 }
156}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162/*
163 * VIA Apollo KT133 needs PCI latency patch
164 * Made according to a windows driver based patch by George E. Breese
165 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200166 * and http://www.georgebreese.com/net/software/#PCI
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400167 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
168 * the info on which Mr Breese based his work.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 *
170 * Updated based on further information from the site and also on
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700171 * information provided by VIA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 */
Alan Cox1597cac2006-12-04 15:14:45 -0800173static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
175 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 u8 busarb;
177 /* Ok we have a potential problem chipset here. Now see if we have
178 a buggy southbridge */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400181 if (p != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
183 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700184 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 goto exit;
186 } else {
187 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400188 if (p == NULL) /* No problem parts */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700191 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 goto exit;
193 }
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700196 * Ok we have the problem. Now set the PCI master grant to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * occur every master grant. The apparent bug is that under high
198 * PCI load (quite common in Linux of course) you can get data
199 * loss when the CPU is held off the bus for 3 bus master requests
200 * This happens to include the IDE controllers....
201 *
202 * VIA only apply this fix when an SB Live! is present but under
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300203 * both Linux and Windows this isn't enough, and we have seen
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 * corruption without SB Live! but with things like 3 UDMA IDE
205 * controllers. So we ignore that bit of the VIA recommendation..
206 */
207
208 pci_read_config_byte(dev, 0x76, &busarb);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700209 /* Set bit 4 and bi 5 of byte 76 to 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 "Master priority rotation on every PCI master grant */
211 busarb &= ~(1<<5);
212 busarb |= (1<<4);
213 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700214 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215exit:
216 pci_dev_put(p);
217}
Andrew Morton652c5382007-11-21 15:07:13 -0800218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800221/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800222DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
223DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
224DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226/*
227 * VIA Apollo VP3 needs ETBF on BT848/878
228 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500229static void quirk_viaetbf(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400231 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700232 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 pci_pci_problems |= PCIPCI_VIAETBF;
234 }
235}
Andrew Morton652c5382007-11-21 15:07:13 -0800236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Bill Pemberton15856ad2012-11-21 15:35:00 -0500238static void quirk_vsfx(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400240 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700241 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 pci_pci_problems |= PCIPCI_VSFX;
243 }
244}
Andrew Morton652c5382007-11-21 15:07:13 -0800245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/*
248 * Ali Magik requires workarounds to be used by the drivers
249 * that DMA to AGP space. Latency must be set to 0xA and triton
250 * workaround applied too
251 * [Info kindly provided by ALi]
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700252 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500253static void quirk_alimagik(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400255 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700256 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
258 }
259}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263/*
264 * Natoma has some interesting boundary conditions with Zoran stuff
265 * at least
266 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500267static void quirk_natoma(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400269 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700270 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 pci_pci_problems |= PCIPCI_NATOMA;
272 }
273}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
279DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281/*
282 * This chip can cause PCI parity errors if config register 0xA0 is read
283 * while DMAs are occurring.
284 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500285static void quirk_citrine(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286{
287 dev->cfg_size = 0xA0;
288}
Andrew Morton652c5382007-11-21 15:07:13 -0800289DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Jason S. McMullanbfb058e2015-09-30 15:35:07 +0900291/*
292 * This chip can cause bus lockups if config addresses above 0x600
293 * are read or written.
294 */
295static void quirk_nfp6000(struct pci_dev *dev)
296{
297 dev->cfg_size = 0x600;
298}
Simon Horman8a1a4c72015-12-11 11:30:12 +0900299DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
Jason S. McMullanbfb058e2015-09-30 15:35:07 +0900300DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
301DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
302
Douglas Lehr9fe373f2014-08-21 09:26:52 +1000303/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
304static void quirk_extend_bar_to_page(struct pci_dev *dev)
305{
306 int i;
307
308 for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
309 struct resource *r = &dev->resource[i];
310
311 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
312 r->end = PAGE_SIZE - 1;
313 r->start = 0;
314 r->flags |= IORESOURCE_UNSET;
315 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
316 i, r);
317 }
318 }
319}
320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322/*
323 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
324 * If it's needed, re-allocate the region.
325 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500326static void quirk_s3_64M(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327{
328 struct resource *r = &dev->resource[0];
329
330 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700331 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 r->start = 0;
333 r->end = 0x3ffffff;
334 }
335}
Andrew Morton652c5382007-11-21 15:07:13 -0800336DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
337DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Myron Stowe96c55842015-02-03 16:01:24 -0700339static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
340 const char *name)
341{
342 u32 region;
343 struct pci_bus_region bus_region;
344 struct resource *res = dev->resource + pos;
345
346 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
347
348 if (!region)
349 return;
350
351 res->name = pci_name(dev);
352 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
353 res->flags |=
354 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
355 region &= ~(size - 1);
356
357 /* Convert from PCI bus to resource space */
358 bus_region.start = region;
359 bus_region.end = region + size - 1;
360 pcibios_bus_to_resource(dev->bus, res, &bus_region);
361
362 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
363 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
364}
365
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500366/*
367 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
368 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
369 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
370 * (which conflicts w/ BAR1's memory range).
Myron Stowe96c55842015-02-03 16:01:24 -0700371 *
372 * CS553x's ISA PCI BARs may also be read-only (ref:
373 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500374 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500375static void quirk_cs5536_vsa(struct pci_dev *dev)
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500376{
Myron Stowe96c55842015-02-03 16:01:24 -0700377 static char *name = "CS5536 ISA bridge";
378
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500379 if (pci_resource_len(dev, 0) != 8) {
Myron Stowe96c55842015-02-03 16:01:24 -0700380 quirk_io(dev, 0, 8, name); /* SMB */
381 quirk_io(dev, 1, 256, name); /* GPIO */
382 quirk_io(dev, 2, 64, name); /* MFGPT */
383 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
384 name);
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500385 }
386}
387DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
388
Yinghai Lu65195c72013-04-12 12:44:15 +0000389static void quirk_io_region(struct pci_dev *dev, int port,
390 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391{
Yinghai Lu65195c72013-04-12 12:44:15 +0000392 u16 region;
393 struct pci_bus_region bus_region;
394 struct resource *res = dev->resource + nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Yinghai Lu65195c72013-04-12 12:44:15 +0000396 pci_read_config_word(dev, port, &region);
397 region &= ~(size - 1);
David S. Miller085ae412005-08-08 13:19:08 -0700398
Yinghai Lu65195c72013-04-12 12:44:15 +0000399 if (!region)
400 return;
David S. Miller085ae412005-08-08 13:19:08 -0700401
Yinghai Lu65195c72013-04-12 12:44:15 +0000402 res->name = pci_name(dev);
403 res->flags = IORESOURCE_IO;
404
405 /* Convert from PCI bus to resource space */
406 bus_region.start = region;
407 bus_region.end = region + size - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800408 pcibios_bus_to_resource(dev->bus, res, &bus_region);
Yinghai Lu65195c72013-04-12 12:44:15 +0000409
410 if (!pci_claim_resource(dev, nr))
411 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
412}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414/*
415 * ATI Northbridge setups MCE the processor if you even
416 * read somewhere between 0x3b0->0x3bb or read 0x3d3
417 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500418static void quirk_ati_exploding_mce(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700420 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
422 request_region(0x3b0, 0x0C, "RadeonIGP");
423 request_region(0x3d3, 0x01, "RadeonIGP");
424}
Andrew Morton652c5382007-11-21 15:07:13 -0800425DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
427/*
428 * Let's make the southbridge information explicit instead
429 * of having to worry about people probing the ACPI areas,
430 * for example.. (Yes, it happens, and if you read the wrong
431 * ACPI register it will put the machine to sleep with no
432 * way of waking it up again. Bummer).
433 *
434 * ALI M7101: Two IO regions pointed to by words at
435 * 0xE0 (64 bytes of ACPI registers)
436 * 0xE2 (32 bytes of SMB registers)
437 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500438static void quirk_ali7101_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
Yinghai Lu65195c72013-04-12 12:44:15 +0000440 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
441 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
Andrew Morton652c5382007-11-21 15:07:13 -0800443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Linus Torvalds6693e742005-10-25 20:40:09 -0700445static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
446{
447 u32 devres;
448 u32 mask, size, base;
449
450 pci_read_config_dword(dev, port, &devres);
451 if ((devres & enable) != enable)
452 return;
453 mask = (devres >> 16) & 15;
454 base = devres & 0xffff;
455 size = 16;
456 for (;;) {
457 unsigned bit = size >> 1;
458 if ((bit & mask) == bit)
459 break;
460 size = bit;
461 }
462 /*
463 * For now we only print it out. Eventually we'll want to
464 * reserve it (at least if it's in the 0x1000+ range), but
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700465 * let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700466 */
467 base &= -size;
Ryan Desfosses227f0642014-04-18 20:13:50 -0400468 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
469 base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700470}
471
472static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
473{
474 u32 devres;
475 u32 mask, size, base;
476
477 pci_read_config_dword(dev, port, &devres);
478 if ((devres & enable) != enable)
479 return;
480 base = devres & 0xffff0000;
481 mask = (devres & 0x3f) << 16;
482 size = 128 << 16;
483 for (;;) {
484 unsigned bit = size >> 1;
485 if ((bit & mask) == bit)
486 break;
487 size = bit;
488 }
489 /*
490 * For now we only print it out. Eventually we'll want to
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700491 * reserve it, but let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700492 */
493 base &= -size;
Ryan Desfosses227f0642014-04-18 20:13:50 -0400494 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
495 base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700496}
497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498/*
499 * PIIX4 ACPI: Two IO regions pointed to by longwords at
500 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800501 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700502 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500504static void quirk_piix4_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505{
Yinghai Lu65195c72013-04-12 12:44:15 +0000506 u32 res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Yinghai Lu65195c72013-04-12 12:44:15 +0000508 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
509 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700510
511 /* Device resource A has enables for some of the other ones */
512 pci_read_config_dword(dev, 0x5c, &res_a);
513
514 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
515 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
516
517 /* Device resource D is just bitfields for static resources */
518
519 /* Device 12 enabled? */
520 if (res_a & (1 << 29)) {
521 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
522 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
523 }
524 /* Device 13 enabled? */
525 if (res_a & (1 << 30)) {
526 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
527 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
528 }
529 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
530 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531}
Andrew Morton652c5382007-11-21 15:07:13 -0800532DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
533DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Jiri Slabycdb97552011-02-28 10:45:09 +0100535#define ICH_PMBASE 0x40
536#define ICH_ACPI_CNTL 0x44
537#define ICH4_ACPI_EN 0x10
538#define ICH6_ACPI_EN 0x80
539#define ICH4_GPIOBASE 0x58
540#define ICH4_GPIO_CNTL 0x5c
541#define ICH4_GPIO_EN 0x10
542#define ICH6_GPIOBASE 0x48
543#define ICH6_GPIO_CNTL 0x4c
544#define ICH6_GPIO_EN 0x10
545
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546/*
547 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
548 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
549 * 0x58 (64 bytes of GPIO I/O space)
550 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500551static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552{
Jiri Slabycdb97552011-02-28 10:45:09 +0100553 u8 enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Jiri Slaby87e3dc32011-02-28 10:45:10 +0100555 /*
556 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
557 * with low legacy (and fixed) ports. We don't know the decoding
558 * priority and can't tell whether the legacy device or the one created
559 * here is really at that address. This happens on boards with broken
560 * BIOSes.
561 */
562
Jiri Slabycdb97552011-02-28 10:45:09 +0100563 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000564 if (enable & ICH4_ACPI_EN)
565 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
566 "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Jiri Slabycdb97552011-02-28 10:45:09 +0100568 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000569 if (enable & ICH4_GPIO_EN)
570 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
571 "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572}
Andrew Morton652c5382007-11-21 15:07:13 -0800573DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
574DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
575DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
576DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
577DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
578DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
579DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
580DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
581DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
582DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Bill Pemberton15856ad2012-11-21 15:35:00 -0500584static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000585{
Jiri Slabycdb97552011-02-28 10:45:09 +0100586 u8 enable;
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000587
Jiri Slabycdb97552011-02-28 10:45:09 +0100588 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000589 if (enable & ICH6_ACPI_EN)
590 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
591 "ICH6 ACPI/GPIO/TCO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000592
Jiri Slabycdb97552011-02-28 10:45:09 +0100593 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000594 if (enable & ICH6_GPIO_EN)
595 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
596 "ICH6 GPIO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000597}
Linus Torvalds894886e2008-12-06 10:10:10 -0800598
Bill Pemberton15856ad2012-11-21 15:35:00 -0500599static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
Linus Torvalds894886e2008-12-06 10:10:10 -0800600{
601 u32 val;
602 u32 size, base;
603
604 pci_read_config_dword(dev, reg, &val);
605
606 /* Enabled? */
607 if (!(val & 1))
608 return;
609 base = val & 0xfffc;
610 if (dynsize) {
611 /*
612 * This is not correct. It is 16, 32 or 64 bytes depending on
613 * register D31:F0:ADh bits 5:4.
614 *
615 * But this gets us at least _part_ of it.
616 */
617 size = 16;
618 } else {
619 size = 128;
620 }
621 base &= ~(size-1);
622
623 /* Just print it out for now. We should reserve it after more debugging */
624 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
625}
626
Bill Pemberton15856ad2012-11-21 15:35:00 -0500627static void quirk_ich6_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800628{
629 /* Shared ACPI/GPIO decode with all ICH6+ */
630 ich6_lpc_acpi_gpio(dev);
631
632 /* ICH6-specific generic IO decode */
633 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
634 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
635}
636DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
637DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
638
Bill Pemberton15856ad2012-11-21 15:35:00 -0500639static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
Linus Torvalds894886e2008-12-06 10:10:10 -0800640{
641 u32 val;
642 u32 mask, base;
643
644 pci_read_config_dword(dev, reg, &val);
645
646 /* Enabled? */
647 if (!(val & 1))
648 return;
649
650 /*
651 * IO base in bits 15:2, mask in bits 23:18, both
652 * are dword-based
653 */
654 base = val & 0xfffc;
655 mask = (val >> 16) & 0xfc;
656 mask |= 3;
657
658 /* Just print it out for now. We should reserve it after more debugging */
659 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
660}
661
662/* ICH7-10 has the same common LPC generic IO decode registers */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500663static void quirk_ich7_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800664{
Jean Delvare5d9c0a72011-04-15 10:03:53 +0200665 /* We share the common ACPI/GPIO decode with ICH6 */
Linus Torvalds894886e2008-12-06 10:10:10 -0800666 ich6_lpc_acpi_gpio(dev);
667
668 /* And have 4 ICH7+ generic decodes */
669 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
670 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
671 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
672 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
673}
674DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
675DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
676DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
677DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
678DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
679DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
680DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
681DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
682DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
683DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
684DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
685DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
686DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688/*
689 * VIA ACPI: One IO region pointed to by longword at
690 * 0x48 or 0x20 (256 bytes of ACPI registers)
691 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500692static void quirk_vt82c586_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693{
Yinghai Lu65195c72013-04-12 12:44:15 +0000694 if (dev->revision & 0x10)
695 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
696 "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697}
Andrew Morton652c5382007-11-21 15:07:13 -0800698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
700/*
701 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
702 * 0x48 (256 bytes of ACPI registers)
703 * 0x70 (128 bytes of hardware monitoring register)
704 * 0x90 (16 bytes of SMB registers)
705 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500706static void quirk_vt82c686_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 quirk_vt82c586_acpi(dev);
709
Yinghai Lu65195c72013-04-12 12:44:15 +0000710 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
711 "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
Yinghai Lu65195c72013-04-12 12:44:15 +0000713 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714}
Andrew Morton652c5382007-11-21 15:07:13 -0800715DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400717/*
718 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
719 * 0x88 (128 bytes of power management registers)
720 * 0xd0 (16 bytes of SMB registers)
721 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500722static void quirk_vt8235_acpi(struct pci_dev *dev)
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400723{
Yinghai Lu65195c72013-04-12 12:44:15 +0000724 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
725 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400726}
727DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
728
Gabe Black1f56f4a2009-10-06 09:19:45 -0500729/*
730 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
731 * Disable fast back-to-back on the secondary bus segment
732 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500733static void quirk_xio2000a(struct pci_dev *dev)
Gabe Black1f56f4a2009-10-06 09:19:45 -0500734{
735 struct pci_dev *pdev;
736 u16 command;
737
Ryan Desfosses227f0642014-04-18 20:13:50 -0400738 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
Gabe Black1f56f4a2009-10-06 09:19:45 -0500739 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
740 pci_read_config_word(pdev, PCI_COMMAND, &command);
741 if (command & PCI_COMMAND_FAST_BACK)
742 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
743 }
744}
745DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
746 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700748#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
750#include <asm/io_apic.h>
751
752/*
753 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
754 * devices to the external APIC.
755 *
756 * TODO: When we have device-specific interrupt routers,
757 * this code will go away from quirks.
758 */
Alan Cox1597cac2006-12-04 15:14:45 -0800759static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
761 u8 tmp;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700762
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 if (nr_ioapics < 1)
764 tmp = 0; /* nothing routed to external APIC */
765 else
766 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700767
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700768 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 tmp == 0 ? "Disa" : "Ena");
770
771 /* Offset 0x58: External APIC IRQ output control */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400772 pci_write_config_byte(dev, 0x58, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773}
Andrew Morton652c5382007-11-21 15:07:13 -0800774DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200775DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700778 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
Karsten Wiesea1740912005-09-03 15:56:33 -0700779 * This leads to doubled level interrupt rates.
780 * Set this bit to get rid of cycle wastage.
781 * Otherwise uncritical.
782 */
Alan Cox1597cac2006-12-04 15:14:45 -0800783static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700784{
785 u8 misc_control2;
786#define BYPASS_APIC_DEASSERT 8
787
788 pci_read_config_byte(dev, 0x5B, &misc_control2);
789 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700790 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700791 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
792 }
793}
794DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200795DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700796
797/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 * The AMD io apic can hang the box when an apic irq is masked.
799 * We check all revs >= B0 (yet not in the pre production!) as the bug
800 * is currently marked NoFix
801 *
802 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700803 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 * of course. However the advice is demonstrably good even if so..
805 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500806static void quirk_amd_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
Auke Kok44c10132007-06-08 15:46:36 -0700808 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700809 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
810 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 }
812}
Andrew Morton652c5382007-11-21 15:07:13 -0800813DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Bill Pemberton15856ad2012-11-21 15:35:00 -0500815static void quirk_ioapic_rmw(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816{
817 if (dev->devfn == 0 && dev->bus->number == 0)
818 sis_apic_bug = 1;
819}
Andrew Morton652c5382007-11-21 15:07:13 -0800820DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821#endif /* CONFIG_X86_IO_APIC */
822
Peter Orubad556ad42007-05-15 13:59:13 +0200823/*
824 * Some settings of MMRBC can lead to data corruption so block changes.
825 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
826 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500827static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
Peter Orubad556ad42007-05-15 13:59:13 +0200828{
Auke Kokaa288d42007-08-27 16:17:47 -0700829 if (dev->subordinate && dev->revision <= 0x12) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400830 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
831 dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200832 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
833 }
834}
835DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 * FIXME: it is questionable that quirk_via_acpi
839 * is needed. It shows up as an ISA bridge, and does not
840 * support the PCI_INTERRUPT_LINE register at all. Therefore
841 * it seems like setting the pci_dev's 'irq' to the
842 * value of the ACPI SCI interrupt is only done for convenience.
843 * -jgarzik
844 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500845static void quirk_via_acpi(struct pci_dev *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846{
847 /*
848 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
849 */
850 u8 irq;
851 pci_read_config_byte(d, 0x42, &irq);
852 irq &= 0xf;
853 if (irq && (irq != 2))
854 d->irq = irq;
855}
Andrew Morton652c5382007-11-21 15:07:13 -0800856DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
857DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
Daniel Drake09d60292006-09-25 16:52:19 -0700859
860/*
Alan Cox1597cac2006-12-04 15:14:45 -0800861 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700862 */
Alan Cox1597cac2006-12-04 15:14:45 -0800863
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800864static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
865
866static void quirk_via_bridge(struct pci_dev *dev)
867{
868 /* See what bridge we have and find the device ranges */
869 switch (dev->device) {
870 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800871 /* The VT82C686 is special, it attaches to PCI and can have
872 any device number. All its subdevices are functions of
873 that single device. */
874 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
875 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800876 break;
877 case PCI_DEVICE_ID_VIA_8237:
878 case PCI_DEVICE_ID_VIA_8237A:
879 via_vlink_dev_lo = 15;
880 break;
881 case PCI_DEVICE_ID_VIA_8235:
882 via_vlink_dev_lo = 16;
883 break;
884 case PCI_DEVICE_ID_VIA_8231:
885 case PCI_DEVICE_ID_VIA_8233_0:
886 case PCI_DEVICE_ID_VIA_8233A:
887 case PCI_DEVICE_ID_VIA_8233C_0:
888 via_vlink_dev_lo = 17;
889 break;
890 }
891}
892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
895DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
896DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
897DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
899DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700900
Alan Cox1597cac2006-12-04 15:14:45 -0800901/**
902 * quirk_via_vlink - VIA VLink IRQ number update
903 * @dev: PCI device
904 *
905 * If the device we are dealing with is on a PIC IRQ we need to
906 * ensure that the IRQ line register which usually is not relevant
907 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800908 * to the right place.
909 * We only do this on systems where a VIA south bridge was detected,
910 * and only for VIA devices on the motherboard (see quirk_via_bridge
911 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800912 */
913
914static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400915{
916 u8 irq, new_irq;
917
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800918 /* Check if we have VLink at all */
919 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700920 return;
921
922 new_irq = dev->irq;
923
924 /* Don't quirk interrupts outside the legacy IRQ range */
925 if (!new_irq || new_irq > 15)
926 return;
927
Alan Cox1597cac2006-12-04 15:14:45 -0800928 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800929 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
930 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800931 return;
932
933 /* This is an internal VLink device on a PIC interrupt. The BIOS
934 ought to have set this but may not have, so we redo it */
935
Len Brown25be5e62005-05-27 04:21:50 -0400936 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
937 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700938 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
939 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400940 udelay(15); /* unknown if delay really needed */
941 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
942 }
943}
Alan Cox1597cac2006-12-04 15:14:45 -0800944DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400945
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 * VIA VT82C598 has its device ID settable and many BIOSes
948 * set it to the ID of VT82C597 for backward compatibility.
949 * We need to switch it off to be able to recognize the real
950 * type of the chip.
951 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500952static void quirk_vt82c598_id(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
954 pci_write_config_byte(dev, 0xfc, 0);
955 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
956}
Andrew Morton652c5382007-11-21 15:07:13 -0800957DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958
959/*
960 * CardBus controllers have a legacy base address that enables them
961 * to respond as i82365 pcmcia controllers. We don't want them to
962 * do this even if the Linux CardBus driver is not loaded, because
963 * the Linux i82365 driver does not (and should not) handle CardBus.
964 */
Alan Cox1597cac2006-12-04 15:14:45 -0800965static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
968}
Yinghai Luae9de562012-02-23 23:46:54 -0800969DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
970 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
971DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
972 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
974/*
975 * Following the PCI ordering rules is optional on the AMD762. I'm not
976 * sure what the designers were smoking but let's not inhale...
977 *
978 * To be fair to AMD, it follows the spec by default, its BIOS people
979 * who turn it off!
980 */
Alan Cox1597cac2006-12-04 15:14:45 -0800981static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982{
983 u32 pcic;
984 pci_read_config_dword(dev, 0x4C, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400985 if ((pcic & 6) != 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700987 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 pci_write_config_dword(dev, 0x4C, pcic);
989 pci_read_config_dword(dev, 0x84, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400990 pcic |= (1 << 23); /* Required in this mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 pci_write_config_dword(dev, 0x84, pcic);
992 }
993}
Andrew Morton652c5382007-11-21 15:07:13 -0800994DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200995DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
997/*
998 * DreamWorks provided workaround for Dunord I-3000 problem
999 *
1000 * This card decodes and responds to addresses not apparently
1001 * assigned to it. We force a larger allocation to ensure that
1002 * nothing gets put too close to it.
1003 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001004static void quirk_dunord(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001006 struct resource *r = &dev->resource[1];
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001007
1008 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 r->start = 0;
1010 r->end = 0xffffff;
1011}
Andrew Morton652c5382007-11-21 15:07:13 -08001012DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
1014/*
1015 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1016 * is subtractive decoding (transparent), and does indicate this
1017 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1018 * instead of 0x01.
1019 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001020static void quirk_transparent_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021{
1022 dev->transparent = 1;
1023}
Andrew Morton652c5382007-11-21 15:07:13 -08001024DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1025DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027/*
1028 * Common misconfiguration of the MediaGX/Geode PCI master that will
1029 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +02001030 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 * these bits do. <christer@weinigel.se>
1032 */
Alan Cox1597cac2006-12-04 15:14:45 -08001033static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034{
1035 u8 reg;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 pci_read_config_byte(dev, 0x41, &reg);
1038 if (reg & 2) {
1039 reg &= ~2;
Ryan Desfosses227f0642014-04-18 20:13:50 -04001040 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1041 reg);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001042 pci_write_config_byte(dev, 0x41, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 }
1044}
Andrew Morton652c5382007-11-21 15:07:13 -08001045DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1046DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
1048/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 * Ensure C0 rev restreaming is off. This is normally done by
1050 * the BIOS but in the odd case it is not the results are corruption
1051 * hence the presence of a Linux check
1052 */
Alan Cox1597cac2006-12-04 15:14:45 -08001053static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054{
1055 u16 config;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001056
Auke Kok44c10132007-06-08 15:46:36 -07001057 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 return;
1059 pci_read_config_word(pdev, 0x40, &config);
1060 if (config & (1<<6)) {
1061 config &= ~(1<<6);
1062 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001063 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 }
1065}
Andrew Morton652c5382007-11-21 15:07:13 -08001066DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001067DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
Myron Stowe25e742b2012-07-09 15:36:14 -06001069static void quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001070{
Shane Huang5deab532009-10-13 11:14:00 +08001071 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001072 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001073
Crane Cai05a7d222008-02-02 13:56:56 +08001074 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1075 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001076 pci_read_config_byte(pdev, 0x40, &tmp);
1077 pci_write_config_byte(pdev, 0x40, tmp|1);
1078 pci_write_config_byte(pdev, 0x9, 1);
1079 pci_write_config_byte(pdev, 0xa, 6);
1080 pci_write_config_byte(pdev, 0x40, tmp);
1081
Conke Huc9f89472007-01-09 05:32:51 -05001082 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001083 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001084 }
1085}
Crane Cai05a7d222008-02-02 13:56:56 +08001086DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001087DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001088DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001089DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001090DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1091DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Shane Huangfafe5c3d82013-06-03 18:24:10 +08001092DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1093DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095/*
1096 * Serverworks CSB5 IDE does not fully support native mode
1097 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001098static void quirk_svwks_csb5ide(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099{
1100 u8 prog;
1101 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1102 if (prog & 5) {
1103 prog &= ~5;
1104 pdev->class &= ~5;
1105 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001106 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 }
1108}
Andrew Morton652c5382007-11-21 15:07:13 -08001109DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
1111/*
1112 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1113 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001114static void quirk_ide_samemode(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115{
1116 u8 prog;
1117
1118 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1119
1120 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001121 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 prog &= ~5;
1123 pdev->class &= ~5;
1124 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 }
1126}
Alan Cox368c73d2006-10-04 00:41:26 +01001127DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Alan Cox979b1792008-07-24 17:18:38 +01001129/*
1130 * Some ATA devices break if put into D3
1131 */
1132
Bill Pemberton15856ad2012-11-21 15:35:00 -05001133static void quirk_no_ata_d3(struct pci_dev *pdev)
Alan Cox979b1792008-07-24 17:18:38 +01001134{
Yinghai Lufaa738b2012-02-23 23:46:55 -08001135 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
Alan Cox979b1792008-07-24 17:18:38 +01001136}
Yinghai Lufaa738b2012-02-23 23:46:55 -08001137/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1138DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1139 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1140DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1141 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001142/* ALi loses some register settings that we cannot then restore */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001143DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1144 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001145/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1146 occur when mode detecting */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001147DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1148 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150/* This was originally an Alpha specific thing, but it really fits here.
1151 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1152 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001153static void quirk_eisa_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154{
1155 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1156}
Andrew Morton652c5382007-11-21 15:07:13 -08001157DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001159
1160/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1162 * is not activated. The myth is that Asus said that they do not want the
1163 * users to be irritated by just another PCI Device in the Win98 device
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001164 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 * package 2.7.0 for details)
1166 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001167 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1168 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001169 * becomes necessary to do this tweak in two steps -- the chosen trigger
1170 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001171 *
1172 * Note that we used to unhide the SMBus that way on Toshiba laptops
1173 * (Satellite A40 and Tecra M2) but then found that the thermal management
1174 * was done by SMM code, which could cause unsynchronized concurrent
1175 * accesses to the SMBus registers, with potentially bad effects. Thus you
1176 * should be very careful when adding new entries: if SMM is accessing the
1177 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001178 *
1179 * Likewise, many recent laptops use ACPI for thermal management. If the
1180 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1181 * natively, and keeping the SMBus hidden is the right thing to do. If you
1182 * are about to add an entry in the table below, please first disassemble
1183 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001185static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
Bill Pemberton15856ad2012-11-21 15:35:00 -05001187static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
1189 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1190 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001191 switch (dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001192 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 case 0x8070: /* P4B */
1194 case 0x8088: /* P4B533 */
1195 case 0x1626: /* L3C notebook */
1196 asus_hides_smbus = 1;
1197 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001198 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001199 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 case 0x80b1: /* P4GE-V */
1201 case 0x80b2: /* P4PE */
1202 case 0x8093: /* P4B533-V */
1203 asus_hides_smbus = 1;
1204 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001205 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001206 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 case 0x8030: /* P4T533 */
1208 asus_hides_smbus = 1;
1209 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001210 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 switch (dev->subsystem_device) {
1212 case 0x8070: /* P4G8X Deluxe */
1213 asus_hides_smbus = 1;
1214 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001215 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001216 switch (dev->subsystem_device) {
1217 case 0x80c9: /* PU-DLS */
1218 asus_hides_smbus = 1;
1219 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001220 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 switch (dev->subsystem_device) {
1222 case 0x1751: /* M2N notebook */
1223 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001224 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 asus_hides_smbus = 1;
1226 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001227 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 switch (dev->subsystem_device) {
1229 case 0x184b: /* W1N notebook */
1230 case 0x186a: /* M6Ne notebook */
1231 asus_hides_smbus = 1;
1232 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001233 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001234 switch (dev->subsystem_device) {
1235 case 0x80f2: /* P4P800-X */
1236 asus_hides_smbus = 1;
1237 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001238 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001239 switch (dev->subsystem_device) {
1240 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001241 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001242 asus_hides_smbus = 1;
1243 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1245 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001246 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 case 0x088C: /* HP Compaq nc8000 */
1248 case 0x0890: /* HP Compaq nc6000 */
1249 asus_hides_smbus = 1;
1250 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001251 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 switch (dev->subsystem_device) {
1253 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001254 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001255 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 asus_hides_smbus = 1;
1257 }
Jean Delvare677cc642007-11-21 18:29:06 +01001258 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1259 switch (dev->subsystem_device) {
1260 case 0x12bf: /* HP xw4100 */
1261 asus_hides_smbus = 1;
1262 }
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001263 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1264 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1265 switch (dev->subsystem_device) {
1266 case 0xC00C: /* Samsung P35 notebook */
1267 asus_hides_smbus = 1;
1268 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001269 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1270 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001271 switch (dev->subsystem_device) {
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001272 case 0x0058: /* Compaq Evo N620c */
1273 asus_hides_smbus = 1;
1274 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001275 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001276 switch (dev->subsystem_device) {
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001277 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1278 /* Motherboard doesn't have Host bridge
1279 * subvendor/subdevice IDs, therefore checking
1280 * its on-board VGA controller */
1281 asus_hides_smbus = 1;
1282 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001283 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001284 switch (dev->subsystem_device) {
Jean Delvare10260d92008-06-04 13:53:31 +02001285 case 0x00b8: /* Compaq Evo D510 CMT */
1286 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001287 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001288 /* Motherboard doesn't have Host bridge
1289 * subvendor/subdevice IDs and on-board VGA
1290 * controller is disabled if an AGP card is
1291 * inserted, therefore checking USB UHCI
1292 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001293 asus_hides_smbus = 1;
1294 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001295 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1296 switch (dev->subsystem_device) {
1297 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1298 /* Motherboard doesn't have host bridge
1299 * subvendor/subdevice IDs, therefore checking
1300 * its on-board VGA controller */
1301 asus_hides_smbus = 1;
1302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 }
1304}
Andrew Morton652c5382007-11-21 15:07:13 -08001305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1306DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1307DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001309DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001310DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1311DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1312DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1313DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1314DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Andrew Morton652c5382007-11-21 15:07:13 -08001316DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001317DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001318DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001319
Alan Cox1597cac2006-12-04 15:14:45 -08001320static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321{
1322 u16 val;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001323
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 if (likely(!asus_hides_smbus))
1325 return;
1326
1327 pci_read_config_word(dev, 0xF2, &val);
1328 if (val & 0x8) {
1329 pci_write_config_word(dev, 0xF2, val & (~0x8));
1330 pci_read_config_word(dev, 0xF2, &val);
1331 if (val & 0x8)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001332 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1333 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001335 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 }
1337}
Andrew Morton652c5382007-11-21 15:07:13 -08001338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1340DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1341DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1342DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001345DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1346DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1347DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1348DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1349DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1350DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1351DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001353/* It appears we just have one such device. If not, we have a warning */
1354static void __iomem *asus_rcba_base;
1355static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001356{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001357 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001358
1359 if (likely(!asus_hides_smbus))
1360 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001361 WARN_ON(asus_rcba_base);
1362
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001363 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001364 /* use bits 31:14, 16 kB aligned */
1365 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1366 if (asus_rcba_base == NULL)
1367 return;
1368}
1369
1370static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1371{
1372 u32 val;
1373
1374 if (likely(!asus_hides_smbus || !asus_rcba_base))
1375 return;
1376 /* read the Function Disable register, dword mode only */
1377 val = readl(asus_rcba_base + 0x3418);
1378 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1379}
1380
1381static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1382{
1383 if (likely(!asus_hides_smbus || !asus_rcba_base))
1384 return;
1385 iounmap(asus_rcba_base);
1386 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001387 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001388}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001389
1390static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1391{
1392 asus_hides_smbus_lpc_ich6_suspend(dev);
1393 asus_hides_smbus_lpc_ich6_resume_early(dev);
1394 asus_hides_smbus_lpc_ich6_resume(dev);
1395}
Andrew Morton652c5382007-11-21 15:07:13 -08001396DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001397DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1398DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1399DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401/*
1402 * SiS 96x south bridge: BIOS typically hides SMBus device...
1403 */
Alan Cox1597cac2006-12-04 15:14:45 -08001404static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405{
1406 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001408 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001409 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001410 pci_write_config_byte(dev, 0x77, val & ~0x10);
1411 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412}
Andrew Morton652c5382007-11-21 15:07:13 -08001413DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1414DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1415DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1416DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001417DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1418DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1419DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1420DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422/*
1423 * ... This is further complicated by the fact that some SiS96x south
1424 * bridges pretend to be 85C503/5513 instead. In that case see if we
1425 * spotted a compatible north bridge to make sure.
1426 * (pci_find_device doesn't work yet)
1427 *
1428 * We can also enable the sis96x bit in the discovery register..
1429 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430#define SIS_DETECT_REGISTER 0x40
1431
Alan Cox1597cac2006-12-04 15:14:45 -08001432static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433{
1434 u8 reg;
1435 u16 devid;
1436
1437 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1438 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1439 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1440 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1441 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1442 return;
1443 }
1444
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001446 * Ok, it now shows up as a 96x.. run the 96x quirk by
1447 * hand in case it has already been processed.
1448 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 */
1450 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001451 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
Andrew Morton652c5382007-11-21 15:07:13 -08001453DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001454DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001457/*
1458 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1459 * and MC97 modem controller are disabled when a second PCI soundcard is
1460 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1461 * -- bjd
1462 */
Alan Cox1597cac2006-12-04 15:14:45 -08001463static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001464{
1465 u8 val;
1466 int asus_hides_ac97 = 0;
1467
1468 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1469 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1470 asus_hides_ac97 = 1;
1471 }
1472
1473 if (!asus_hides_ac97)
1474 return;
1475
1476 pci_read_config_byte(dev, 0x50, &val);
1477 if (val & 0xc0) {
1478 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1479 pci_read_config_byte(dev, 0x50, &val);
1480 if (val & 0xc0)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001481 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1482 val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001483 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001484 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001485 }
1486}
Andrew Morton652c5382007-11-21 15:07:13 -08001487DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001488DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001489
Tejun Heo77967052006-08-19 03:54:39 +09001490#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001491
1492/*
1493 * If we are using libata we can drive this chip properly but must
1494 * do this early on to make the additional device appear during
1495 * the PCI scanning.
1496 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001497static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001498{
Tejun Heoe34bb372007-02-26 20:24:03 +09001499 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001500 u8 hdr;
1501
1502 /* Only poke fn 0 */
1503 if (PCI_FUNC(pdev->devfn))
1504 return;
1505
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001506 pci_read_config_dword(pdev, 0x40, &conf1);
1507 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001508
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001509 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1510 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001511
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001512 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001513 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1514 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001515 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001516 /* The controller should be in single function ahci mode */
1517 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1518 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001519
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001520 case PCI_DEVICE_ID_JMICRON_JMB365:
1521 case PCI_DEVICE_ID_JMICRON_JMB366:
1522 /* Redirect IDE second PATA port to the right spot */
1523 conf5 |= (1 << 24);
1524 /* Fall through */
1525 case PCI_DEVICE_ID_JMICRON_JMB361:
1526 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001527 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001528 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1529 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001530 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001531 break;
1532
1533 case PCI_DEVICE_ID_JMICRON_JMB368:
1534 /* The controller should be in single function IDE mode */
1535 conf1 |= 0x00C00000; /* Set 22, 23 */
1536 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001537 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001538
1539 pci_write_config_dword(pdev, 0x40, conf1);
1540 pci_write_config_dword(pdev, 0x80, conf5);
1541
1542 /* Update pdev accordingly */
1543 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1544 pdev->hdr_type = hdr & 0x7f;
1545 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001546
1547 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1548 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001549}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001550DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1551DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001552DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001553DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001554DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001555DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1556DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1557DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001558DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001559DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1560DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001561DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001562DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001563DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001564DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1565DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1566DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001567DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001568
1569#endif
1570
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571#ifdef CONFIG_X86_IO_APIC
Bill Pemberton15856ad2012-11-21 15:35:00 -05001572static void quirk_alder_ioapic(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
1574 int i;
1575
1576 if ((pdev->class >> 8) != 0xff00)
1577 return;
1578
1579 /* the first BAR is the location of the IO APIC...we must
1580 * not touch this (and it's already covered by the fixmap), so
1581 * forcibly insert it into the resource tree */
1582 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1583 insert_resource(&iomem_resource, &pdev->resource[0]);
1584
1585 /* The next five BARs all seem to be rubbish, so just clean
1586 * them out */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001587 for (i = 1; i < 6; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589}
Andrew Morton652c5382007-11-21 15:07:13 -08001590DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591#endif
1592
Bill Pemberton15856ad2012-11-21 15:35:00 -05001593static void quirk_pcie_mch(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001595 pci_msi_off(pdev);
1596 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597}
Andrew Morton652c5382007-11-21 15:07:13 -08001598DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1599DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
Kristen Accardi4602b882005-08-16 15:15:58 -07001602
1603/*
1604 * It's possible for the MSI to get corrupted if shpc and acpi
1605 * are used together on certain PXH-based systems.
1606 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001607static void quirk_pcie_pxh(struct pci_dev *dev)
Kristen Accardi4602b882005-08-16 15:15:58 -07001608{
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08001609 pci_msi_off(dev);
Kristen Accardi4602b882005-08-16 15:15:58 -07001610 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001611 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001612}
1613DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1614DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1615DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1616DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1617DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1618
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001619/*
1620 * Some Intel PCI Express chipsets have trouble with downstream
1621 * device power management.
1622 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001623static void quirk_intel_pcie_pm(struct pci_dev *dev)
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001624{
1625 pci_pm_d3_delay = 120;
1626 dev->no_d1d2 = 1;
1627}
1628
1629DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1631DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1632DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1633DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1634DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1635DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1637DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1638DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1639DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1640DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1641DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1642DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1643DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1644DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1645DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1646DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1647DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1648DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1649DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001650
Stefan Assmann426b3b82008-06-11 16:35:16 +02001651#ifdef CONFIG_X86_IO_APIC
1652/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001653 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1654 * remap the original interrupt in the linux kernel to the boot interrupt, so
1655 * that a PCI device's interrupt handler is installed on the boot interrupt
1656 * line instead.
1657 */
1658static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1659{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001660 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001661 return;
1662
1663 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001664 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1665 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001666}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1673DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1675DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1676DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1677DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1678DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1679DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1680DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1681DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1682DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001683
1684/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001685 * On some chipsets we can disable the generation of legacy INTx boot
1686 * interrupts.
1687 */
1688
1689/*
1690 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1691 * 300641-004US, section 5.7.3.
1692 */
1693#define INTEL_6300_IOAPIC_ABAR 0x40
1694#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1695
1696static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1697{
1698 u16 pci_config_word;
1699
1700 if (noioapicquirk)
1701 return;
1702
1703 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1704 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1705 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1706
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001707 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1708 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001709}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001710DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1711DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001712
1713/*
1714 * disable boot interrupts on HT-1000
1715 */
1716#define BC_HT1000_FEATURE_REG 0x64
1717#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1718#define BC_HT1000_MAP_IDX 0xC00
1719#define BC_HT1000_MAP_DATA 0xC01
1720
1721static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1722{
1723 u32 pci_config_dword;
1724 u8 irq;
1725
1726 if (noioapicquirk)
1727 return;
1728
1729 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1730 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1731 BC_HT1000_PIC_REGS_ENABLE);
1732
1733 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1734 outb(irq, BC_HT1000_MAP_IDX);
1735 outb(0x00, BC_HT1000_MAP_DATA);
1736 }
1737
1738 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1739
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001740 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1741 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001742}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001743DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1744DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001745
1746/*
1747 * disable boot interrupts on AMD and ATI chipsets
1748 */
1749/*
1750 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1751 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1752 * (due to an erratum).
1753 */
1754#define AMD_813X_MISC 0x40
1755#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001756#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001757#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001758
1759static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1760{
1761 u32 pci_config_dword;
1762
1763 if (noioapicquirk)
1764 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001765 if ((dev->revision == AMD_813X_REV_B1) ||
1766 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001767 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001768
1769 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1770 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1771 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1772
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001773 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1774 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001775}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001776DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1777DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1778DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1779DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001780
1781#define AMD_8111_PCI_IRQ_ROUTING 0x56
1782
1783static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1784{
1785 u16 pci_config_word;
1786
1787 if (noioapicquirk)
1788 return;
1789
1790 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1791 if (!pci_config_word) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001792 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1793 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001794 return;
1795 }
1796 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001797 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1798 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001799}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001800DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1801DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001802#endif /* CONFIG_X86_IO_APIC */
1803
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001804/*
1805 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1806 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1807 * Re-allocate the region if needed...
1808 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001809static void quirk_tc86c001_ide(struct pci_dev *dev)
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001810{
1811 struct resource *r = &dev->resource[0];
1812
1813 if (r->start & 0x8) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001814 r->flags |= IORESOURCE_UNSET;
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001815 r->start = 0;
1816 r->end = 0xf;
1817 }
1818}
1819DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1820 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1821 quirk_tc86c001_ide);
1822
Ian Abbott21c5fd92012-10-30 17:25:53 +00001823/*
1824 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1825 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1826 * being read correctly if bit 7 of the base address is set.
1827 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1828 * Re-allocate the regions to a 256-byte boundary if necessary.
1829 */
Linus Torvalds193c0d62012-12-13 12:14:47 -08001830static void quirk_plx_pci9050(struct pci_dev *dev)
Ian Abbott21c5fd92012-10-30 17:25:53 +00001831{
1832 unsigned int bar;
1833
1834 /* Fixed in revision 2 (PCI 9052). */
1835 if (dev->revision >= 2)
1836 return;
1837 for (bar = 0; bar <= 1; bar++)
1838 if (pci_resource_len(dev, bar) == 0x80 &&
1839 (pci_resource_start(dev, bar) & 0x80)) {
1840 struct resource *r = &dev->resource[bar];
Ryan Desfosses227f0642014-04-18 20:13:50 -04001841 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
Ian Abbott21c5fd92012-10-30 17:25:53 +00001842 bar);
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001843 r->flags |= IORESOURCE_UNSET;
Ian Abbott21c5fd92012-10-30 17:25:53 +00001844 r->start = 0;
1845 r->end = 0xff;
1846 }
1847}
1848DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1849 quirk_plx_pci9050);
Ian Abbott2794bb22012-10-29 14:40:18 +00001850/*
1851 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1852 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1853 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1854 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1855 *
1856 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1857 * driver.
1858 */
1859DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1860DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
Ian Abbott21c5fd92012-10-30 17:25:53 +00001861
Bill Pemberton15856ad2012-11-21 15:35:00 -05001862static void quirk_netmos(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863{
1864 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1865 unsigned int num_serial = dev->subsystem_device & 0xf;
1866
1867 /*
1868 * These Netmos parts are multiport serial devices with optional
1869 * parallel ports. Even when parallel ports are present, they
1870 * are identified as class SERIAL, which means the serial driver
1871 * will claim them. To prevent this, mark them as class OTHER.
1872 * These combo devices should be claimed by parport_serial.
1873 *
1874 * The subdevice ID is of the form 0x00PS, where <P> is the number
1875 * of parallel ports and <S> is the number of serial ports.
1876 */
1877 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001878 case PCI_DEVICE_ID_NETMOS_9835:
1879 /* Well, this rule doesn't hold for the following 9835 device */
1880 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1881 dev->subsystem_device == 0x0299)
1882 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 case PCI_DEVICE_ID_NETMOS_9735:
1884 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 case PCI_DEVICE_ID_NETMOS_9845:
1886 case PCI_DEVICE_ID_NETMOS_9855:
Yinghai Lu08803ef2012-02-23 23:46:56 -08001887 if (num_parallel) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001888 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 dev->device, num_parallel, num_serial);
1890 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1891 (dev->class & 0xff);
1892 }
1893 }
1894}
Yinghai Lu08803ef2012-02-23 23:46:56 -08001895DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1896 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897
Mark Rustadc17d13b2015-07-13 11:40:07 -07001898static void quirk_f0_vpd_link(struct pci_dev *dev)
1899{
1900 if (!dev->multifunction || !PCI_FUNC(dev->devfn))
1901 return;
1902 dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
1903}
1904DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1905 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
1906
Bill Pemberton15856ad2012-11-21 15:35:00 -05001907static void quirk_e100_interrupt(struct pci_dev *dev)
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001908{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001909 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001910 u8 __iomem *csr;
1911 u8 cmd_hi;
1912
1913 switch (dev->device) {
1914 /* PCI IDs taken from drivers/net/e100.c */
1915 case 0x1029:
1916 case 0x1030 ... 0x1034:
1917 case 0x1038 ... 0x103E:
1918 case 0x1050 ... 0x1057:
1919 case 0x1059:
1920 case 0x1064 ... 0x106B:
1921 case 0x1091 ... 0x1095:
1922 case 0x1209:
1923 case 0x1229:
1924 case 0x2449:
1925 case 0x2459:
1926 case 0x245D:
1927 case 0x27DC:
1928 break;
1929 default:
1930 return;
1931 }
1932
1933 /*
1934 * Some firmware hands off the e100 with interrupts enabled,
1935 * which can cause a flood of interrupts if packets are
1936 * received before the driver attaches to the device. So
1937 * disable all e100 interrupts here. The driver will
1938 * re-enable them when it's ready.
1939 */
1940 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001941
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001942 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001943 return;
1944
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001945 /*
1946 * Check that the device is in the D0 power state. If it's not,
1947 * there is no point to look any further.
1948 */
Yijing Wang728cdb72013-06-18 16:22:14 +08001949 if (dev->pm_cap) {
1950 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001951 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1952 return;
1953 }
1954
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001955 /* Convert from PCI bus to resource space. */
1956 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001957 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001958 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001959 return;
1960 }
1961
1962 cmd_hi = readb(csr + 3);
1963 if (cmd_hi == 0) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001964 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001965 writeb(1, csr + 3);
1966 }
1967
1968 iounmap(csr);
1969}
Yinghai Lu4c5b28e2012-02-23 23:46:57 -08001970DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1971 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001972
Alexander Duyck649426e2009-03-05 13:57:28 -05001973/*
1974 * The 82575 and 82598 may experience data corruption issues when transitioning
1975 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1976 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001977static void quirk_disable_aspm_l0s(struct pci_dev *dev)
Alexander Duyck649426e2009-03-05 13:57:28 -05001978{
1979 dev_info(&dev->dev, "Disabling L0s\n");
1980 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1981}
1982DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1983DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1984DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1985DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1986DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1987DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1988DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1989DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1990DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1991DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1992DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1993DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1994DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1995DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1996
Bill Pemberton15856ad2012-11-21 15:35:00 -05001997static void fixup_rev1_53c810(struct pci_dev *dev)
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001998{
1999 /* rev 1 ncr53c810 chips don't set the class at all which means
2000 * they don't get their resources remapped. Fix that here.
2001 */
2002
2003 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002004 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002005 dev->class = PCI_CLASS_STORAGE_SCSI;
2006 }
2007}
2008DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2009
Daniel Yeisley9d265122005-12-05 07:06:43 -05002010/* Enable 1k I/O space granularity on the Intel P64H2 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002011static void quirk_p64h2_1k_io(struct pci_dev *dev)
Daniel Yeisley9d265122005-12-05 07:06:43 -05002012{
2013 u16 en1k;
Daniel Yeisley9d265122005-12-05 07:06:43 -05002014
2015 pci_read_config_word(dev, 0x40, &en1k);
2016
2017 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002018 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -06002019 dev->io_window_1k = 1;
Daniel Yeisley9d265122005-12-05 07:06:43 -05002020 }
2021}
2022DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2023
Brice Goglincf34a8e2006-06-13 14:35:42 -04002024/* Under some circumstances, AER is not linked with extended capabilities.
2025 * Force it to be linked by setting the corresponding control bit in the
2026 * config space.
2027 */
Alan Cox1597cac2006-12-04 15:14:45 -08002028static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04002029{
2030 uint8_t b;
2031 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2032 if (!(b & 0x20)) {
2033 pci_write_config_byte(dev, 0xf41, b | 0x20);
Ryan Desfosses227f0642014-04-18 20:13:50 -04002034 dev_info(&dev->dev, "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04002035 }
2036 }
2037}
2038DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2039 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02002040DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08002041 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04002042
Bill Pemberton15856ad2012-11-21 15:35:00 -05002043static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
Tim Yamin53a9bf42007-11-01 23:14:54 +00002044{
2045 /*
2046 * Disable PCI Bus Parking and PCI Master read caching on CX700
2047 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07002048 * bus leading to USB2.0 packet loss.
2049 *
2050 * This quirk is only enabled if a second (on the external PCI bus)
2051 * VT6212L is found -- the CX700 core itself also contains a USB
2052 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00002053 */
2054
Tim Yaminca846392010-03-19 14:22:58 -07002055 /* Count VT6212L instances */
2056 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2057 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002058 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07002059
2060 /* p should contain the first (internal) VT6212L -- see if we have
2061 an external one by searching again */
2062 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2063 if (!p)
2064 return;
2065 pci_dev_put(p);
2066
Tim Yamin53a9bf42007-11-01 23:14:54 +00002067 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2068 if (b & 0x40) {
2069 /* Turn off PCI Bus Parking */
2070 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2071
Ryan Desfosses227f0642014-04-18 20:13:50 -04002072 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
Tim Yaminbc043272008-03-30 20:58:59 +01002073 }
2074 }
2075
2076 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2077 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002078 /* Turn off PCI Master read caching */
2079 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002080
2081 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002082 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002083
2084 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002085 pci_write_config_byte(dev, 0x77, 0x0);
2086
Ryan Desfosses227f0642014-04-18 20:13:50 -04002087 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002088 }
2089 }
2090}
Tim Yaminca846392010-03-19 14:22:58 -07002091DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002092
Benjamin Li99cb233d2008-07-02 10:59:04 -07002093/*
2094 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2095 * VPD end tag will hang the device. This problem was initially
2096 * observed when a vpd entry was created in sysfs
2097 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2098 * will dump 32k of data. Reading a full 32k will cause an access
2099 * beyond the VPD end tag causing the device to hang. Once the device
2100 * is hung, the bnx2 driver will not be able to reset the device.
2101 * We believe that it is legal to read beyond the end tag and
2102 * therefore the solution is to limit the read/write length.
2103 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002104static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
Benjamin Li99cb233d2008-07-02 10:59:04 -07002105{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002106 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07002107 * Only disable the VPD capability for 5706, 5706S, 5708,
2108 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002109 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07002110 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07002111 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002112 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002113 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002114 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2115 (dev->revision & 0xf0) == 0x0)) {
2116 if (dev->vpd)
2117 dev->vpd->len = 0x80;
2118 }
2119}
2120
Yu Zhaobffadff2008-10-28 14:44:11 +08002121DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2122 PCI_DEVICE_ID_NX2_5706,
2123 quirk_brcm_570x_limit_vpd);
2124DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2125 PCI_DEVICE_ID_NX2_5706S,
2126 quirk_brcm_570x_limit_vpd);
2127DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2128 PCI_DEVICE_ID_NX2_5708,
2129 quirk_brcm_570x_limit_vpd);
2130DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2131 PCI_DEVICE_ID_NX2_5708S,
2132 quirk_brcm_570x_limit_vpd);
2133DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2134 PCI_DEVICE_ID_NX2_5709,
2135 quirk_brcm_570x_limit_vpd);
2136DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2137 PCI_DEVICE_ID_NX2_5709S,
2138 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002139
Myron Stowe25e742b2012-07-09 15:36:14 -06002140static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
Matt Carlson0b471502012-02-27 09:44:48 +00002141{
2142 u32 rev;
2143
2144 pci_read_config_dword(dev, 0xf4, &rev);
2145
2146 /* Only CAP the MRRS if the device is a 5719 A0 */
2147 if (rev == 0x05719000) {
2148 int readrq = pcie_get_readrq(dev);
2149 if (readrq > 2048)
2150 pcie_set_readrq(dev, 2048);
2151 }
2152}
2153
2154DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2155 PCI_DEVICE_ID_TIGON3_5719,
2156 quirk_brcm_5719_limit_mrrs);
2157
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002158/* Originally in EDAC sources for i82875P:
2159 * Intel tells BIOS developers to hide device 6 which
2160 * configures the overflow device access containing
2161 * the DRBs - this is where we expose device 6.
2162 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2163 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002164static void quirk_unhide_mch_dev6(struct pci_dev *dev)
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002165{
2166 u8 reg;
2167
2168 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2169 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2170 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2171 }
2172}
2173
2174DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2175 quirk_unhide_mch_dev6);
2176DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2177 quirk_unhide_mch_dev6);
2178
Chris Metcalf12962262012-04-07 17:10:17 -04002179#ifdef CONFIG_TILEPRO
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002180/*
Chris Metcalf12962262012-04-07 17:10:17 -04002181 * The Tilera TILEmpower tilepro platform needs to set the link speed
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002182 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2183 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2184 * capability register of the PEX8624 PCIe switch. The switch
2185 * supports link speed auto negotiation, but falsely sets
2186 * the link speed to 5GT/s.
2187 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002188static void quirk_tile_plx_gen1(struct pci_dev *dev)
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002189{
2190 if (tile_plx_gen1) {
2191 pci_write_config_dword(dev, 0x98, 0x1);
2192 mdelay(50);
2193 }
2194}
2195DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
Chris Metcalf12962262012-04-07 17:10:17 -04002196#endif /* CONFIG_TILEPRO */
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002197
Brice Goglin3f79e102006-08-31 01:54:56 -04002198#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002199/* Some chipsets do not support MSI. We cannot easily rely on setting
2200 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002201 * some other buses controlled by the chipset even if Linux is not
2202 * aware of it. Instead of setting the flag on all buses in the
Tejun Heoebdf7d32007-05-31 00:40:48 -07002203 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002204 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002205static void quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002206{
Michael Ellerman88187df2007-01-25 19:34:07 +11002207 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002208 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002209}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002210DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2211DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2212DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002213DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002214DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002217
2218/* Disable MSI on chipsets that are known to not support it */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002219static void quirk_disable_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002220{
2221 if (dev->subordinate) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002222 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002223 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2224 }
2225}
2226DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002227DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002228DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002229
Clemens Ladischaff61362010-05-26 12:21:10 +02002230/*
2231 * The APC bridge device in AMD 780 family northbridges has some random
2232 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2233 * we use the possible vendor/device IDs of the host bridge for the
2234 * declared quirk, and search for the APC bridge by slot number.
2235 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002236static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
Clemens Ladischaff61362010-05-26 12:21:10 +02002237{
2238 struct pci_dev *apc_bridge;
2239
2240 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2241 if (apc_bridge) {
2242 if (apc_bridge->device == 0x9602)
2243 quirk_disable_msi(apc_bridge);
2244 pci_dev_put(apc_bridge);
2245 }
2246}
2247DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2248DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2249
Brice Goglin6397c752006-08-31 01:55:32 -04002250/* Go through the list of Hypertransport capabilities and
2251 * return 1 if a HT MSI capability is found and enabled */
Myron Stowe25e742b2012-07-09 15:36:14 -06002252static int msi_ht_cap_enabled(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002253{
Michael Ellerman7a380502006-11-22 18:26:21 +11002254 int pos, ttl = 48;
2255
2256 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2257 while (pos && ttl--) {
2258 u8 flags;
2259
2260 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002261 &flags) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002262 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002263 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002264 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002265 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002266 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002267
2268 pos = pci_find_next_ht_capability(dev, pos,
2269 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002270 }
2271 return 0;
2272}
2273
2274/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
Myron Stowe25e742b2012-07-09 15:36:14 -06002275static void quirk_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002276{
2277 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002278 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002279 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2280 }
2281}
2282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2283 quirk_msi_ht_cap);
Sebastien Dugue6bae1d962007-12-13 16:09:25 -08002284
Brice Goglin6397c752006-08-31 01:55:32 -04002285/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2286 * MSI are supported if the MSI capability set in any of these mappings.
2287 */
Myron Stowe25e742b2012-07-09 15:36:14 -06002288static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002289{
2290 struct pci_dev *pdev;
2291
2292 if (!dev->subordinate)
2293 return;
2294
2295 /* check HT MSI cap on this chipset and the root one.
2296 * a single one having MSI is enough to be sure that MSI are supported.
2297 */
Alan Cox11f242f2006-10-10 14:39:00 -07002298 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002299 if (!pdev)
2300 return;
David Rientjes0c875c22006-12-03 11:55:34 -08002301 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002302 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002303 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2304 }
Alan Cox11f242f2006-10-10 14:39:00 -07002305 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002306}
2307DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2308 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002309
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002310/* Force enable MSI mapping capability on HT bridges */
Myron Stowe25e742b2012-07-09 15:36:14 -06002311static void ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002312{
2313 int pos, ttl = 48;
2314
2315 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2316 while (pos && ttl--) {
2317 u8 flags;
2318
2319 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2320 &flags) == 0) {
2321 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2322
2323 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2324 flags | HT_MSI_FLAGS_ENABLE);
2325 }
2326 pos = pci_find_next_ht_capability(dev, pos,
2327 HT_CAPTYPE_MSI_MAPPING);
2328 }
2329}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2331 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2332 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002333
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002334DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2335 ht_enable_msi_mapping);
2336
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002337/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002338 * for the MCP55 NIC. It is not yet determined whether the msi problem
2339 * also affects other devices. As for now, turn off msi for this device.
2340 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002341static void nvenet_msi_disable(struct pci_dev *dev)
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002342{
Jean Delvare9251bac2011-05-15 18:13:46 +02002343 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2344
2345 if (board_name &&
2346 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2347 strstr(board_name, "P5N32-E SLI"))) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002348 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002349 dev->no_msi = 1;
2350 }
2351}
2352DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2353 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2354 nvenet_msi_disable);
2355
Neil Horman66db60e2010-09-21 13:54:39 -04002356/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002357 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2358 * config register. This register controls the routing of legacy
2359 * interrupts from devices that route through the MCP55. If this register
2360 * is misprogrammed, interrupts are only sent to the BSP, unlike
2361 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2362 * having this register set properly prevents kdump from booting up
2363 * properly, so let's make sure that we have it set correctly.
2364 * Note that this is an undocumented register.
Neil Horman66db60e2010-09-21 13:54:39 -04002365 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002366static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
Neil Horman66db60e2010-09-21 13:54:39 -04002367{
2368 u32 cfg;
2369
Neil Horman49c2fa082010-12-08 09:47:48 -05002370 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2371 return;
2372
Neil Horman66db60e2010-09-21 13:54:39 -04002373 pci_read_config_dword(dev, 0x74, &cfg);
2374
2375 if (cfg & ((1 << 2) | (1 << 15))) {
2376 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2377 cfg &= ~((1 << 2) | (1 << 15));
2378 pci_write_config_dword(dev, 0x74, cfg);
2379 }
2380}
2381
2382DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2383 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2384 nvbridge_check_legacy_irq_routing);
2385
2386DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2387 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2388 nvbridge_check_legacy_irq_routing);
2389
Myron Stowe25e742b2012-07-09 15:36:14 -06002390static int ht_check_msi_mapping(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002391{
2392 int pos, ttl = 48;
2393 int found = 0;
2394
2395 /* check if there is HT MSI cap or enabled on this device */
2396 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2397 while (pos && ttl--) {
2398 u8 flags;
2399
2400 if (found < 1)
2401 found = 1;
2402 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2403 &flags) == 0) {
2404 if (flags & HT_MSI_FLAGS_ENABLE) {
2405 if (found < 2) {
2406 found = 2;
2407 break;
2408 }
2409 }
2410 }
2411 pos = pci_find_next_ht_capability(dev, pos,
2412 HT_CAPTYPE_MSI_MAPPING);
2413 }
2414
2415 return found;
2416}
2417
Myron Stowe25e742b2012-07-09 15:36:14 -06002418static int host_bridge_with_leaf(struct pci_dev *host_bridge)
Yinghai Lude745302009-03-20 19:29:41 -07002419{
2420 struct pci_dev *dev;
2421 int pos;
2422 int i, dev_no;
2423 int found = 0;
2424
2425 dev_no = host_bridge->devfn >> 3;
2426 for (i = dev_no + 1; i < 0x20; i++) {
2427 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2428 if (!dev)
2429 continue;
2430
2431 /* found next host bridge ?*/
2432 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2433 if (pos != 0) {
2434 pci_dev_put(dev);
2435 break;
2436 }
2437
2438 if (ht_check_msi_mapping(dev)) {
2439 found = 1;
2440 pci_dev_put(dev);
2441 break;
2442 }
2443 pci_dev_put(dev);
2444 }
2445
2446 return found;
2447}
2448
Yinghai Lueeafda72009-03-29 12:30:05 -07002449#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2450#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2451
Myron Stowe25e742b2012-07-09 15:36:14 -06002452static int is_end_of_ht_chain(struct pci_dev *dev)
Yinghai Lueeafda72009-03-29 12:30:05 -07002453{
2454 int pos, ctrl_off;
2455 int end = 0;
2456 u16 flags, ctrl;
2457
2458 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2459
2460 if (!pos)
2461 goto out;
2462
2463 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2464
2465 ctrl_off = ((flags >> 10) & 1) ?
2466 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2467 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2468
2469 if (ctrl & (1 << 6))
2470 end = 1;
2471
2472out:
2473 return end;
2474}
2475
Myron Stowe25e742b2012-07-09 15:36:14 -06002476static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002477{
2478 struct pci_dev *host_bridge;
2479 int pos;
2480 int i, dev_no;
2481 int found = 0;
2482
2483 dev_no = dev->devfn >> 3;
2484 for (i = dev_no; i >= 0; i--) {
2485 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2486 if (!host_bridge)
2487 continue;
2488
2489 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2490 if (pos != 0) {
2491 found = 1;
2492 break;
2493 }
2494 pci_dev_put(host_bridge);
2495 }
2496
2497 if (!found)
2498 return;
2499
Yinghai Lueeafda72009-03-29 12:30:05 -07002500 /* don't enable end_device/host_bridge with leaf directly here */
2501 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2502 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002503 goto out;
2504
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002505 /* root did that ! */
2506 if (msi_ht_cap_enabled(host_bridge))
2507 goto out;
2508
2509 ht_enable_msi_mapping(dev);
2510
2511out:
2512 pci_dev_put(host_bridge);
2513}
2514
Myron Stowe25e742b2012-07-09 15:36:14 -06002515static void ht_disable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002516{
2517 int pos, ttl = 48;
2518
2519 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2520 while (pos && ttl--) {
2521 u8 flags;
2522
2523 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2524 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002525 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002526
2527 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2528 flags & ~HT_MSI_FLAGS_ENABLE);
2529 }
2530 pos = pci_find_next_ht_capability(dev, pos,
2531 HT_CAPTYPE_MSI_MAPPING);
2532 }
2533}
2534
Myron Stowe25e742b2012-07-09 15:36:14 -06002535static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002536{
2537 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002538 int pos;
2539 int found;
2540
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002541 if (!pci_msi_enabled())
2542 return;
2543
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002544 /* check if there is HT MSI cap or enabled on this device */
2545 found = ht_check_msi_mapping(dev);
2546
2547 /* no HT MSI CAP */
2548 if (found == 0)
2549 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002550
2551 /*
2552 * HT MSI mapping should be disabled on devices that are below
2553 * a non-Hypertransport host bridge. Locate the host bridge...
2554 */
2555 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2556 if (host_bridge == NULL) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002557 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
Peer Chen9dc625e2008-02-04 23:50:13 -08002558 return;
2559 }
2560
2561 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2562 if (pos != 0) {
2563 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002564 if (found == 1) {
2565 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002566 if (all)
2567 ht_enable_msi_mapping(dev);
2568 else
2569 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002570 }
Myron Stowedff3aef2012-07-09 15:36:08 -06002571 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002572 }
2573
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002574 /* HT MSI is not enabled */
2575 if (found == 1)
Myron Stowedff3aef2012-07-09 15:36:08 -06002576 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002577
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002578 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2579 ht_disable_msi_mapping(dev);
Myron Stowedff3aef2012-07-09 15:36:08 -06002580
2581out:
2582 pci_dev_put(host_bridge);
Peer Chen9dc625e2008-02-04 23:50:13 -08002583}
Yinghai Lude745302009-03-20 19:29:41 -07002584
Myron Stowe25e742b2012-07-09 15:36:14 -06002585static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002586{
2587 return __nv_msi_ht_cap_quirk(dev, 1);
2588}
2589
Myron Stowe25e742b2012-07-09 15:36:14 -06002590static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002591{
2592 return __nv_msi_ht_cap_quirk(dev, 0);
2593}
2594
2595DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002596DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002597
2598DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002599DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002600
Bill Pemberton15856ad2012-11-21 15:35:00 -05002601static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
David Millerba698ad2007-10-25 01:16:30 -07002602{
2603 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2604}
Bill Pemberton15856ad2012-11-21 15:35:00 -05002605static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
Shane Huang4600c9d2008-01-25 15:46:24 +09002606{
2607 struct pci_dev *p;
2608
2609 /* SB700 MSI issue will be fixed at HW level from revision A21,
2610 * we need check PCI REVISION ID of SMBus controller to get SB700
2611 * revision.
2612 */
2613 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2614 NULL);
2615 if (!p)
2616 return;
2617
2618 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2619 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2620 pci_dev_put(p);
2621}
Xiong Huang70588812013-03-07 08:55:16 +00002622static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2623{
2624 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2625 if (dev->revision < 0x18) {
2626 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2627 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2628 }
2629}
David Millerba698ad2007-10-25 01:16:30 -07002630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2631 PCI_DEVICE_ID_TIGON3_5780,
2632 quirk_msi_intx_disable_bug);
2633DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2634 PCI_DEVICE_ID_TIGON3_5780S,
2635 quirk_msi_intx_disable_bug);
2636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2637 PCI_DEVICE_ID_TIGON3_5714,
2638 quirk_msi_intx_disable_bug);
2639DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2640 PCI_DEVICE_ID_TIGON3_5714S,
2641 quirk_msi_intx_disable_bug);
2642DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2643 PCI_DEVICE_ID_TIGON3_5715,
2644 quirk_msi_intx_disable_bug);
2645DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2646 PCI_DEVICE_ID_TIGON3_5715S,
2647 quirk_msi_intx_disable_bug);
2648
David Millerbc38b412007-10-25 01:16:52 -07002649DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d2008-01-25 15:46:24 +09002650 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002651DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d2008-01-25 15:46:24 +09002652 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002653DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d2008-01-25 15:46:24 +09002654 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002655DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d2008-01-25 15:46:24 +09002656 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d2008-01-25 15:46:24 +09002658 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002659
2660DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2661 quirk_msi_intx_disable_bug);
2662DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2663 quirk_msi_intx_disable_bug);
2664DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2665 quirk_msi_intx_disable_bug);
2666
Huang, Xiong7cb6a292012-04-30 15:38:49 +00002667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2668 quirk_msi_intx_disable_bug);
2669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2670 quirk_msi_intx_disable_bug);
2671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2672 quirk_msi_intx_disable_bug);
2673DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2674 quirk_msi_intx_disable_bug);
2675DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2676 quirk_msi_intx_disable_bug);
2677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2678 quirk_msi_intx_disable_bug);
Xiong Huang70588812013-03-07 08:55:16 +00002679DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2680 quirk_msi_intx_disable_qca_bug);
2681DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2682 quirk_msi_intx_disable_qca_bug);
2683DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2684 quirk_msi_intx_disable_qca_bug);
2685DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2686 quirk_msi_intx_disable_qca_bug);
2687DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2688 quirk_msi_intx_disable_qca_bug);
Brice Goglin3f79e102006-08-31 01:54:56 -04002689#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002690
Felix Radensky33223402010-03-28 16:02:02 +03002691/* Allow manual resource allocation for PCI hotplug bridges
2692 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2693 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002694 * kernel fails to allocate resources when hotplug device is
Felix Radensky33223402010-03-28 16:02:02 +03002695 * inserted and PCI bus is rescanned.
2696 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002697static void quirk_hotplug_bridge(struct pci_dev *dev)
Felix Radensky33223402010-03-28 16:02:02 +03002698{
2699 dev->is_hotplug_bridge = 1;
2700}
2701
2702DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2703
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002704/*
2705 * This is a quirk for the Ricoh MMC controller found as a part of
2706 * some mulifunction chips.
2707
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002708 * This is very similar and based on the ricoh_mmc driver written by
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002709 * Philip Langdale. Thank you for these magic sequences.
2710 *
2711 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2712 * and one or both of cardbus or firewire.
2713 *
2714 * It happens that they implement SD and MMC
2715 * support as separate controllers (and PCI functions). The linux SDHCI
2716 * driver supports MMC cards but the chip detects MMC cards in hardware
2717 * and directs them to the MMC controller - so the SDHCI driver never sees
2718 * them.
2719 *
2720 * To get around this, we must disable the useless MMC controller.
2721 * At that point, the SDHCI controller will start seeing them
2722 * It seems to be the case that the relevant PCI registers to deactivate the
2723 * MMC controller live on PCI function 0, which might be the cardbus controller
2724 * or the firewire controller, depending on the particular chip in question
2725 *
2726 * This has to be done early, because as soon as we disable the MMC controller
2727 * other pci functions shift up one level, e.g. function #2 becomes function
2728 * #1, and this will confuse the pci core.
2729 */
2730
2731#ifdef CONFIG_MMC_RICOH_MMC
2732static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2733{
2734 /* disable via cardbus interface */
2735 u8 write_enable;
2736 u8 write_target;
2737 u8 disable;
2738
2739 /* disable must be done via function #0 */
2740 if (PCI_FUNC(dev->devfn))
2741 return;
2742
2743 pci_read_config_byte(dev, 0xB7, &disable);
2744 if (disable & 0x02)
2745 return;
2746
2747 pci_read_config_byte(dev, 0x8E, &write_enable);
2748 pci_write_config_byte(dev, 0x8E, 0xAA);
2749 pci_read_config_byte(dev, 0x8D, &write_target);
2750 pci_write_config_byte(dev, 0x8D, 0xB7);
2751 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2752 pci_write_config_byte(dev, 0x8E, write_enable);
2753 pci_write_config_byte(dev, 0x8D, write_target);
2754
2755 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2756 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2757}
2758DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2759DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2760
2761static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2762{
2763 /* disable via firewire interface */
2764 u8 write_enable;
2765 u8 disable;
2766
2767 /* disable must be done via function #0 */
2768 if (PCI_FUNC(dev->devfn))
2769 return;
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002770 /*
Andy Lutomirski812089e2012-12-01 12:37:20 -08002771 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002772 * certain types of SD/MMC cards. Lowering the SD base
2773 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2774 *
2775 * 0x150 - SD2.0 mode enable for changing base clock
2776 * frequency to 50Mhz
2777 * 0xe1 - Base clock frequency
2778 * 0x32 - 50Mhz new clock frequency
2779 * 0xf9 - Key register for 0x150
2780 * 0xfc - key register for 0xe1
2781 */
Andy Lutomirski812089e2012-12-01 12:37:20 -08002782 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2783 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002784 pci_write_config_byte(dev, 0xf9, 0xfc);
2785 pci_write_config_byte(dev, 0x150, 0x10);
2786 pci_write_config_byte(dev, 0xf9, 0x00);
2787 pci_write_config_byte(dev, 0xfc, 0x01);
2788 pci_write_config_byte(dev, 0xe1, 0x32);
2789 pci_write_config_byte(dev, 0xfc, 0x00);
2790
2791 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2792 }
Josh Boyer3e309cd2011-10-05 11:44:50 -04002793
2794 pci_read_config_byte(dev, 0xCB, &disable);
2795
2796 if (disable & 0x02)
2797 return;
2798
2799 pci_read_config_byte(dev, 0xCA, &write_enable);
2800 pci_write_config_byte(dev, 0xCA, 0x57);
2801 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2802 pci_write_config_byte(dev, 0xCA, write_enable);
2803
2804 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2805 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2806
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002807}
2808DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2809DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
Andy Lutomirski812089e2012-12-01 12:37:20 -08002810DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2811DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
Manoj Iyerbe98ca62011-05-26 11:19:05 -05002812DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2813DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002814#endif /*CONFIG_MMC_RICOH_MMC*/
2815
Suresh Siddhad3f13812011-08-23 17:05:25 -07002816#ifdef CONFIG_DMAR_TABLE
Suresh Siddha254e4202010-12-06 12:26:30 -08002817#define VTUNCERRMSK_REG 0x1ac
2818#define VTD_MSK_SPEC_ERRORS (1 << 31)
2819/*
2820 * This is a quirk for masking vt-d spec defined errors to platform error
2821 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2822 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2823 * on the RAS config settings of the platform) when a vt-d fault happens.
2824 * The resulting SMI caused the system to hang.
2825 *
2826 * VT-d spec related errors are already handled by the VT-d OS code, so no
2827 * need to report the same error through other channels.
2828 */
2829static void vtd_mask_spec_errors(struct pci_dev *dev)
2830{
2831 u32 word;
2832
2833 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2834 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2835}
2836DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2837DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2838#endif
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002839
Bill Pemberton15856ad2012-11-21 15:35:00 -05002840static void fixup_ti816x_class(struct pci_dev *dev)
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302841{
Bjorn Helgaasd01fa892015-06-19 15:58:24 -05002842 u32 class = dev->class;
2843
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302844 /* TI 816x devices do not have class code set when in PCIe boot mode */
Bjorn Helgaasd01fa892015-06-19 15:58:24 -05002845 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
2846 dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
2847 class, dev->class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302848}
Yinghai Lu40c96232012-02-23 23:46:58 -08002849DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
Bjorn Helgaasd01fa892015-06-19 15:58:24 -05002850 PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302851
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002852/* Some PCIe devices do not work reliably with the claimed maximum
2853 * payload size supported.
2854 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002855static void fixup_mpss_256(struct pci_dev *dev)
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002856{
2857 dev->pcie_mpss = 1; /* 256 bytes */
2858}
2859DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2860 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2861DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2862 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2863DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2864 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2865
Jon Masond387a8d2011-10-14 14:56:13 -05002866/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2867 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2868 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2869 * until all of the devices are discovered and buses walked, read completion
2870 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2871 * it is possible to hotplug a device with MPS of 256B.
2872 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002873static void quirk_intel_mc_errata(struct pci_dev *dev)
Jon Masond387a8d2011-10-14 14:56:13 -05002874{
2875 int err;
2876 u16 rcc;
2877
2878 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
2879 return;
2880
2881 /* Intel errata specifies bits to change but does not say what they are.
2882 * Keeping them magical until such time as the registers and values can
2883 * be explained.
2884 */
2885 err = pci_read_config_word(dev, 0x48, &rcc);
2886 if (err) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002887 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002888 return;
2889 }
2890
2891 if (!(rcc & (1 << 10)))
2892 return;
2893
2894 rcc &= ~(1 << 10);
2895
2896 err = pci_write_config_word(dev, 0x48, rcc);
2897 if (err) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002898 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002899 return;
2900 }
2901
Ryan Desfosses227f0642014-04-18 20:13:50 -04002902 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002903}
2904/* Intel 5000 series memory controllers and ports 2-7 */
2905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2906DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2909DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2910DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2911DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2912DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2913DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2914DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2915DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2916DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2917DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2918DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2919/* Intel 5100 series memory controllers and ports 2-7 */
2920DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2921DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2922DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2923DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2925DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2926DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2927DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2928DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2929DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2930DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2931
Arjan van de Ven32098742012-01-30 20:52:07 -08002932
Jon Mason12b03182013-05-06 08:03:33 +00002933/*
2934 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2935 * work around this, query the size it should be configured to by the device and
2936 * modify the resource end to correspond to this new size.
2937 */
2938static void quirk_intel_ntb(struct pci_dev *dev)
2939{
2940 int rc;
2941 u8 val;
2942
2943 rc = pci_read_config_byte(dev, 0x00D0, &val);
2944 if (rc)
2945 return;
2946
2947 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2948
2949 rc = pci_read_config_byte(dev, 0x00D1, &val);
2950 if (rc)
2951 return;
2952
2953 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2954}
2955DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
2956DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
2957
Myron Stowe2729d5b2012-07-09 15:36:02 -06002958static ktime_t fixup_debug_start(struct pci_dev *dev,
2959 void (*fn)(struct pci_dev *dev))
Arjan van de Ven32098742012-01-30 20:52:07 -08002960{
Myron Stowe2729d5b2012-07-09 15:36:02 -06002961 ktime_t calltime = ktime_set(0, 0);
2962
2963 dev_dbg(&dev->dev, "calling %pF\n", fn);
2964 if (initcall_debug) {
2965 pr_debug("calling %pF @ %i for %s\n",
2966 fn, task_pid_nr(current), dev_name(&dev->dev));
2967 calltime = ktime_get();
2968 }
2969
2970 return calltime;
2971}
2972
2973static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
2974 void (*fn)(struct pci_dev *dev))
2975{
2976 ktime_t delta, rettime;
Arjan van de Ven32098742012-01-30 20:52:07 -08002977 unsigned long long duration;
2978
Myron Stowe2729d5b2012-07-09 15:36:02 -06002979 if (initcall_debug) {
2980 rettime = ktime_get();
2981 delta = ktime_sub(rettime, calltime);
2982 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
2983 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
2984 fn, duration, dev_name(&dev->dev));
2985 }
Arjan van de Ven32098742012-01-30 20:52:07 -08002986}
2987
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002988/*
2989 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2990 * even though no one is handling them (f.e. i915 driver is never loaded).
2991 * Additionally the interrupt destination is not set up properly
2992 * and the interrupt ends up -somewhere-.
2993 *
2994 * These spurious interrupts are "sticky" and the kernel disables
2995 * the (shared) interrupt line after 100.000+ generated interrupts.
2996 *
2997 * Fix it by disabling the still enabled interrupts.
2998 * This resolves crashes often seen on monitor unplug.
2999 */
3000#define I915_DEIER_REG 0x4400c
Bill Pemberton15856ad2012-11-21 15:35:00 -05003001static void disable_igfx_irq(struct pci_dev *dev)
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003002{
3003 void __iomem *regs = pci_iomap(dev, 0, 0);
3004 if (regs == NULL) {
3005 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
3006 return;
3007 }
3008
3009 /* Check if any interrupt line is still enabled */
3010 if (readl(regs + I915_DEIER_REG) != 0) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003011 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003012
3013 writel(0, regs + I915_DEIER_REG);
3014 }
3015
3016 pci_iounmap(dev, regs);
3017}
3018DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3019DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
Thomas Jarosch7c821262014-04-07 15:10:32 +02003020DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003021
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003022/*
Todd E Brandtb8cac702013-09-10 16:10:43 -07003023 * PCI devices which are on Intel chips can skip the 10ms delay
3024 * before entering D3 mode.
3025 */
3026static void quirk_remove_d3_delay(struct pci_dev *dev)
3027{
3028 dev->d3_delay = 0;
3029}
3030DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3031DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3032DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3033DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3034DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3035DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3036DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3037DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3038DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3039DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3040DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3041DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3042DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3043DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3044
3045/*
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003046 * Some devices may pass our check in pci_intx_mask_supported if
3047 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3048 * support this feature.
3049 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05003050static void quirk_broken_intx_masking(struct pci_dev *dev)
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003051{
3052 dev->broken_intx_masking = 1;
3053}
Jan Kiszkade509f92012-06-07 10:30:59 +02003054DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
3055 quirk_broken_intx_masking);
Alex Williamson0bdb3b22012-06-07 11:01:59 -06003056DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3057 quirk_broken_intx_masking);
Alex Williamson3cb30b72014-05-01 14:36:31 -06003058/*
3059 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3060 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3061 *
3062 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3063 */
3064DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
3065 quirk_broken_intx_masking);
Gavin Shan11e42532014-09-05 15:35:30 -06003066DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3067 quirk_broken_intx_masking);
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003068
Alex Williamson587a7ba2015-01-15 18:17:12 -06003069static void quirk_no_bus_reset(struct pci_dev *dev)
3070{
3071 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3072}
3073
3074/*
Chris Blakea83f9852016-05-30 07:26:37 -05003075 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3076 * The device will throw a Link Down error on AER-capable systems and
3077 * regardless of AER, config space of the device is never accessible again
3078 * and typically causes the system to hang or reset when access is attempted.
Alex Williamson587a7ba2015-01-15 18:17:12 -06003079 * http://www.spinics.net/lists/linux-pci/msg34797.html
3080 */
3081DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
Chris Blakea83f9852016-05-30 07:26:37 -05003082DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3083DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
Alex Williamson587a7ba2015-01-15 18:17:12 -06003084
Andreas Noever1df51722014-06-03 22:04:10 +02003085#ifdef CONFIG_ACPI
3086/*
3087 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3088 *
3089 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3090 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3091 * be present after resume if a device was plugged in before suspend.
3092 *
3093 * The thunderbolt controller consists of a pcie switch with downstream
3094 * bridges leading to the NHI and to the tunnel pci bridges.
3095 *
3096 * This quirk cuts power to the whole chip. Therefore we have to apply it
3097 * during suspend_noirq of the upstream bridge.
3098 *
3099 * Power is automagically restored before resume. No action is needed.
3100 */
3101static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3102{
3103 acpi_handle bridge, SXIO, SXFP, SXLV;
3104
3105 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3106 return;
3107 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3108 return;
3109 bridge = ACPI_HANDLE(&dev->dev);
3110 if (!bridge)
3111 return;
3112 /*
3113 * SXIO and SXLV are present only on machines requiring this quirk.
3114 * TB bridges in external devices might have the same device id as those
3115 * on the host, but they will not have the associated ACPI methods. This
3116 * implicitly checks that we are at the right bridge.
3117 */
3118 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3119 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3120 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3121 return;
3122 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3123
3124 /* magic sequence */
3125 acpi_execute_simple_method(SXIO, NULL, 1);
3126 acpi_execute_simple_method(SXFP, NULL, 0);
3127 msleep(300);
3128 acpi_execute_simple_method(SXLV, NULL, 0);
3129 acpi_execute_simple_method(SXIO, NULL, 0);
3130 acpi_execute_simple_method(SXLV, NULL, 0);
3131}
3132DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
3133 quirk_apple_poweroff_thunderbolt);
3134
3135/*
3136 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3137 *
3138 * During suspend the thunderbolt controller is reset and all pci
3139 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3140 * during resume. We have to manually wait for the NHI since there is
3141 * no parent child relationship between the NHI and the tunneled
3142 * bridges.
3143 */
3144static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3145{
3146 struct pci_dev *sibling = NULL;
3147 struct pci_dev *nhi = NULL;
3148
3149 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3150 return;
3151 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3152 return;
3153 /*
3154 * Find the NHI and confirm that we are a bridge on the tb host
3155 * controller and not on a tb endpoint.
3156 */
3157 sibling = pci_get_slot(dev->bus, 0x0);
3158 if (sibling == dev)
3159 goto out; /* we are the downstream bridge to the NHI */
3160 if (!sibling || !sibling->subordinate)
3161 goto out;
3162 nhi = pci_get_slot(sibling->subordinate, 0x0);
3163 if (!nhi)
3164 goto out;
3165 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3166 || (nhi->device != 0x1547 && nhi->device != 0x156c)
3167 || nhi->subsystem_vendor != 0x2222
3168 || nhi->subsystem_device != 0x1111)
3169 goto out;
3170 dev_info(&dev->dev, "quirk: wating for thunderbolt to reestablish pci tunnels...\n");
3171 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3172out:
3173 pci_dev_put(nhi);
3174 pci_dev_put(sibling);
3175}
3176DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
3177 quirk_apple_wait_for_thunderbolt);
3178DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
3179 quirk_apple_wait_for_thunderbolt);
3180#endif
3181
Jesse Barnesbfb0f332008-10-27 17:50:21 -07003182static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3183 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003184{
Myron Stowe2729d5b2012-07-09 15:36:02 -06003185 ktime_t calltime;
3186
Yinghai Luf4ca5c62012-02-23 23:46:49 -08003187 for (; f < end; f++)
3188 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3189 f->class == (u32) PCI_ANY_ID) &&
3190 (f->vendor == dev->vendor ||
3191 f->vendor == (u16) PCI_ANY_ID) &&
3192 (f->device == dev->device ||
3193 f->device == (u16) PCI_ANY_ID)) {
Myron Stowe2729d5b2012-07-09 15:36:02 -06003194 calltime = fixup_debug_start(dev, f->hook);
3195 f->hook(dev);
3196 fixup_debug_report(dev, calltime, f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003197 }
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003198}
3199
3200extern struct pci_fixup __start_pci_fixups_early[];
3201extern struct pci_fixup __end_pci_fixups_early[];
3202extern struct pci_fixup __start_pci_fixups_header[];
3203extern struct pci_fixup __end_pci_fixups_header[];
3204extern struct pci_fixup __start_pci_fixups_final[];
3205extern struct pci_fixup __end_pci_fixups_final[];
3206extern struct pci_fixup __start_pci_fixups_enable[];
3207extern struct pci_fixup __end_pci_fixups_enable[];
3208extern struct pci_fixup __start_pci_fixups_resume[];
3209extern struct pci_fixup __end_pci_fixups_resume[];
3210extern struct pci_fixup __start_pci_fixups_resume_early[];
3211extern struct pci_fixup __end_pci_fixups_resume_early[];
3212extern struct pci_fixup __start_pci_fixups_suspend[];
3213extern struct pci_fixup __end_pci_fixups_suspend[];
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003214extern struct pci_fixup __start_pci_fixups_suspend_late[];
3215extern struct pci_fixup __end_pci_fixups_suspend_late[];
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003216
Myron Stowe95df8b82012-07-13 14:29:00 -06003217static bool pci_apply_fixup_final_quirks;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003218
3219void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3220{
3221 struct pci_fixup *start, *end;
3222
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003223 switch (pass) {
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003224 case pci_fixup_early:
3225 start = __start_pci_fixups_early;
3226 end = __end_pci_fixups_early;
3227 break;
3228
3229 case pci_fixup_header:
3230 start = __start_pci_fixups_header;
3231 end = __end_pci_fixups_header;
3232 break;
3233
3234 case pci_fixup_final:
Myron Stowe95df8b82012-07-13 14:29:00 -06003235 if (!pci_apply_fixup_final_quirks)
3236 return;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003237 start = __start_pci_fixups_final;
3238 end = __end_pci_fixups_final;
3239 break;
3240
3241 case pci_fixup_enable:
3242 start = __start_pci_fixups_enable;
3243 end = __end_pci_fixups_enable;
3244 break;
3245
3246 case pci_fixup_resume:
3247 start = __start_pci_fixups_resume;
3248 end = __end_pci_fixups_resume;
3249 break;
3250
3251 case pci_fixup_resume_early:
3252 start = __start_pci_fixups_resume_early;
3253 end = __end_pci_fixups_resume_early;
3254 break;
3255
3256 case pci_fixup_suspend:
3257 start = __start_pci_fixups_suspend;
3258 end = __end_pci_fixups_suspend;
3259 break;
3260
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003261 case pci_fixup_suspend_late:
3262 start = __start_pci_fixups_suspend_late;
3263 end = __end_pci_fixups_suspend_late;
3264 break;
3265
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003266 default:
3267 /* stupid compiler warning, you would think with an enum... */
3268 return;
3269 }
3270 pci_do_fixups(dev, start, end);
3271}
Rafael J. Wysocki93177a72010-01-02 22:57:24 +01003272EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003273
Myron Stowe735bff12012-07-09 15:36:46 -06003274
David Woodhouse00010262009-10-12 12:50:34 +01003275static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01003276{
3277 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07003278 u8 cls = 0;
3279 u8 tmp;
3280
3281 if (pci_cache_line_size)
3282 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3283 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003284
Myron Stowe95df8b82012-07-13 14:29:00 -06003285 pci_apply_fixup_final_quirks = true;
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04003286 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01003287 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07003288 /*
3289 * If arch hasn't set it explicitly yet, use the CLS
3290 * value shared by all PCI devices. If there's a
3291 * mismatch, fall back to the default value.
3292 */
3293 if (!pci_cache_line_size) {
3294 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3295 if (!cls)
3296 cls = tmp;
3297 if (!tmp || cls == tmp)
3298 continue;
3299
Ryan Desfosses227f0642014-04-18 20:13:50 -04003300 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3301 cls << 2, tmp << 2,
Jesse Barnesac1aa472009-10-26 13:20:44 -07003302 pci_dfl_cache_line_size << 2);
3303 pci_cache_line_size = pci_dfl_cache_line_size;
3304 }
3305 }
Myron Stowe735bff12012-07-09 15:36:46 -06003306
Jesse Barnesac1aa472009-10-26 13:20:44 -07003307 if (!pci_cache_line_size) {
3308 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3309 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05303310 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01003311 }
3312
3313 return 0;
3314}
3315
David Woodhousecf6f3bf2009-10-12 12:51:22 +01003316fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003317
3318/*
3319 * Followings are device-specific reset methods which can be used to
3320 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3321 * not available.
3322 */
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003323static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
3324{
3325 int pos;
3326
3327 /* only implement PCI_CLASS_SERIAL_USB at present */
3328 if (dev->class == PCI_CLASS_SERIAL_USB) {
3329 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
3330 if (!pos)
3331 return -ENOTTY;
3332
3333 if (probe)
3334 return 0;
3335
3336 pci_write_config_byte(dev, pos + 0x4, 1);
3337 msleep(100);
3338
3339 return 0;
3340 } else {
3341 return -ENOTTY;
3342 }
3343}
3344
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003345static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3346{
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003347 /*
3348 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3349 *
3350 * The 82599 supports FLR on VFs, but FLR support is reported only
3351 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3352 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3353 */
3354
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003355 if (probe)
3356 return 0;
3357
Casey Leedom4d708ab2013-08-06 15:48:39 +05303358 if (!pci_wait_for_pending_transaction(dev))
3359 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003360
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003361 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3362
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003363 msleep(100);
3364
3365 return 0;
3366}
3367
Xudong Haodf558de2012-04-27 09:16:46 -06003368#include "../gpu/drm/i915/i915_reg.h"
3369#define MSG_CTL 0x45010
3370#define NSDE_PWR_STATE 0xd0100
3371#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3372
3373static int reset_ivb_igd(struct pci_dev *dev, int probe)
3374{
3375 void __iomem *mmio_base;
3376 unsigned long timeout;
3377 u32 val;
3378
3379 if (probe)
3380 return 0;
3381
3382 mmio_base = pci_iomap(dev, 0, 0);
3383 if (!mmio_base)
3384 return -ENOMEM;
3385
3386 iowrite32(0x00000002, mmio_base + MSG_CTL);
3387
3388 /*
3389 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3390 * driver loaded sets the right bits. However, this's a reset and
3391 * the bits have been set by i915 previously, so we clobber
3392 * SOUTH_CHICKEN2 register directly here.
3393 */
3394 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3395
3396 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3397 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3398
3399 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3400 do {
3401 val = ioread32(mmio_base + PCH_PP_STATUS);
3402 if ((val & 0xb0000000) == 0)
3403 goto reset_complete;
3404 msleep(10);
3405 } while (time_before(jiffies, timeout));
3406 dev_warn(&dev->dev, "timeout during reset\n");
3407
3408reset_complete:
3409 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3410
3411 pci_iounmap(dev, mmio_base);
3412 return 0;
3413}
3414
Casey Leedom2c6217e2013-08-06 15:48:37 +05303415/*
3416 * Device-specific reset method for Chelsio T4-based adapters.
3417 */
3418static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3419{
3420 u16 old_command;
3421 u16 msix_flags;
3422
3423 /*
3424 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3425 * that we have no device-specific reset method.
3426 */
3427 if ((dev->device & 0xf000) != 0x4000)
3428 return -ENOTTY;
3429
3430 /*
3431 * If this is the "probe" phase, return 0 indicating that we can
3432 * reset this device.
3433 */
3434 if (probe)
3435 return 0;
3436
3437 /*
3438 * T4 can wedge if there are DMAs in flight within the chip and Bus
3439 * Master has been disabled. We need to have it on till the Function
3440 * Level Reset completes. (BUS_MASTER is disabled in
3441 * pci_reset_function()).
3442 */
3443 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3444 pci_write_config_word(dev, PCI_COMMAND,
3445 old_command | PCI_COMMAND_MASTER);
3446
3447 /*
3448 * Perform the actual device function reset, saving and restoring
3449 * configuration information around the reset.
3450 */
3451 pci_save_state(dev);
3452
3453 /*
3454 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3455 * are disabled when an MSI-X interrupt message needs to be delivered.
3456 * So we briefly re-enable MSI-X interrupts for the duration of the
3457 * FLR. The pci_restore_state() below will restore the original
3458 * MSI-X state.
3459 */
3460 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3461 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3462 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3463 msix_flags |
3464 PCI_MSIX_FLAGS_ENABLE |
3465 PCI_MSIX_FLAGS_MASKALL);
3466
3467 /*
3468 * Start of pcie_flr() code sequence. This reset code is a copy of
3469 * the guts of pcie_flr() because that's not an exported function.
3470 */
3471
3472 if (!pci_wait_for_pending_transaction(dev))
3473 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3474
3475 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3476 msleep(100);
3477
3478 /*
3479 * End of pcie_flr() code sequence.
3480 */
3481
3482 /*
3483 * Restore the configuration information (BAR values, etc.) including
3484 * the original PCI Configuration Space Command word, and return
3485 * success.
3486 */
3487 pci_restore_state(dev);
3488 pci_write_config_word(dev, PCI_COMMAND, old_command);
3489 return 0;
3490}
3491
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003492#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
Xudong Haodf558de2012-04-27 09:16:46 -06003493#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3494#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003495
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003496static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003497 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3498 reset_intel_82599_sfp_virtfn },
Xudong Haodf558de2012-04-27 09:16:46 -06003499 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3500 reset_ivb_igd },
3501 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3502 reset_ivb_igd },
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003503 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
3504 reset_intel_generic_dev },
Casey Leedom2c6217e2013-08-06 15:48:37 +05303505 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3506 reset_chelsio_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003507 { 0 }
3508};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003509
Xudong Haodf558de2012-04-27 09:16:46 -06003510/*
3511 * These device-specific reset methods are here rather than in a driver
3512 * because when a host assigns a device to a guest VM, the host may need
3513 * to reset the device but probably doesn't have a driver for it.
3514 */
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003515int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3516{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08003517 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003518
3519 for (i = pci_dev_reset_methods; i->reset; i++) {
3520 if ((i->vendor == dev->vendor ||
3521 i->vendor == (u16)PCI_ANY_ID) &&
3522 (i->device == dev->device ||
3523 i->device == (u16)PCI_ANY_ID))
3524 return i->reset(dev, probe);
3525 }
3526
3527 return -ENOTTY;
3528}
Alex Williamson12ea6ca2012-06-11 05:26:55 +00003529
Alex Williamsonec637fb2014-05-22 17:07:49 -06003530static void quirk_dma_func0_alias(struct pci_dev *dev)
3531{
3532 if (PCI_FUNC(dev->devfn) != 0) {
3533 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
3534 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3535 }
3536}
3537
3538/*
3539 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3540 *
3541 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3542 */
3543DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3544DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3545
Alex Williamsoncc346a42014-05-28 14:54:00 -06003546static void quirk_dma_func1_alias(struct pci_dev *dev)
3547{
3548 if (PCI_FUNC(dev->devfn) != 1) {
3549 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
3550 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3551 }
3552}
3553
3554/*
3555 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3556 * SKUs function 1 is present and is a legacy IDE controller, in other
3557 * SKUs this function is not present, making this a ghost requester.
3558 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3559 */
3560DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3561 quirk_dma_func1_alias);
3562/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3563DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3564 quirk_dma_func1_alias);
3565/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3566DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3567 quirk_dma_func1_alias);
3568/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3569DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3570 quirk_dma_func1_alias);
3571/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3572DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3573 quirk_dma_func1_alias);
3574/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3575DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3576 quirk_dma_func1_alias);
Jérôme Carreteroc2e0fb92014-06-03 15:41:56 -04003577DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3578 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003579/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3580DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3581 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3582 quirk_dma_func1_alias);
3583
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003584/*
3585 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3586 * using the wrong DMA alias for the device. Some of these devices can be
3587 * used as either forward or reverse bridges, so we need to test whether the
3588 * device is operating in the correct mode. We could probably apply this
3589 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3590 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3591 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3592 */
3593static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3594{
3595 if (!pci_is_root_bus(pdev->bus) &&
3596 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3597 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3598 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3599 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3600}
3601/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3603 quirk_use_pcie_bridge_dma_alias);
3604/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3605DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
Alex Williamson98ca50d2014-06-09 12:43:25 -06003606/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3607DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
Alex Williamson8ab4abb2014-07-05 15:26:52 -06003608/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3609DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003610
Alex Williamson15b100d2013-06-27 16:40:00 -06003611/*
3612 * AMD has indicated that the devices below do not support peer-to-peer
3613 * in any system where they are found in the southbridge with an AMD
3614 * IOMMU in the system. Multifunction devices that do not support
3615 * peer-to-peer between functions can claim to support a subset of ACS.
3616 * Such devices effectively enable request redirect (RR) and completion
3617 * redirect (CR) since all transactions are redirected to the upstream
3618 * root complex.
3619 *
3620 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
3621 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
3622 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
3623 *
3624 * 1002:4385 SBx00 SMBus Controller
3625 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
3626 * 1002:4383 SBx00 Azalia (Intel HDA)
3627 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
3628 * 1002:4384 SBx00 PCI to PCI Bridge
3629 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
Marti Raudsepp3587e622014-10-02 08:50:31 -06003630 *
3631 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
3632 *
3633 * 1022:780f [AMD] FCH PCI Bridge
3634 * 1022:7809 [AMD] FCH USB OHCI Controller
Alex Williamson15b100d2013-06-27 16:40:00 -06003635 */
3636static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
3637{
3638#ifdef CONFIG_ACPI
3639 struct acpi_table_header *header = NULL;
3640 acpi_status status;
3641
3642 /* Targeting multifunction devices on the SB (appears on root bus) */
3643 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
3644 return -ENODEV;
3645
3646 /* The IVRS table describes the AMD IOMMU */
3647 status = acpi_get_table("IVRS", 0, &header);
3648 if (ACPI_FAILURE(status))
3649 return -ENODEV;
3650
3651 /* Filter out flags not applicable to multifunction */
3652 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
3653
3654 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
3655#else
3656 return -ENODEV;
3657#endif
3658}
3659
Alex Williamsond99321b2014-02-03 14:27:46 -07003660/*
3661 * Many Intel PCH root ports do provide ACS-like features to disable peer
3662 * transactions and validate bus numbers in requests, but do not provide an
3663 * actual PCIe ACS capability. This is the list of device IDs known to fall
3664 * into that category as provided by Intel in Red Hat bugzilla 1037684.
3665 */
3666static const u16 pci_quirk_intel_pch_acs_ids[] = {
3667 /* Ibexpeak PCH */
3668 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
3669 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
3670 /* Cougarpoint PCH */
3671 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
3672 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
3673 /* Pantherpoint PCH */
3674 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
3675 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
3676 /* Lynxpoint-H PCH */
3677 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
3678 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
3679 /* Lynxpoint-LP PCH */
3680 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
3681 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
3682 /* Wildcat PCH */
3683 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
3684 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
Alex Williamson1a30fd02014-03-31 12:21:38 -06003685 /* Patsburg (X79) PCH */
3686 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
Alex Williamsond99321b2014-02-03 14:27:46 -07003687};
3688
3689static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
3690{
3691 int i;
3692
3693 /* Filter out a few obvious non-matches first */
3694 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
3695 return false;
3696
3697 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
3698 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
3699 return true;
3700
3701 return false;
3702}
3703
3704#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
3705
3706static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
3707{
3708 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
3709 INTEL_PCH_ACS_FLAGS : 0;
3710
3711 if (!pci_quirk_intel_pch_acs_match(dev))
3712 return -ENOTTY;
3713
3714 return acs_flags & ~flags ? 0 : 1;
3715}
3716
Alex Williamson100ebb22014-09-26 17:07:59 -06003717static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
Alex Williamson89b51cb2014-09-17 08:59:36 -06003718{
3719 /*
3720 * SV, TB, and UF are not relevant to multifunction endpoints.
3721 *
Alex Williamson100ebb22014-09-26 17:07:59 -06003722 * Multifunction devices are only required to implement RR, CR, and DT
3723 * in their ACS capability if they support peer-to-peer transactions.
3724 * Devices matching this quirk have been verified by the vendor to not
3725 * perform peer-to-peer with other functions, allowing us to mask out
3726 * these bits as if they were unimplemented in the ACS capability.
Alex Williamson89b51cb2014-09-17 08:59:36 -06003727 */
3728 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
3729 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
3730
3731 return acs_flags ? 0 : 1;
3732}
3733
Alex Williamsonad805752012-06-11 05:27:07 +00003734static const struct pci_dev_acs_enabled {
3735 u16 vendor;
3736 u16 device;
3737 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3738} pci_dev_acs_enabled[] = {
Alex Williamson15b100d2013-06-27 16:40:00 -06003739 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
3740 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
3741 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
3742 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
3743 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
3744 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
Marti Raudsepp3587e622014-10-02 08:50:31 -06003745 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
3746 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
Alex Williamson100ebb22014-09-26 17:07:59 -06003747 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
3748 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
3749 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
3750 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
3751 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
3752 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
3753 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
3754 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
3755 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
3756 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
3757 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
3758 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
3759 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
3760 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
3761 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
3762 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
3763 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
3764 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
3765 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
3766 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
3767 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
3768 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
Alex Williamsond99321b2014-02-03 14:27:46 -07003769 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
Alex Williamsonad805752012-06-11 05:27:07 +00003770 { 0 }
3771};
3772
3773int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3774{
3775 const struct pci_dev_acs_enabled *i;
3776 int ret;
3777
3778 /*
3779 * Allow devices that do not expose standard PCIe ACS capabilities
3780 * or control to indicate their support here. Multi-function express
3781 * devices which do not allow internal peer-to-peer between functions,
3782 * but do not implement PCIe ACS may wish to return true here.
3783 */
3784 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
3785 if ((i->vendor == dev->vendor ||
3786 i->vendor == (u16)PCI_ANY_ID) &&
3787 (i->device == dev->device ||
3788 i->device == (u16)PCI_ANY_ID)) {
3789 ret = i->acs_enabled(dev, acs_flags);
3790 if (ret >= 0)
3791 return ret;
3792 }
3793 }
3794
3795 return -ENOTTY;
3796}
Alex Williamson2c744242014-02-03 14:27:33 -07003797
Alex Williamsond99321b2014-02-03 14:27:46 -07003798/* Config space offset of Root Complex Base Address register */
3799#define INTEL_LPC_RCBA_REG 0xf0
3800/* 31:14 RCBA address */
3801#define INTEL_LPC_RCBA_MASK 0xffffc000
3802/* RCBA Enable */
3803#define INTEL_LPC_RCBA_ENABLE (1 << 0)
3804
3805/* Backbone Scratch Pad Register */
3806#define INTEL_BSPR_REG 0x1104
3807/* Backbone Peer Non-Posted Disable */
3808#define INTEL_BSPR_REG_BPNPD (1 << 8)
3809/* Backbone Peer Posted Disable */
3810#define INTEL_BSPR_REG_BPPD (1 << 9)
3811
3812/* Upstream Peer Decode Configuration Register */
3813#define INTEL_UPDCR_REG 0x1114
3814/* 5:0 Peer Decode Enable bits */
3815#define INTEL_UPDCR_REG_MASK 0x3f
3816
3817static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
3818{
3819 u32 rcba, bspr, updcr;
3820 void __iomem *rcba_mem;
3821
3822 /*
3823 * Read the RCBA register from the LPC (D31:F0). PCH root ports
3824 * are D28:F* and therefore get probed before LPC, thus we can't
3825 * use pci_get_slot/pci_read_config_dword here.
3826 */
3827 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
3828 INTEL_LPC_RCBA_REG, &rcba);
3829 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
3830 return -EINVAL;
3831
3832 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
3833 PAGE_ALIGN(INTEL_UPDCR_REG));
3834 if (!rcba_mem)
3835 return -ENOMEM;
3836
3837 /*
3838 * The BSPR can disallow peer cycles, but it's set by soft strap and
3839 * therefore read-only. If both posted and non-posted peer cycles are
3840 * disallowed, we're ok. If either are allowed, then we need to use
3841 * the UPDCR to disable peer decodes for each port. This provides the
3842 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
3843 */
3844 bspr = readl(rcba_mem + INTEL_BSPR_REG);
3845 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
3846 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
3847 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
3848 if (updcr & INTEL_UPDCR_REG_MASK) {
3849 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
3850 updcr &= ~INTEL_UPDCR_REG_MASK;
3851 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
3852 }
3853 }
3854
3855 iounmap(rcba_mem);
3856 return 0;
3857}
3858
3859/* Miscellaneous Port Configuration register */
3860#define INTEL_MPC_REG 0xd8
3861/* MPC: Invalid Receive Bus Number Check Enable */
3862#define INTEL_MPC_REG_IRBNCE (1 << 26)
3863
3864static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
3865{
3866 u32 mpc;
3867
3868 /*
3869 * When enabled, the IRBNCE bit of the MPC register enables the
3870 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
3871 * ensures that requester IDs fall within the bus number range
3872 * of the bridge. Enable if not already.
3873 */
3874 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
3875 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
3876 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
3877 mpc |= INTEL_MPC_REG_IRBNCE;
3878 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
3879 }
3880}
3881
3882static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
3883{
3884 if (!pci_quirk_intel_pch_acs_match(dev))
3885 return -ENOTTY;
3886
3887 if (pci_quirk_enable_intel_lpc_acs(dev)) {
3888 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
3889 return 0;
3890 }
3891
3892 pci_quirk_enable_intel_rp_mpc_acs(dev);
3893
3894 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
3895
3896 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
3897
3898 return 0;
3899}
3900
Alex Williamson2c744242014-02-03 14:27:33 -07003901static const struct pci_dev_enable_acs {
3902 u16 vendor;
3903 u16 device;
3904 int (*enable_acs)(struct pci_dev *dev);
3905} pci_dev_enable_acs[] = {
Alex Williamsond99321b2014-02-03 14:27:46 -07003906 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
Alex Williamson2c744242014-02-03 14:27:33 -07003907 { 0 }
3908};
3909
3910void pci_dev_specific_enable_acs(struct pci_dev *dev)
3911{
3912 const struct pci_dev_enable_acs *i;
3913 int ret;
3914
3915 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
3916 if ((i->vendor == dev->vendor ||
3917 i->vendor == (u16)PCI_ANY_ID) &&
3918 (i->device == dev->device ||
3919 i->device == (u16)PCI_ANY_ID)) {
3920 ret = i->enable_acs(dev);
3921 if (ret >= 0)
3922 return;
3923 }
3924 }
3925}