blob: f71d55f5e6e5d7d4b95716555f083a5d08f2a354 [file] [log] [blame]
Changhwan Youn30d8bea2011-03-11 10:39:57 +09001/* linux/arch/arm/mach-exynos4/mct.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * EXYNOS4 MCT(Multi-Core Timer) support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/sched.h>
14#include <linux/interrupt.h>
15#include <linux/irq.h>
16#include <linux/err.h>
17#include <linux/clk.h>
18#include <linux/clockchips.h>
Stephen Boydee98d272013-02-15 16:40:51 -080019#include <linux/cpu.h>
Changhwan Youn30d8bea2011-03-11 10:39:57 +090020#include <linux/platform_device.h>
21#include <linux/delay.h>
22#include <linux/percpu.h>
Kukjin Kim2edb36c2012-11-15 15:48:56 +090023#include <linux/of.h>
Thomas Abraham36ba5d52013-03-09 16:01:52 +090024#include <linux/of_irq.h>
25#include <linux/of_address.h>
Thomas Abraham9fbf0c82013-03-09 16:10:03 +090026#include <linux/clocksource.h>
Vincent Guittot93bfb762014-05-02 22:27:01 +090027#include <linux/sched_clock.h>
Changhwan Youn30d8bea2011-03-11 10:39:57 +090028
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090029#define EXYNOS4_MCTREG(x) (x)
30#define EXYNOS4_MCT_G_CNT_L EXYNOS4_MCTREG(0x100)
31#define EXYNOS4_MCT_G_CNT_U EXYNOS4_MCTREG(0x104)
32#define EXYNOS4_MCT_G_CNT_WSTAT EXYNOS4_MCTREG(0x110)
33#define EXYNOS4_MCT_G_COMP0_L EXYNOS4_MCTREG(0x200)
34#define EXYNOS4_MCT_G_COMP0_U EXYNOS4_MCTREG(0x204)
35#define EXYNOS4_MCT_G_COMP0_ADD_INCR EXYNOS4_MCTREG(0x208)
36#define EXYNOS4_MCT_G_TCON EXYNOS4_MCTREG(0x240)
37#define EXYNOS4_MCT_G_INT_CSTAT EXYNOS4_MCTREG(0x244)
38#define EXYNOS4_MCT_G_INT_ENB EXYNOS4_MCTREG(0x248)
39#define EXYNOS4_MCT_G_WSTAT EXYNOS4_MCTREG(0x24C)
40#define _EXYNOS4_MCT_L_BASE EXYNOS4_MCTREG(0x300)
41#define EXYNOS4_MCT_L_BASE(x) (_EXYNOS4_MCT_L_BASE + (0x100 * x))
42#define EXYNOS4_MCT_L_MASK (0xffffff00)
43
44#define MCT_L_TCNTB_OFFSET (0x00)
45#define MCT_L_ICNTB_OFFSET (0x08)
46#define MCT_L_TCON_OFFSET (0x20)
47#define MCT_L_INT_CSTAT_OFFSET (0x30)
48#define MCT_L_INT_ENB_OFFSET (0x34)
49#define MCT_L_WSTAT_OFFSET (0x40)
50#define MCT_G_TCON_START (1 << 8)
51#define MCT_G_TCON_COMP0_AUTO_INC (1 << 1)
52#define MCT_G_TCON_COMP0_ENABLE (1 << 0)
53#define MCT_L_TCON_INTERVAL_MODE (1 << 2)
54#define MCT_L_TCON_INT_START (1 << 1)
55#define MCT_L_TCON_TIMER_START (1 << 0)
56
Changhwan Youn4d2e4d72012-03-09 15:09:21 -080057#define TICK_BASE_CNT 1
58
Changhwan Youn3a062282011-10-04 17:02:58 +090059enum {
60 MCT_INT_SPI,
61 MCT_INT_PPI
62};
63
Thomas Abrahamc371dc62013-03-09 16:01:50 +090064enum {
65 MCT_G0_IRQ,
66 MCT_G1_IRQ,
67 MCT_G2_IRQ,
68 MCT_G3_IRQ,
69 MCT_L0_IRQ,
70 MCT_L1_IRQ,
71 MCT_L2_IRQ,
72 MCT_L3_IRQ,
Chander Kashyap6c16ded2013-12-02 07:48:23 +090073 MCT_L4_IRQ,
74 MCT_L5_IRQ,
75 MCT_L6_IRQ,
76 MCT_L7_IRQ,
Thomas Abrahamc371dc62013-03-09 16:01:50 +090077 MCT_NR_IRQS,
78};
79
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090080static void __iomem *reg_base;
Changhwan Youn30d8bea2011-03-11 10:39:57 +090081static unsigned long clk_rate;
Changhwan Youn3a062282011-10-04 17:02:58 +090082static unsigned int mct_int_type;
Thomas Abrahamc371dc62013-03-09 16:01:50 +090083static int mct_irqs[MCT_NR_IRQS];
Changhwan Youn30d8bea2011-03-11 10:39:57 +090084
85struct mct_clock_event_device {
Stephen Boydee98d272013-02-15 16:40:51 -080086 struct clock_event_device evt;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090087 unsigned long base;
Changhwan Younc8987472011-10-04 17:09:26 +090088 char name[10];
Changhwan Youn30d8bea2011-03-11 10:39:57 +090089};
90
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090091static void exynos4_mct_write(unsigned int value, unsigned long offset)
Changhwan Youn30d8bea2011-03-11 10:39:57 +090092{
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090093 unsigned long stat_addr;
Changhwan Youn30d8bea2011-03-11 10:39:57 +090094 u32 mask;
95 u32 i;
96
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090097 __raw_writel(value, reg_base + offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +090098
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090099 if (likely(offset >= EXYNOS4_MCT_L_BASE(0))) {
100 stat_addr = (offset & ~EXYNOS4_MCT_L_MASK) + MCT_L_WSTAT_OFFSET;
101 switch (offset & EXYNOS4_MCT_L_MASK) {
102 case MCT_L_TCON_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +0900103 mask = 1 << 3; /* L_TCON write status */
104 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900105 case MCT_L_ICNTB_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +0900106 mask = 1 << 1; /* L_ICNTB write status */
107 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900108 case MCT_L_TCNTB_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +0900109 mask = 1 << 0; /* L_TCNTB write status */
110 break;
111 default:
112 return;
113 }
114 } else {
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900115 switch (offset) {
116 case EXYNOS4_MCT_G_TCON:
Changhwan Younc8987472011-10-04 17:09:26 +0900117 stat_addr = EXYNOS4_MCT_G_WSTAT;
118 mask = 1 << 16; /* G_TCON write status */
119 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900120 case EXYNOS4_MCT_G_COMP0_L:
Changhwan Younc8987472011-10-04 17:09:26 +0900121 stat_addr = EXYNOS4_MCT_G_WSTAT;
122 mask = 1 << 0; /* G_COMP0_L write status */
123 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900124 case EXYNOS4_MCT_G_COMP0_U:
Changhwan Younc8987472011-10-04 17:09:26 +0900125 stat_addr = EXYNOS4_MCT_G_WSTAT;
126 mask = 1 << 1; /* G_COMP0_U write status */
127 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900128 case EXYNOS4_MCT_G_COMP0_ADD_INCR:
Changhwan Younc8987472011-10-04 17:09:26 +0900129 stat_addr = EXYNOS4_MCT_G_WSTAT;
130 mask = 1 << 2; /* G_COMP0_ADD_INCR w status */
131 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900132 case EXYNOS4_MCT_G_CNT_L:
Changhwan Younc8987472011-10-04 17:09:26 +0900133 stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
134 mask = 1 << 0; /* G_CNT_L write status */
135 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900136 case EXYNOS4_MCT_G_CNT_U:
Changhwan Younc8987472011-10-04 17:09:26 +0900137 stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
138 mask = 1 << 1; /* G_CNT_U write status */
139 break;
140 default:
141 return;
142 }
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900143 }
144
145 /* Wait maximum 1 ms until written values are applied */
146 for (i = 0; i < loops_per_jiffy / 1000 * HZ; i++)
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900147 if (__raw_readl(reg_base + stat_addr) & mask) {
148 __raw_writel(mask, reg_base + stat_addr);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900149 return;
150 }
151
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900152 panic("MCT hangs after writing %d (offset:0x%lx)\n", value, offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900153}
154
155/* Clocksource handling */
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900156static void exynos4_mct_frc_start(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900157{
158 u32 reg;
159
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900160 reg = __raw_readl(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900161 reg |= MCT_G_TCON_START;
162 exynos4_mct_write(reg, EXYNOS4_MCT_G_TCON);
163}
164
165static cycle_t exynos4_frc_read(struct clocksource *cs)
166{
167 unsigned int lo, hi;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900168 u32 hi2 = __raw_readl(reg_base + EXYNOS4_MCT_G_CNT_U);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900169
170 do {
171 hi = hi2;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900172 lo = __raw_readl(reg_base + EXYNOS4_MCT_G_CNT_L);
173 hi2 = __raw_readl(reg_base + EXYNOS4_MCT_G_CNT_U);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900174 } while (hi != hi2);
175
176 return ((cycle_t)hi << 32) | lo;
177}
178
Changhwan Younaa421c12011-09-02 14:10:52 +0900179static void exynos4_frc_resume(struct clocksource *cs)
180{
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900181 exynos4_mct_frc_start();
Changhwan Younaa421c12011-09-02 14:10:52 +0900182}
183
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900184struct clocksource mct_frc = {
185 .name = "mct-frc",
186 .rating = 400,
187 .read = exynos4_frc_read,
188 .mask = CLOCKSOURCE_MASK(64),
189 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Changhwan Younaa421c12011-09-02 14:10:52 +0900190 .resume = exynos4_frc_resume,
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900191};
192
Vincent Guittot93bfb762014-05-02 22:27:01 +0900193static u64 notrace exynos4_read_sched_clock(void)
194{
195 return exynos4_frc_read(&mct_frc);
196}
197
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900198static void __init exynos4_clocksource_init(void)
199{
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900200 exynos4_mct_frc_start();
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900201
202 if (clocksource_register_hz(&mct_frc, clk_rate))
203 panic("%s: can't register clocksource\n", mct_frc.name);
Vincent Guittot93bfb762014-05-02 22:27:01 +0900204
205 sched_clock_register(exynos4_read_sched_clock, 64, clk_rate);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900206}
207
208static void exynos4_mct_comp0_stop(void)
209{
210 unsigned int tcon;
211
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900212 tcon = __raw_readl(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900213 tcon &= ~(MCT_G_TCON_COMP0_ENABLE | MCT_G_TCON_COMP0_AUTO_INC);
214
215 exynos4_mct_write(tcon, EXYNOS4_MCT_G_TCON);
216 exynos4_mct_write(0, EXYNOS4_MCT_G_INT_ENB);
217}
218
219static void exynos4_mct_comp0_start(enum clock_event_mode mode,
220 unsigned long cycles)
221{
222 unsigned int tcon;
223 cycle_t comp_cycle;
224
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900225 tcon = __raw_readl(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900226
227 if (mode == CLOCK_EVT_MODE_PERIODIC) {
228 tcon |= MCT_G_TCON_COMP0_AUTO_INC;
229 exynos4_mct_write(cycles, EXYNOS4_MCT_G_COMP0_ADD_INCR);
230 }
231
232 comp_cycle = exynos4_frc_read(&mct_frc) + cycles;
233 exynos4_mct_write((u32)comp_cycle, EXYNOS4_MCT_G_COMP0_L);
234 exynos4_mct_write((u32)(comp_cycle >> 32), EXYNOS4_MCT_G_COMP0_U);
235
236 exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_ENB);
237
238 tcon |= MCT_G_TCON_COMP0_ENABLE;
239 exynos4_mct_write(tcon , EXYNOS4_MCT_G_TCON);
240}
241
242static int exynos4_comp_set_next_event(unsigned long cycles,
243 struct clock_event_device *evt)
244{
245 exynos4_mct_comp0_start(evt->mode, cycles);
246
247 return 0;
248}
249
250static void exynos4_comp_set_mode(enum clock_event_mode mode,
251 struct clock_event_device *evt)
252{
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800253 unsigned long cycles_per_jiffy;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900254 exynos4_mct_comp0_stop();
255
256 switch (mode) {
257 case CLOCK_EVT_MODE_PERIODIC:
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800258 cycles_per_jiffy =
259 (((unsigned long long) NSEC_PER_SEC / HZ * evt->mult) >> evt->shift);
260 exynos4_mct_comp0_start(mode, cycles_per_jiffy);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900261 break;
262
263 case CLOCK_EVT_MODE_ONESHOT:
264 case CLOCK_EVT_MODE_UNUSED:
265 case CLOCK_EVT_MODE_SHUTDOWN:
266 case CLOCK_EVT_MODE_RESUME:
267 break;
268 }
269}
270
271static struct clock_event_device mct_comp_device = {
272 .name = "mct-comp",
273 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
274 .rating = 250,
275 .set_next_event = exynos4_comp_set_next_event,
276 .set_mode = exynos4_comp_set_mode,
277};
278
279static irqreturn_t exynos4_mct_comp_isr(int irq, void *dev_id)
280{
281 struct clock_event_device *evt = dev_id;
282
283 exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_CSTAT);
284
285 evt->event_handler(evt);
286
287 return IRQ_HANDLED;
288}
289
290static struct irqaction mct_comp_event_irq = {
291 .name = "mct_comp_irq",
292 .flags = IRQF_TIMER | IRQF_IRQPOLL,
293 .handler = exynos4_mct_comp_isr,
294 .dev_id = &mct_comp_device,
295};
296
297static void exynos4_clockevent_init(void)
298{
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900299 mct_comp_device.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000300 clockevents_config_and_register(&mct_comp_device, clk_rate,
301 0xf, 0xffffffff);
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900302 setup_irq(mct_irqs[MCT_G0_IRQ], &mct_comp_event_irq);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900303}
304
Kukjin Kim991a6c72011-12-08 10:04:49 +0900305static DEFINE_PER_CPU(struct mct_clock_event_device, percpu_mct_tick);
306
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900307/* Clock event handling */
308static void exynos4_mct_tick_stop(struct mct_clock_event_device *mevt)
309{
310 unsigned long tmp;
311 unsigned long mask = MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900312 unsigned long offset = mevt->base + MCT_L_TCON_OFFSET;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900313
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900314 tmp = __raw_readl(reg_base + offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900315 if (tmp & mask) {
316 tmp &= ~mask;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900317 exynos4_mct_write(tmp, offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900318 }
319}
320
321static void exynos4_mct_tick_start(unsigned long cycles,
322 struct mct_clock_event_device *mevt)
323{
324 unsigned long tmp;
325
326 exynos4_mct_tick_stop(mevt);
327
328 tmp = (1 << 31) | cycles; /* MCT_L_UPDATE_ICNTB */
329
330 /* update interrupt count buffer */
331 exynos4_mct_write(tmp, mevt->base + MCT_L_ICNTB_OFFSET);
332
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300333 /* enable MCT tick interrupt */
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900334 exynos4_mct_write(0x1, mevt->base + MCT_L_INT_ENB_OFFSET);
335
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900336 tmp = __raw_readl(reg_base + mevt->base + MCT_L_TCON_OFFSET);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900337 tmp |= MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START |
338 MCT_L_TCON_INTERVAL_MODE;
339 exynos4_mct_write(tmp, mevt->base + MCT_L_TCON_OFFSET);
340}
341
342static int exynos4_tick_set_next_event(unsigned long cycles,
343 struct clock_event_device *evt)
344{
Marc Zyngiere700e412011-11-03 11:13:12 +0900345 struct mct_clock_event_device *mevt = this_cpu_ptr(&percpu_mct_tick);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900346
347 exynos4_mct_tick_start(cycles, mevt);
348
349 return 0;
350}
351
352static inline void exynos4_tick_set_mode(enum clock_event_mode mode,
353 struct clock_event_device *evt)
354{
Marc Zyngiere700e412011-11-03 11:13:12 +0900355 struct mct_clock_event_device *mevt = this_cpu_ptr(&percpu_mct_tick);
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800356 unsigned long cycles_per_jiffy;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900357
358 exynos4_mct_tick_stop(mevt);
359
360 switch (mode) {
361 case CLOCK_EVT_MODE_PERIODIC:
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800362 cycles_per_jiffy =
363 (((unsigned long long) NSEC_PER_SEC / HZ * evt->mult) >> evt->shift);
364 exynos4_mct_tick_start(cycles_per_jiffy, mevt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900365 break;
366
367 case CLOCK_EVT_MODE_ONESHOT:
368 case CLOCK_EVT_MODE_UNUSED:
369 case CLOCK_EVT_MODE_SHUTDOWN:
370 case CLOCK_EVT_MODE_RESUME:
371 break;
372 }
373}
374
Changhwan Younc8987472011-10-04 17:09:26 +0900375static int exynos4_mct_tick_clear(struct mct_clock_event_device *mevt)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900376{
Stephen Boydee98d272013-02-15 16:40:51 -0800377 struct clock_event_device *evt = &mevt->evt;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900378
379 /*
380 * This is for supporting oneshot mode.
381 * Mct would generate interrupt periodically
382 * without explicit stopping.
383 */
384 if (evt->mode != CLOCK_EVT_MODE_PERIODIC)
385 exynos4_mct_tick_stop(mevt);
386
387 /* Clear the MCT tick interrupt */
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900388 if (__raw_readl(reg_base + mevt->base + MCT_L_INT_CSTAT_OFFSET) & 1) {
Changhwan Youn3a062282011-10-04 17:02:58 +0900389 exynos4_mct_write(0x1, mevt->base + MCT_L_INT_CSTAT_OFFSET);
390 return 1;
391 } else {
392 return 0;
393 }
394}
395
396static irqreturn_t exynos4_mct_tick_isr(int irq, void *dev_id)
397{
398 struct mct_clock_event_device *mevt = dev_id;
Stephen Boydee98d272013-02-15 16:40:51 -0800399 struct clock_event_device *evt = &mevt->evt;
Changhwan Youn3a062282011-10-04 17:02:58 +0900400
401 exynos4_mct_tick_clear(mevt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900402
403 evt->event_handler(evt);
404
405 return IRQ_HANDLED;
406}
407
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400408static int exynos4_local_timer_setup(struct clock_event_device *evt)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900409{
Marc Zyngiere700e412011-11-03 11:13:12 +0900410 struct mct_clock_event_device *mevt;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900411 unsigned int cpu = smp_processor_id();
412
Stephen Boydee98d272013-02-15 16:40:51 -0800413 mevt = container_of(evt, struct mct_clock_event_device, evt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900414
Marc Zyngiere700e412011-11-03 11:13:12 +0900415 mevt->base = EXYNOS4_MCT_L_BASE(cpu);
Dan Carpenter09e15172014-03-01 16:57:14 +0300416 snprintf(mevt->name, sizeof(mevt->name), "mct_tick%d", cpu);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900417
Marc Zyngiere700e412011-11-03 11:13:12 +0900418 evt->name = mevt->name;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900419 evt->cpumask = cpumask_of(cpu);
420 evt->set_next_event = exynos4_tick_set_next_event;
421 evt->set_mode = exynos4_tick_set_mode;
422 evt->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
423 evt->rating = 450;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900424
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800425 exynos4_mct_write(TICK_BASE_CNT, mevt->base + MCT_L_TCNTB_OFFSET);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900426
Changhwan Youn3a062282011-10-04 17:02:58 +0900427 if (mct_int_type == MCT_INT_SPI) {
Chander Kashyap7114cd72013-06-19 00:29:35 +0900428 evt->irq = mct_irqs[MCT_L0_IRQ + cpu];
429 if (request_irq(evt->irq, exynos4_mct_tick_isr,
430 IRQF_TIMER | IRQF_NOBALANCING,
431 evt->name, mevt)) {
432 pr_err("exynos-mct: cannot register IRQ %d\n",
433 evt->irq);
434 return -EIO;
Changhwan Youn3a062282011-10-04 17:02:58 +0900435 }
Thomas Gleixner30ccf032014-04-16 14:36:45 +0000436 irq_force_affinity(mct_irqs[MCT_L0_IRQ + cpu], cpumask_of(cpu));
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900437 } else {
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900438 enable_percpu_irq(mct_irqs[MCT_L0_IRQ], 0);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900439 }
Krzysztof Kozlowski8db6e512014-04-16 14:36:45 +0000440 clockevents_config_and_register(evt, clk_rate / (TICK_BASE_CNT + 1),
441 0xf, 0x7fffffff);
Kukjin Kim4d487d72011-08-24 16:07:39 +0900442
443 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900444}
445
Marc Zyngiera8cb6042012-01-10 19:44:19 +0000446static void exynos4_local_timer_stop(struct clock_event_device *evt)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900447{
Marc Zyngier28af6902011-07-22 12:52:37 +0100448 evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
Marc Zyngiere700e412011-11-03 11:13:12 +0900449 if (mct_int_type == MCT_INT_SPI)
Chander Kashyap7114cd72013-06-19 00:29:35 +0900450 free_irq(evt->irq, this_cpu_ptr(&percpu_mct_tick));
Marc Zyngiere700e412011-11-03 11:13:12 +0900451 else
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900452 disable_percpu_irq(mct_irqs[MCT_L0_IRQ]);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900453}
Marc Zyngiera8cb6042012-01-10 19:44:19 +0000454
Olof Johansson47dcd352013-07-23 14:51:34 -0700455static int exynos4_mct_cpu_notify(struct notifier_block *self,
Stephen Boydee98d272013-02-15 16:40:51 -0800456 unsigned long action, void *hcpu)
457{
458 struct mct_clock_event_device *mevt;
459
460 /*
461 * Grab cpu pointer in each case to avoid spurious
462 * preemptible warnings
463 */
464 switch (action & ~CPU_TASKS_FROZEN) {
465 case CPU_STARTING:
466 mevt = this_cpu_ptr(&percpu_mct_tick);
467 exynos4_local_timer_setup(&mevt->evt);
468 break;
469 case CPU_DYING:
470 mevt = this_cpu_ptr(&percpu_mct_tick);
471 exynos4_local_timer_stop(&mevt->evt);
472 break;
473 }
474
475 return NOTIFY_OK;
476}
477
Olof Johansson47dcd352013-07-23 14:51:34 -0700478static struct notifier_block exynos4_mct_cpu_nb = {
Stephen Boydee98d272013-02-15 16:40:51 -0800479 .notifier_call = exynos4_mct_cpu_notify,
Marc Zyngiera8cb6042012-01-10 19:44:19 +0000480};
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900481
Arnd Bergmann19ce4f42013-04-09 22:24:06 +0200482static void __init exynos4_timer_resources(struct device_node *np, void __iomem *base)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900483{
Stephen Boydee98d272013-02-15 16:40:51 -0800484 int err;
485 struct mct_clock_event_device *mevt = this_cpu_ptr(&percpu_mct_tick);
Thomas Abrahamca9048e2013-03-09 17:10:37 +0900486 struct clk *mct_clk, *tick_clk;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900487
Thomas Abraham415ac2e2013-03-09 17:10:31 +0900488 tick_clk = np ? of_clk_get_by_name(np, "fin_pll") :
489 clk_get(NULL, "fin_pll");
490 if (IS_ERR(tick_clk))
491 panic("%s: unable to determine tick clock rate\n", __func__);
492 clk_rate = clk_get_rate(tick_clk);
Marc Zyngiere700e412011-11-03 11:13:12 +0900493
Thomas Abrahamca9048e2013-03-09 17:10:37 +0900494 mct_clk = np ? of_clk_get_by_name(np, "mct") : clk_get(NULL, "mct");
495 if (IS_ERR(mct_clk))
496 panic("%s: unable to retrieve mct clock instance\n", __func__);
497 clk_prepare_enable(mct_clk);
Marc Zyngiere700e412011-11-03 11:13:12 +0900498
Arnd Bergmann228e3022013-04-09 22:07:37 +0200499 reg_base = base;
Thomas Abraham36ba5d52013-03-09 16:01:52 +0900500 if (!reg_base)
501 panic("%s: unable to ioremap mct address space\n", __func__);
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900502
Marc Zyngiere700e412011-11-03 11:13:12 +0900503 if (mct_int_type == MCT_INT_PPI) {
Marc Zyngiere700e412011-11-03 11:13:12 +0900504
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900505 err = request_percpu_irq(mct_irqs[MCT_L0_IRQ],
Marc Zyngiere700e412011-11-03 11:13:12 +0900506 exynos4_mct_tick_isr, "MCT",
507 &percpu_mct_tick);
508 WARN(err, "MCT: can't request IRQ %d (%d)\n",
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900509 mct_irqs[MCT_L0_IRQ], err);
Tomasz Figa5df718d2013-09-25 12:00:59 +0200510 } else {
511 irq_set_affinity(mct_irqs[MCT_L0_IRQ], cpumask_of(0));
Marc Zyngiere700e412011-11-03 11:13:12 +0900512 }
Marc Zyngiera8cb6042012-01-10 19:44:19 +0000513
Stephen Boydee98d272013-02-15 16:40:51 -0800514 err = register_cpu_notifier(&exynos4_mct_cpu_nb);
515 if (err)
516 goto out_irq;
517
518 /* Immediately configure the timer on the boot CPU */
519 exynos4_local_timer_setup(&mevt->evt);
520 return;
521
522out_irq:
523 free_percpu_irq(mct_irqs[MCT_L0_IRQ], &percpu_mct_tick);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900524}
525
Arnd Bergmann034c0972013-04-10 11:35:29 +0200526void __init mct_init(void __iomem *base, int irq_g0, int irq_l0, int irq_l1)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900527{
Arnd Bergmann034c0972013-04-10 11:35:29 +0200528 mct_irqs[MCT_G0_IRQ] = irq_g0;
529 mct_irqs[MCT_L0_IRQ] = irq_l0;
530 mct_irqs[MCT_L1_IRQ] = irq_l1;
531 mct_int_type = MCT_INT_SPI;
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900532
Arnd Bergmann034c0972013-04-10 11:35:29 +0200533 exynos4_timer_resources(NULL, base);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900534 exynos4_clocksource_init();
535 exynos4_clockevent_init();
536}
Arnd Bergmann228e3022013-04-09 22:07:37 +0200537
538static void __init mct_init_dt(struct device_node *np, unsigned int int_type)
539{
540 u32 nr_irqs, i;
541
542 mct_int_type = int_type;
543
544 /* This driver uses only one global timer interrupt */
545 mct_irqs[MCT_G0_IRQ] = irq_of_parse_and_map(np, MCT_G0_IRQ);
546
547 /*
548 * Find out the number of local irqs specified. The local
549 * timer irqs are specified after the four global timer
550 * irqs are specified.
551 */
Arnd Bergmannf4636d02013-04-19 22:00:04 +0200552#ifdef CONFIG_OF
Arnd Bergmann228e3022013-04-09 22:07:37 +0200553 nr_irqs = of_irq_count(np);
Arnd Bergmannf4636d02013-04-19 22:00:04 +0200554#else
555 nr_irqs = 0;
556#endif
Arnd Bergmann228e3022013-04-09 22:07:37 +0200557 for (i = MCT_L0_IRQ; i < nr_irqs; i++)
558 mct_irqs[i] = irq_of_parse_and_map(np, i);
559
Arnd Bergmann19ce4f42013-04-09 22:24:06 +0200560 exynos4_timer_resources(np, of_iomap(np, 0));
Arnd Bergmann228e3022013-04-09 22:07:37 +0200561 exynos4_clocksource_init();
562 exynos4_clockevent_init();
563}
564
565
566static void __init mct_init_spi(struct device_node *np)
567{
568 return mct_init_dt(np, MCT_INT_SPI);
569}
570
571static void __init mct_init_ppi(struct device_node *np)
572{
573 return mct_init_dt(np, MCT_INT_PPI);
574}
575CLOCKSOURCE_OF_DECLARE(exynos4210, "samsung,exynos4210-mct", mct_init_spi);
576CLOCKSOURCE_OF_DECLARE(exynos4412, "samsung,exynos4412-mct", mct_init_ppi);