blob: 41fe8aec0a121266029e1cb7748152cac40d25fe [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2008 Maarten Maathuis.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#include "drmP.h"
28#include "drm_mode.h"
29#include "drm_crtc_helper.h"
30
31#define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
32#include "nouveau_reg.h"
33#include "nouveau_drv.h"
34#include "nouveau_hw.h"
35#include "nouveau_encoder.h"
36#include "nouveau_crtc.h"
37#include "nouveau_fb.h"
38#include "nouveau_connector.h"
39#include "nv50_display.h"
40
41static void
42nv50_crtc_lut_load(struct drm_crtc *crtc)
43{
44 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
45 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
46 int i;
47
Maarten Maathuisef2bb502009-12-13 16:53:12 +010048 NV_DEBUG_KMS(crtc->dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +100049
50 for (i = 0; i < 256; i++) {
51 writew(nv_crtc->lut.r[i] >> 2, lut + 8*i + 0);
52 writew(nv_crtc->lut.g[i] >> 2, lut + 8*i + 2);
53 writew(nv_crtc->lut.b[i] >> 2, lut + 8*i + 4);
54 }
55
56 if (nv_crtc->lut.depth == 30) {
57 writew(nv_crtc->lut.r[i - 1] >> 2, lut + 8*i + 0);
58 writew(nv_crtc->lut.g[i - 1] >> 2, lut + 8*i + 2);
59 writew(nv_crtc->lut.b[i - 1] >> 2, lut + 8*i + 4);
60 }
61}
62
63int
64nv50_crtc_blank(struct nouveau_crtc *nv_crtc, bool blanked)
65{
66 struct drm_device *dev = nv_crtc->base.dev;
67 struct drm_nouveau_private *dev_priv = dev->dev_private;
68 struct nouveau_channel *evo = dev_priv->evo;
69 int index = nv_crtc->index, ret;
70
Maarten Maathuisef2bb502009-12-13 16:53:12 +010071 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
72 NV_DEBUG_KMS(dev, "%s\n", blanked ? "blanked" : "unblanked");
Ben Skeggs6ee73862009-12-11 19:24:15 +100073
74 if (blanked) {
75 nv_crtc->cursor.hide(nv_crtc, false);
76
77 ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 7 : 5);
78 if (ret) {
79 NV_ERROR(dev, "no space while blanking crtc\n");
80 return ret;
81 }
82 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
83 OUT_RING(evo, NV50_EVO_CRTC_CLUT_MODE_BLANK);
84 OUT_RING(evo, 0);
85 if (dev_priv->chipset != 0x50) {
86 BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
87 OUT_RING(evo, NV84_EVO_CRTC_CLUT_DMA_HANDLE_NONE);
88 }
89
90 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
91 OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
92 } else {
93 if (nv_crtc->cursor.visible)
94 nv_crtc->cursor.show(nv_crtc, false);
95 else
96 nv_crtc->cursor.hide(nv_crtc, false);
97
98 ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 10 : 8);
99 if (ret) {
100 NV_ERROR(dev, "no space while unblanking crtc\n");
101 return ret;
102 }
103 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
104 OUT_RING(evo, nv_crtc->lut.depth == 8 ?
105 NV50_EVO_CRTC_CLUT_MODE_OFF :
106 NV50_EVO_CRTC_CLUT_MODE_ON);
107 OUT_RING(evo, (nv_crtc->lut.nvbo->bo.mem.mm_node->start <<
108 PAGE_SHIFT) >> 8);
109 if (dev_priv->chipset != 0x50) {
110 BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
111 OUT_RING(evo, NvEvoVRAM);
112 }
113
114 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_OFFSET), 2);
115 OUT_RING(evo, nv_crtc->fb.offset >> 8);
116 OUT_RING(evo, 0);
117 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
118 if (dev_priv->chipset != 0x50)
119 if (nv_crtc->fb.tile_flags == 0x7a00)
120 OUT_RING(evo, NvEvoFB32);
121 else
122 if (nv_crtc->fb.tile_flags == 0x7000)
123 OUT_RING(evo, NvEvoFB16);
124 else
125 OUT_RING(evo, NvEvoVRAM);
126 else
127 OUT_RING(evo, NvEvoVRAM);
128 }
129
130 nv_crtc->fb.blanked = blanked;
131 return 0;
132}
133
134static int
135nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool on, bool update)
136{
137 struct drm_device *dev = nv_crtc->base.dev;
138 struct drm_nouveau_private *dev_priv = dev->dev_private;
139 struct nouveau_channel *evo = dev_priv->evo;
140 int ret;
141
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100142 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143
144 ret = RING_SPACE(evo, 2 + (update ? 2 : 0));
145 if (ret) {
146 NV_ERROR(dev, "no space while setting dither\n");
147 return ret;
148 }
149
150 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DITHER_CTRL), 1);
151 if (on)
152 OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_ON);
153 else
154 OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_OFF);
155
156 if (update) {
157 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
158 OUT_RING(evo, 0);
159 FIRE_RING(evo);
160 }
161
162 return 0;
163}
164
165struct nouveau_connector *
166nouveau_crtc_connector_get(struct nouveau_crtc *nv_crtc)
167{
168 struct drm_device *dev = nv_crtc->base.dev;
169 struct drm_connector *connector;
170 struct drm_crtc *crtc = to_drm_crtc(nv_crtc);
171
172 /* The safest approach is to find an encoder with the right crtc, that
173 * is also linked to a connector. */
174 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
175 if (connector->encoder)
176 if (connector->encoder->crtc == crtc)
177 return nouveau_connector(connector);
178 }
179
180 return NULL;
181}
182
183static int
184nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, int scaling_mode, bool update)
185{
186 struct nouveau_connector *nv_connector =
187 nouveau_crtc_connector_get(nv_crtc);
188 struct drm_device *dev = nv_crtc->base.dev;
189 struct drm_nouveau_private *dev_priv = dev->dev_private;
190 struct nouveau_channel *evo = dev_priv->evo;
191 struct drm_display_mode *native_mode = NULL;
192 struct drm_display_mode *mode = &nv_crtc->base.mode;
193 uint32_t outX, outY, horiz, vert;
194 int ret;
195
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100196 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197
198 switch (scaling_mode) {
199 case DRM_MODE_SCALE_NONE:
200 break;
201 default:
202 if (!nv_connector || !nv_connector->native_mode) {
203 NV_ERROR(dev, "No native mode, forcing panel scaling\n");
204 scaling_mode = DRM_MODE_SCALE_NONE;
205 } else {
206 native_mode = nv_connector->native_mode;
207 }
208 break;
209 }
210
211 switch (scaling_mode) {
212 case DRM_MODE_SCALE_ASPECT:
213 horiz = (native_mode->hdisplay << 19) / mode->hdisplay;
214 vert = (native_mode->vdisplay << 19) / mode->vdisplay;
215
216 if (vert > horiz) {
217 outX = (mode->hdisplay * horiz) >> 19;
218 outY = (mode->vdisplay * horiz) >> 19;
219 } else {
220 outX = (mode->hdisplay * vert) >> 19;
221 outY = (mode->vdisplay * vert) >> 19;
222 }
223 break;
224 case DRM_MODE_SCALE_FULLSCREEN:
225 outX = native_mode->hdisplay;
226 outY = native_mode->vdisplay;
227 break;
228 case DRM_MODE_SCALE_CENTER:
229 case DRM_MODE_SCALE_NONE:
230 default:
231 outX = mode->hdisplay;
232 outY = mode->vdisplay;
233 break;
234 }
235
236 ret = RING_SPACE(evo, update ? 7 : 5);
237 if (ret)
238 return ret;
239
240 /* Got a better name for SCALER_ACTIVE? */
241 /* One day i've got to really figure out why this is needed. */
242 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CTRL), 1);
243 if ((mode->flags & DRM_MODE_FLAG_DBLSCAN) ||
244 (mode->flags & DRM_MODE_FLAG_INTERLACE) ||
245 mode->hdisplay != outX || mode->vdisplay != outY) {
246 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_ACTIVE);
247 } else {
248 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_INACTIVE);
249 }
250
251 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_RES1), 2);
252 OUT_RING(evo, outY << 16 | outX);
253 OUT_RING(evo, outY << 16 | outX);
254
255 if (update) {
256 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
257 OUT_RING(evo, 0);
258 FIRE_RING(evo);
259 }
260
261 return 0;
262}
263
264int
265nv50_crtc_set_clock(struct drm_device *dev, int head, int pclk)
266{
267 uint32_t pll_reg = NV50_PDISPLAY_CRTC_CLK_CTRL1(head);
268 struct nouveau_pll_vals pll;
269 struct pll_lims limits;
270 uint32_t reg1, reg2;
271 int ret;
272
273 ret = get_pll_limits(dev, pll_reg, &limits);
274 if (ret)
275 return ret;
276
277 ret = nouveau_calc_pll_mnp(dev, &limits, pclk, &pll);
278 if (ret <= 0)
279 return ret;
280
281 if (limits.vco2.maxfreq) {
Ben Skeggs17b96cc2010-04-23 03:53:42 +1000282 NV_DEBUG(dev, "pclk %d out %d NM1 %d %d NM2 %d %d P %d\n",
283 pclk, ret, pll.N1, pll.M1, pll.N2, pll.M2, pll.log2P);
284
Ben Skeggs6ee73862009-12-11 19:24:15 +1000285 reg1 = nv_rd32(dev, pll_reg + 4) & 0xff00ff00;
286 reg2 = nv_rd32(dev, pll_reg + 8) & 0x8000ff00;
287 nv_wr32(dev, pll_reg, 0x10000611);
288 nv_wr32(dev, pll_reg + 4, reg1 | (pll.M1 << 16) | pll.N1);
289 nv_wr32(dev, pll_reg + 8,
290 reg2 | (pll.log2P << 28) | (pll.M2 << 16) | pll.N2);
291 } else {
Ben Skeggs17b96cc2010-04-23 03:53:42 +1000292 NV_DEBUG(dev, "pclk %d out %d NM %d %d P %d\n",
293 pclk, ret, pll.N1, pll.M1, pll.log2P);
294
Ben Skeggs6ee73862009-12-11 19:24:15 +1000295 reg1 = nv_rd32(dev, pll_reg + 4) & 0xffc00000;
296 nv_wr32(dev, pll_reg, 0x50000610);
297 nv_wr32(dev, pll_reg + 4, reg1 |
298 (pll.log2P << 16) | (pll.M1 << 8) | pll.N1);
299 }
300
301 return 0;
302}
303
304static void
305nv50_crtc_destroy(struct drm_crtc *crtc)
306{
Marcin Slusarzdd19e442010-01-30 15:41:00 +0100307 struct drm_device *dev;
308 struct nouveau_crtc *nv_crtc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309
310 if (!crtc)
311 return;
312
Marcin Slusarzdd19e442010-01-30 15:41:00 +0100313 dev = crtc->dev;
314 nv_crtc = nouveau_crtc(crtc);
315
316 NV_DEBUG_KMS(dev, "\n");
317
Ben Skeggs6ee73862009-12-11 19:24:15 +1000318 drm_crtc_cleanup(&nv_crtc->base);
319
320 nv50_cursor_fini(nv_crtc);
321
322 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
323 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
324 kfree(nv_crtc->mode);
325 kfree(nv_crtc);
326}
327
328int
329nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
330 uint32_t buffer_handle, uint32_t width, uint32_t height)
331{
332 struct drm_device *dev = crtc->dev;
333 struct drm_nouveau_private *dev_priv = dev->dev_private;
334 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
335 struct nouveau_bo *cursor = NULL;
336 struct drm_gem_object *gem;
337 int ret = 0, i;
338
339 if (width != 64 || height != 64)
340 return -EINVAL;
341
342 if (!buffer_handle) {
343 nv_crtc->cursor.hide(nv_crtc, true);
344 return 0;
345 }
346
347 gem = drm_gem_object_lookup(dev, file_priv, buffer_handle);
348 if (!gem)
349 return -EINVAL;
350 cursor = nouveau_gem_object(gem);
351
352 ret = nouveau_bo_map(cursor);
353 if (ret)
354 goto out;
355
356 /* The simple will do for now. */
357 for (i = 0; i < 64 * 64; i++)
358 nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, nouveau_bo_rd32(cursor, i));
359
360 nouveau_bo_unmap(cursor);
361
362 nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.nvbo->bo.offset -
363 dev_priv->vm_vram_base);
364 nv_crtc->cursor.show(nv_crtc, true);
365
366out:
Luca Barbieribc9025b2010-02-09 05:49:12 +0000367 drm_gem_object_unreference_unlocked(gem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000368 return ret;
369}
370
371int
372nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
373{
374 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
375
376 nv_crtc->cursor.set_pos(nv_crtc, x, y);
377 return 0;
378}
379
380static void
381nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
382 uint32_t size)
383{
384 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
385 int i;
386
387 if (size != 256)
388 return;
389
390 for (i = 0; i < 256; i++) {
391 nv_crtc->lut.r[i] = r[i];
392 nv_crtc->lut.g[i] = g[i];
393 nv_crtc->lut.b[i] = b[i];
394 }
395
396 /* We need to know the depth before we upload, but it's possible to
397 * get called before a framebuffer is bound. If this is the case,
398 * mark the lut values as dirty by setting depth==0, and it'll be
399 * uploaded on the first mode_set_base()
400 */
401 if (!nv_crtc->base.fb) {
402 nv_crtc->lut.depth = 0;
403 return;
404 }
405
406 nv50_crtc_lut_load(crtc);
407}
408
409static void
410nv50_crtc_save(struct drm_crtc *crtc)
411{
412 NV_ERROR(crtc->dev, "!!\n");
413}
414
415static void
416nv50_crtc_restore(struct drm_crtc *crtc)
417{
418 NV_ERROR(crtc->dev, "!!\n");
419}
420
421static const struct drm_crtc_funcs nv50_crtc_funcs = {
422 .save = nv50_crtc_save,
423 .restore = nv50_crtc_restore,
424 .cursor_set = nv50_crtc_cursor_set,
425 .cursor_move = nv50_crtc_cursor_move,
426 .gamma_set = nv50_crtc_gamma_set,
427 .set_config = drm_crtc_helper_set_config,
428 .destroy = nv50_crtc_destroy,
429};
430
431static void
432nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
433{
434}
435
436static void
437nv50_crtc_prepare(struct drm_crtc *crtc)
438{
439 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
440 struct drm_device *dev = crtc->dev;
441 struct drm_encoder *encoder;
Ben Skeggs58d65b82010-01-18 08:52:35 +1000442 uint32_t dac = 0, sor = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000443
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100444 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000445
446 /* Disconnect all unused encoders. */
447 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
448 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
449
Ben Skeggs58d65b82010-01-18 08:52:35 +1000450 if (!drm_helper_encoder_in_use(encoder))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000451 continue;
452
Ben Skeggs58d65b82010-01-18 08:52:35 +1000453 if (nv_encoder->dcb->type == OUTPUT_ANALOG ||
454 nv_encoder->dcb->type == OUTPUT_TV)
455 dac |= (1 << nv_encoder->or);
456 else
457 sor |= (1 << nv_encoder->or);
458 }
459
460 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
461 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
462
463 if (nv_encoder->dcb->type == OUTPUT_ANALOG ||
464 nv_encoder->dcb->type == OUTPUT_TV) {
465 if (dac & (1 << nv_encoder->or))
466 continue;
467 } else {
468 if (sor & (1 << nv_encoder->or))
469 continue;
470 }
471
Ben Skeggs6ee73862009-12-11 19:24:15 +1000472 nv_encoder->disconnect(nv_encoder);
473 }
474
475 nv50_crtc_blank(nv_crtc, true);
476}
477
478static void
479nv50_crtc_commit(struct drm_crtc *crtc)
480{
481 struct drm_crtc *crtc2;
482 struct drm_device *dev = crtc->dev;
483 struct drm_nouveau_private *dev_priv = dev->dev_private;
484 struct nouveau_channel *evo = dev_priv->evo;
485 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
486 int ret;
487
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100488 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000489
490 nv50_crtc_blank(nv_crtc, false);
491
492 /* Explicitly blank all unused crtc's. */
493 list_for_each_entry(crtc2, &dev->mode_config.crtc_list, head) {
494 if (!drm_helper_crtc_in_use(crtc2))
495 nv50_crtc_blank(nouveau_crtc(crtc2), true);
496 }
497
498 ret = RING_SPACE(evo, 2);
499 if (ret) {
500 NV_ERROR(dev, "no space while committing crtc\n");
501 return;
502 }
503 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
504 OUT_RING(evo, 0);
505 FIRE_RING(evo);
506}
507
508static bool
509nv50_crtc_mode_fixup(struct drm_crtc *crtc, struct drm_display_mode *mode,
510 struct drm_display_mode *adjusted_mode)
511{
512 return true;
513}
514
515static int
516nv50_crtc_do_mode_set_base(struct drm_crtc *crtc, int x, int y,
517 struct drm_framebuffer *old_fb, bool update)
518{
519 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
520 struct drm_device *dev = nv_crtc->base.dev;
521 struct drm_nouveau_private *dev_priv = dev->dev_private;
522 struct nouveau_channel *evo = dev_priv->evo;
523 struct drm_framebuffer *drm_fb = nv_crtc->base.fb;
524 struct nouveau_framebuffer *fb = nouveau_framebuffer(drm_fb);
525 int ret, format;
526
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100527 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000528
529 switch (drm_fb->depth) {
530 case 8:
531 format = NV50_EVO_CRTC_FB_DEPTH_8;
532 break;
533 case 15:
534 format = NV50_EVO_CRTC_FB_DEPTH_15;
535 break;
536 case 16:
537 format = NV50_EVO_CRTC_FB_DEPTH_16;
538 break;
539 case 24:
540 case 32:
541 format = NV50_EVO_CRTC_FB_DEPTH_24;
542 break;
543 case 30:
544 format = NV50_EVO_CRTC_FB_DEPTH_30;
545 break;
546 default:
547 NV_ERROR(dev, "unknown depth %d\n", drm_fb->depth);
548 return -EINVAL;
549 }
550
551 ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM);
552 if (ret)
553 return ret;
554
555 if (old_fb) {
556 struct nouveau_framebuffer *ofb = nouveau_framebuffer(old_fb);
557 nouveau_bo_unpin(ofb->nvbo);
558 }
559
560 nv_crtc->fb.offset = fb->nvbo->bo.offset - dev_priv->vm_vram_base;
561 nv_crtc->fb.tile_flags = fb->nvbo->tile_flags;
562 nv_crtc->fb.cpp = drm_fb->bits_per_pixel / 8;
563 if (!nv_crtc->fb.blanked && dev_priv->chipset != 0x50) {
564 ret = RING_SPACE(evo, 2);
565 if (ret)
566 return ret;
567
568 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_DMA), 1);
569 if (nv_crtc->fb.tile_flags == 0x7a00)
570 OUT_RING(evo, NvEvoFB32);
571 else
572 if (nv_crtc->fb.tile_flags == 0x7000)
573 OUT_RING(evo, NvEvoFB16);
574 else
575 OUT_RING(evo, NvEvoVRAM);
576 }
577
578 ret = RING_SPACE(evo, 12);
579 if (ret)
580 return ret;
581
582 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_OFFSET), 5);
583 OUT_RING(evo, nv_crtc->fb.offset >> 8);
584 OUT_RING(evo, 0);
585 OUT_RING(evo, (drm_fb->height << 16) | drm_fb->width);
586 if (!nv_crtc->fb.tile_flags) {
587 OUT_RING(evo, drm_fb->pitch | (1 << 20));
588 } else {
589 OUT_RING(evo, ((drm_fb->pitch / 4) << 4) |
590 fb->nvbo->tile_mode);
591 }
592 if (dev_priv->chipset == 0x50)
593 OUT_RING(evo, (fb->nvbo->tile_flags << 8) | format);
594 else
595 OUT_RING(evo, format);
596
597 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLUT_MODE), 1);
598 OUT_RING(evo, fb->base.depth == 8 ?
599 NV50_EVO_CRTC_CLUT_MODE_OFF : NV50_EVO_CRTC_CLUT_MODE_ON);
600
601 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, COLOR_CTRL), 1);
602 OUT_RING(evo, NV50_EVO_CRTC_COLOR_CTRL_COLOR);
603 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_POS), 1);
604 OUT_RING(evo, (y << 16) | x);
605
606 if (nv_crtc->lut.depth != fb->base.depth) {
607 nv_crtc->lut.depth = fb->base.depth;
608 nv50_crtc_lut_load(crtc);
609 }
610
611 if (update) {
612 ret = RING_SPACE(evo, 2);
613 if (ret)
614 return ret;
615 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
616 OUT_RING(evo, 0);
617 FIRE_RING(evo);
618 }
619
620 return 0;
621}
622
623static int
624nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode,
625 struct drm_display_mode *adjusted_mode, int x, int y,
626 struct drm_framebuffer *old_fb)
627{
628 struct drm_device *dev = crtc->dev;
629 struct drm_nouveau_private *dev_priv = dev->dev_private;
630 struct nouveau_channel *evo = dev_priv->evo;
631 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
632 struct nouveau_connector *nv_connector = NULL;
633 uint32_t hsync_dur, vsync_dur, hsync_start_to_end, vsync_start_to_end;
634 uint32_t hunk1, vunk1, vunk2a, vunk2b;
635 int ret;
636
637 /* Find the connector attached to this CRTC */
638 nv_connector = nouveau_crtc_connector_get(nv_crtc);
639
640 *nv_crtc->mode = *adjusted_mode;
641
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100642 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000643
644 hsync_dur = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
645 vsync_dur = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
646 hsync_start_to_end = adjusted_mode->htotal - adjusted_mode->hsync_start;
647 vsync_start_to_end = adjusted_mode->vtotal - adjusted_mode->vsync_start;
648 /* I can't give this a proper name, anyone else can? */
649 hunk1 = adjusted_mode->htotal -
650 adjusted_mode->hsync_start + adjusted_mode->hdisplay;
651 vunk1 = adjusted_mode->vtotal -
652 adjusted_mode->vsync_start + adjusted_mode->vdisplay;
653 /* Another strange value, this time only for interlaced adjusted_modes. */
654 vunk2a = 2 * adjusted_mode->vtotal -
655 adjusted_mode->vsync_start + adjusted_mode->vdisplay;
656 vunk2b = adjusted_mode->vtotal -
657 adjusted_mode->vsync_start + adjusted_mode->vtotal;
658
659 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
660 vsync_dur /= 2;
661 vsync_start_to_end /= 2;
662 vunk1 /= 2;
663 vunk2a /= 2;
664 vunk2b /= 2;
665 /* magic */
666 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) {
667 vsync_start_to_end -= 1;
668 vunk1 -= 1;
669 vunk2a -= 1;
670 vunk2b -= 1;
671 }
672 }
673
674 ret = RING_SPACE(evo, 17);
675 if (ret)
676 return ret;
677
678 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLOCK), 2);
679 OUT_RING(evo, adjusted_mode->clock | 0x800000);
680 OUT_RING(evo, (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 0);
681
682 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DISPLAY_START), 5);
683 OUT_RING(evo, 0);
684 OUT_RING(evo, (adjusted_mode->vtotal << 16) | adjusted_mode->htotal);
685 OUT_RING(evo, (vsync_dur - 1) << 16 | (hsync_dur - 1));
686 OUT_RING(evo, (vsync_start_to_end - 1) << 16 |
687 (hsync_start_to_end - 1));
688 OUT_RING(evo, (vunk1 - 1) << 16 | (hunk1 - 1));
689
690 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
691 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK0824), 1);
692 OUT_RING(evo, (vunk2b - 1) << 16 | (vunk2a - 1));
693 } else {
694 OUT_RING(evo, 0);
695 OUT_RING(evo, 0);
696 }
697
698 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK082C), 1);
699 OUT_RING(evo, 0);
700
701 /* This is the actual resolution of the mode. */
702 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, REAL_RES), 1);
703 OUT_RING(evo, (mode->vdisplay << 16) | mode->hdisplay);
704 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CENTER_OFFSET), 1);
705 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CENTER_OFFSET_VAL(0, 0));
706
707 nv_crtc->set_dither(nv_crtc, nv_connector->use_dithering, false);
708 nv_crtc->set_scale(nv_crtc, nv_connector->scaling_mode, false);
709
710 return nv50_crtc_do_mode_set_base(crtc, x, y, old_fb, false);
711}
712
713static int
714nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
715 struct drm_framebuffer *old_fb)
716{
717 return nv50_crtc_do_mode_set_base(crtc, x, y, old_fb, true);
718}
719
720static const struct drm_crtc_helper_funcs nv50_crtc_helper_funcs = {
721 .dpms = nv50_crtc_dpms,
722 .prepare = nv50_crtc_prepare,
723 .commit = nv50_crtc_commit,
724 .mode_fixup = nv50_crtc_mode_fixup,
725 .mode_set = nv50_crtc_mode_set,
726 .mode_set_base = nv50_crtc_mode_set_base,
727 .load_lut = nv50_crtc_lut_load,
728};
729
730int
731nv50_crtc_create(struct drm_device *dev, int index)
732{
733 struct nouveau_crtc *nv_crtc = NULL;
734 int ret, i;
735
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100736 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000737
738 nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL);
739 if (!nv_crtc)
740 return -ENOMEM;
741
742 nv_crtc->mode = kzalloc(sizeof(*nv_crtc->mode), GFP_KERNEL);
743 if (!nv_crtc->mode) {
744 kfree(nv_crtc);
745 return -ENOMEM;
746 }
747
748 /* Default CLUT parameters, will be activated on the hw upon
749 * first mode set.
750 */
751 for (i = 0; i < 256; i++) {
752 nv_crtc->lut.r[i] = i << 8;
753 nv_crtc->lut.g[i] = i << 8;
754 nv_crtc->lut.b[i] = i << 8;
755 }
756 nv_crtc->lut.depth = 0;
757
758 ret = nouveau_bo_new(dev, NULL, 4096, 0x100, TTM_PL_FLAG_VRAM,
759 0, 0x0000, false, true, &nv_crtc->lut.nvbo);
760 if (!ret) {
761 ret = nouveau_bo_pin(nv_crtc->lut.nvbo, TTM_PL_FLAG_VRAM);
762 if (!ret)
763 ret = nouveau_bo_map(nv_crtc->lut.nvbo);
764 if (ret)
765 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
766 }
767
768 if (ret) {
769 kfree(nv_crtc->mode);
770 kfree(nv_crtc);
771 return ret;
772 }
773
774 nv_crtc->index = index;
775
776 /* set function pointers */
777 nv_crtc->set_dither = nv50_crtc_set_dither;
778 nv_crtc->set_scale = nv50_crtc_set_scale;
779
780 drm_crtc_init(dev, &nv_crtc->base, &nv50_crtc_funcs);
781 drm_crtc_helper_add(&nv_crtc->base, &nv50_crtc_helper_funcs);
782 drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256);
783
784 ret = nouveau_bo_new(dev, NULL, 64*64*4, 0x100, TTM_PL_FLAG_VRAM,
785 0, 0x0000, false, true, &nv_crtc->cursor.nvbo);
786 if (!ret) {
787 ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM);
788 if (!ret)
789 ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
790 if (ret)
791 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
792 }
793
794 nv50_cursor_init(nv_crtc);
795 return 0;
796}