blob: 58b4a53715cdc76073d05e05435a62b0c269cc65 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040048 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080051 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020052 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000053};
54
55static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
56{
57 return container_of(intel_attached_encoder(connector),
58 struct intel_crt, base);
59}
60
Daniel Vetter540a8952012-07-11 16:27:57 +020061static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080062{
Daniel Vetter540a8952012-07-11 16:27:57 +020063 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070064}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
72 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080073
Daniel Vettere403fc92012-07-02 13:41:21 +020074 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Daniel Vettere403fc92012-07-02 13:41:21 +020076 if (!(tmp & ADPA_DAC_ENABLE))
77 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070078
Daniel Vettere403fc92012-07-02 13:41:21 +020079 if (HAS_PCH_CPT(dev))
80 *pipe = PORT_TO_PIPE_CPT(tmp);
81 else
82 *pipe = PORT_TO_PIPE(tmp);
83
84 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070085}
86
Daniel Vetterb2cabb02012-07-01 22:42:24 +020087/* Note: The caller is required to filter out dpms modes not supported by the
88 * platform. */
89static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -080090{
Daniel Vetterb2cabb02012-07-01 22:42:24 +020091 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080092 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +020093 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Zhenyu Wang2c072452009-06-05 15:38:42 +080094 u32 temp;
95
Daniel Vetterb2cabb02012-07-01 22:42:24 +020096 temp = I915_READ(crt->adpa_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -080097 temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
ling.ma@intel.comfebc7692009-06-25 11:55:57 +080098 temp &= ~ADPA_DAC_ENABLE;
Jesse Barnesbd9e8412012-06-15 11:55:18 -070099
Akshay Joshi0206e352011-08-16 15:34:10 -0400100 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800101 case DRM_MODE_DPMS_ON:
102 temp |= ADPA_DAC_ENABLE;
103 break;
104 case DRM_MODE_DPMS_STANDBY:
105 temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
106 break;
107 case DRM_MODE_DPMS_SUSPEND:
108 temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
109 break;
110 case DRM_MODE_DPMS_OFF:
111 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
112 break;
113 }
114
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200115 I915_WRITE(crt->adpa_reg, temp);
116}
117
Adam Jackson637f44d2013-03-25 15:40:05 -0400118static void intel_disable_crt(struct intel_encoder *encoder)
119{
120 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
121}
122
123static void intel_enable_crt(struct intel_encoder *encoder)
124{
125 struct intel_crt *crt = intel_encoder_to_crt(encoder);
126
127 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
128}
129
130
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200131static void intel_crt_dpms(struct drm_connector *connector, int mode)
132{
133 struct drm_device *dev = connector->dev;
134 struct intel_encoder *encoder = intel_attached_encoder(connector);
135 struct drm_crtc *crtc;
136 int old_dpms;
137
138 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200139 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200140 mode = DRM_MODE_DPMS_OFF;
141
142 if (mode == connector->dpms)
143 return;
144
145 old_dpms = connector->dpms;
146 connector->dpms = mode;
147
148 /* Only need to change hw state when actually enabled */
149 crtc = encoder->base.crtc;
150 if (!crtc) {
151 encoder->connectors_active = false;
152 return;
153 }
154
155 /* We need the pipe to run for anything but OFF. */
156 if (mode == DRM_MODE_DPMS_OFF)
157 encoder->connectors_active = false;
158 else
159 encoder->connectors_active = true;
160
161 if (mode < old_dpms) {
162 /* From off to on, enable the pipe first. */
163 intel_crtc_update_dpms(crtc);
164
165 intel_crt_set_dpms(encoder, mode);
166 } else {
167 intel_crt_set_dpms(encoder, mode);
168
169 intel_crtc_update_dpms(crtc);
170 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200171
Daniel Vetterb9805142012-08-31 17:37:33 +0200172 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800173}
174
175static int intel_crt_mode_valid(struct drm_connector *connector,
176 struct drm_display_mode *mode)
177{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800178 struct drm_device *dev = connector->dev;
179
180 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
182 return MODE_NO_DBLESCAN;
183
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800184 if (mode->clock < 25000)
185 return MODE_CLOCK_LOW;
186
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100187 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800188 max_clock = 350000;
189 else
190 max_clock = 400000;
191 if (mode->clock > max_clock)
192 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800193
Paulo Zanonid4b19312012-11-29 11:29:32 -0200194 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
195 if (HAS_PCH_LPT(dev) &&
196 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
197 return MODE_CLOCK_HIGH;
198
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 return MODE_OK;
200}
201
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100202static bool intel_crt_compute_config(struct intel_encoder *encoder,
203 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800204{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100205 struct drm_device *dev = encoder->base.dev;
206
207 if (HAS_PCH_SPLIT(dev))
208 pipe_config->has_pch_encoder = true;
209
Jesse Barnes79e53942008-11-07 14:24:08 -0800210 return true;
211}
212
213static void intel_crt_mode_set(struct drm_encoder *encoder,
214 struct drm_display_mode *mode,
215 struct drm_display_mode *adjusted_mode)
216{
217
218 struct drm_device *dev = encoder->dev;
219 struct drm_crtc *crtc = encoder->crtc;
Daniel Vetter540a8952012-07-11 16:27:57 +0200220 struct intel_crt *crt =
221 intel_encoder_to_crt(to_intel_encoder(encoder));
Jesse Barnes79e53942008-11-07 14:24:08 -0800222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
223 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich6478d412012-10-14 16:33:11 +0200224 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800225
Daniel Vetter912d8122012-10-11 20:08:23 +0200226 if (HAS_PCH_SPLIT(dev))
227 adpa = ADPA_HOTPLUG_BITS;
228 else
229 adpa = 0;
230
Jesse Barnes79e53942008-11-07 14:24:08 -0800231 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
232 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
233 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
234 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
235
Jesse Barnes75770562011-10-12 09:01:58 -0700236 /* For CPT allow 3 pipe config, for others just use A or B */
Paulo Zanoni48378132012-10-31 18:12:20 -0200237 if (HAS_PCH_LPT(dev))
238 ; /* Those bits don't exist here */
239 else if (HAS_PCH_CPT(dev))
Jesse Barnes75770562011-10-12 09:01:58 -0700240 adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
241 else if (intel_crtc->pipe == 0)
242 adpa |= ADPA_PIPE_A_SELECT;
243 else
244 adpa |= ADPA_PIPE_B_SELECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800245
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800246 if (!HAS_PCH_SPLIT(dev))
247 I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
248
Daniel Vetter540a8952012-07-11 16:27:57 +0200249 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800250}
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800253{
254 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800255 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800256 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800257 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800258 bool ret;
259
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800260 /* The first time through, trigger an explicit detection cycle */
261 if (crt->force_hotplug_required) {
262 bool turn_off_dac = HAS_PCH_SPLIT(dev);
263 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800264
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800265 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000266
Ville Syrjäläca54b812013-01-25 21:44:42 +0200267 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800268 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000269
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800270 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
271 if (turn_off_dac)
272 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800273
Ville Syrjäläca54b812013-01-25 21:44:42 +0200274 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800275
Ville Syrjäläca54b812013-01-25 21:44:42 +0200276 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800277 1000))
278 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800279
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800280 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200281 I915_WRITE(crt->adpa_reg, save_adpa);
282 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800283 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800284 }
285
Zhenyu Wang2c072452009-06-05 15:38:42 +0800286 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200287 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800288 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800289 ret = true;
290 else
291 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800292 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800293
Zhenyu Wang2c072452009-06-05 15:38:42 +0800294 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800295}
296
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700297static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
298{
299 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200300 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700301 struct drm_i915_private *dev_priv = dev->dev_private;
302 u32 adpa;
303 bool ret;
304 u32 save_adpa;
305
Ville Syrjäläca54b812013-01-25 21:44:42 +0200306 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700307 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
308
309 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
310
Ville Syrjäläca54b812013-01-25 21:44:42 +0200311 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700312
Ville Syrjäläca54b812013-01-25 21:44:42 +0200313 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700314 1000)) {
315 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200316 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700317 }
318
319 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200320 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700321 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
322 ret = true;
323 else
324 ret = false;
325
326 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
327
328 /* FIXME: debug force function and remove */
329 ret = true;
330
331 return ret;
332}
333
Jesse Barnes79e53942008-11-07 14:24:08 -0800334/**
335 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
336 *
337 * Not for i915G/i915GM
338 *
339 * \return true if CRT is connected.
340 * \return false if CRT is disconnected.
341 */
342static bool intel_crt_detect_hotplug(struct drm_connector *connector)
343{
344 struct drm_device *dev = connector->dev;
345 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400346 u32 hotplug_en, orig, stat;
347 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800348 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800349
Eric Anholtbad720f2009-10-22 16:11:14 -0700350 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500351 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800352
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700353 if (IS_VALLEYVIEW(dev))
354 return valleyview_crt_detect_hotplug(connector);
355
Zhao Yakui771cb082009-03-03 18:07:52 +0800356 /*
357 * On 4 series desktop, CRT detect sequence need to be done twice
358 * to get a reliable result.
359 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800360
Zhao Yakui771cb082009-03-03 18:07:52 +0800361 if (IS_G4X(dev) && !IS_GM45(dev))
362 tries = 2;
363 else
364 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400365 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800366 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800367
Zhao Yakui771cb082009-03-03 18:07:52 +0800368 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800369 /* turn on the FORCE_DETECT */
370 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800371 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100372 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
373 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100374 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100375 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800376 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800377
Adam Jackson7a772c42010-05-24 16:46:29 -0400378 stat = I915_READ(PORT_HOTPLUG_STAT);
379 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
380 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800381
Adam Jackson7a772c42010-05-24 16:46:29 -0400382 /* clear the interrupt we just generated, if any */
383 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
384
385 /* and put the bits back */
386 I915_WRITE(PORT_HOTPLUG_EN, orig);
387
388 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800389}
390
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300391static struct edid *intel_crt_get_edid(struct drm_connector *connector,
392 struct i2c_adapter *i2c)
393{
394 struct edid *edid;
395
396 edid = drm_get_edid(connector, i2c);
397
398 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
399 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
400 intel_gmbus_force_bit(i2c, true);
401 edid = drm_get_edid(connector, i2c);
402 intel_gmbus_force_bit(i2c, false);
403 }
404
405 return edid;
406}
407
408/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
409static int intel_crt_ddc_get_modes(struct drm_connector *connector,
410 struct i2c_adapter *adapter)
411{
412 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300413 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300414
415 edid = intel_crt_get_edid(connector, adapter);
416 if (!edid)
417 return 0;
418
Jani Nikulaebda95a2012-10-19 14:51:51 +0300419 ret = intel_connector_update_modes(connector, edid);
420 kfree(edid);
421
422 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300423}
424
David Müllerf5afcd32011-01-06 12:29:32 +0000425static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800426{
David Müllerf5afcd32011-01-06 12:29:32 +0000427 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000428 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200429 struct edid *edid;
430 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800431
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200432 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800433
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200434 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300435 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000436
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200437 if (edid) {
438 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
439
David Müllerf5afcd32011-01-06 12:29:32 +0000440 /*
441 * This may be a DVI-I connector with a shared DDC
442 * link between analog and digital outputs, so we
443 * have to check the EDID input spec of the attached device.
444 */
David Müllerf5afcd32011-01-06 12:29:32 +0000445 if (!is_digital) {
446 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
447 return true;
448 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200449
450 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
451 } else {
452 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100453 }
454
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200455 kfree(edid);
456
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100457 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800458}
459
Ma Linge4a5d542009-05-26 11:31:00 +0800460static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100461intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800462{
Chris Wilson71731882011-04-19 23:10:58 +0100463 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800464 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100465 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800466 uint32_t save_bclrpat;
467 uint32_t save_vtotal;
468 uint32_t vtotal, vactive;
469 uint32_t vsample;
470 uint32_t vblank, vblank_start, vblank_end;
471 uint32_t dsl;
472 uint32_t bclrpat_reg;
473 uint32_t vtotal_reg;
474 uint32_t vblank_reg;
475 uint32_t vsync_reg;
476 uint32_t pipeconf_reg;
477 uint32_t pipe_dsl_reg;
478 uint8_t st00;
479 enum drm_connector_status status;
480
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100481 DRM_DEBUG_KMS("starting load-detect on CRT\n");
482
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800483 bclrpat_reg = BCLRPAT(pipe);
484 vtotal_reg = VTOTAL(pipe);
485 vblank_reg = VBLANK(pipe);
486 vsync_reg = VSYNC(pipe);
487 pipeconf_reg = PIPECONF(pipe);
488 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800489
490 save_bclrpat = I915_READ(bclrpat_reg);
491 save_vtotal = I915_READ(vtotal_reg);
492 vblank = I915_READ(vblank_reg);
493
494 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
495 vactive = (save_vtotal & 0x7ff) + 1;
496
497 vblank_start = (vblank & 0xfff) + 1;
498 vblank_end = ((vblank >> 16) & 0xfff) + 1;
499
500 /* Set the border color to purple. */
501 I915_WRITE(bclrpat_reg, 0x500050);
502
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100503 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800504 uint32_t pipeconf = I915_READ(pipeconf_reg);
505 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100506 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800507 /* Wait for next Vblank to substitue
508 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700509 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800510 st00 = I915_READ8(VGA_MSR_WRITE);
511 status = ((st00 & (1 << 4)) != 0) ?
512 connector_status_connected :
513 connector_status_disconnected;
514
515 I915_WRITE(pipeconf_reg, pipeconf);
516 } else {
517 bool restore_vblank = false;
518 int count, detect;
519
520 /*
521 * If there isn't any border, add some.
522 * Yes, this will flicker
523 */
524 if (vblank_start <= vactive && vblank_end >= vtotal) {
525 uint32_t vsync = I915_READ(vsync_reg);
526 uint32_t vsync_start = (vsync & 0xffff) + 1;
527
528 vblank_start = vsync_start;
529 I915_WRITE(vblank_reg,
530 (vblank_start - 1) |
531 ((vblank_end - 1) << 16));
532 restore_vblank = true;
533 }
534 /* sample in the vertical border, selecting the larger one */
535 if (vblank_start - vactive >= vtotal - vblank_end)
536 vsample = (vblank_start + vactive) >> 1;
537 else
538 vsample = (vtotal + vblank_end) >> 1;
539
540 /*
541 * Wait for the border to be displayed
542 */
543 while (I915_READ(pipe_dsl_reg) >= vactive)
544 ;
545 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
546 ;
547 /*
548 * Watch ST00 for an entire scanline
549 */
550 detect = 0;
551 count = 0;
552 do {
553 count++;
554 /* Read the ST00 VGA status register */
555 st00 = I915_READ8(VGA_MSR_WRITE);
556 if (st00 & (1 << 4))
557 detect++;
558 } while ((I915_READ(pipe_dsl_reg) == dsl));
559
560 /* restore vblank if necessary */
561 if (restore_vblank)
562 I915_WRITE(vblank_reg, vblank);
563 /*
564 * If more than 3/4 of the scanline detected a monitor,
565 * then it is assumed to be present. This works even on i830,
566 * where there isn't any way to force the border color across
567 * the screen
568 */
569 status = detect * 4 > count * 3 ?
570 connector_status_connected :
571 connector_status_disconnected;
572 }
573
574 /* Restore previous settings */
575 I915_WRITE(bclrpat_reg, save_bclrpat);
576
577 return status;
578}
579
Chris Wilson7b334fc2010-09-09 23:51:02 +0100580static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100581intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = connector->dev;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000584 struct intel_crt *crt = intel_attached_crt(connector);
Ma Linge4a5d542009-05-26 11:31:00 +0800585 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200586 struct intel_load_detect_pipe tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800587
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100588 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200589 /* We can not rely on the HPD pin always being correctly wired
590 * up, for example many KVM do not pass it through, and so
591 * only trust an assertion that the monitor is connected.
592 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100593 if (intel_crt_detect_hotplug(connector)) {
594 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 return connector_status_connected;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200596 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800597 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800598 }
599
David Müllerf5afcd32011-01-06 12:29:32 +0000600 if (intel_crt_detect_ddc(connector))
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 return connector_status_connected;
602
Daniel Vetteraaa37732012-06-16 15:30:32 +0200603 /* Load detection is broken on HPD capable machines. Whoever wants a
604 * broken monitor (without edid) to work behind a broken kvm (that fails
605 * to have the right resistors for HP detection) needs to fix this up.
606 * For now just bail out. */
607 if (I915_HAS_HOTPLUG(dev))
608 return connector_status_disconnected;
609
Chris Wilson930a9e22010-09-14 11:07:23 +0100610 if (!force)
Chris Wilson7b334fc2010-09-09 23:51:02 +0100611 return connector->status;
612
Ma Linge4a5d542009-05-26 11:31:00 +0800613 /* for pre-945g platforms use load detect */
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200614 if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200615 if (intel_crt_detect_ddc(connector))
616 status = connector_status_connected;
617 else
618 status = intel_crt_load_detect(crt);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200619 intel_release_load_detect_pipe(connector, &tmp);
Daniel Vettere95c8432012-04-20 21:03:36 +0200620 } else
621 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800622
623 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624}
625
626static void intel_crt_destroy(struct drm_connector *connector)
627{
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 drm_sysfs_connector_remove(connector);
629 drm_connector_cleanup(connector);
630 kfree(connector);
631}
632
633static int intel_crt_get_modes(struct drm_connector *connector)
634{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800635 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700636 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +0100637 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800638 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800639
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800640 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300641 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800642 if (ret || !IS_G4X(dev))
Chris Wilsonf899fc62010-07-20 15:44:45 -0700643 return ret;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800644
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800645 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800646 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300647 return intel_crt_ddc_get_modes(connector, i2c);
Jesse Barnes79e53942008-11-07 14:24:08 -0800648}
649
650static int intel_crt_set_property(struct drm_connector *connector,
651 struct drm_property *property,
652 uint64_t value)
653{
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 return 0;
655}
656
Chris Wilsonf3269052011-01-24 15:17:08 +0000657static void intel_crt_reset(struct drm_connector *connector)
658{
659 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200660 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000661 struct intel_crt *crt = intel_attached_crt(connector);
662
Daniel Vetter2e938892012-10-11 20:08:24 +0200663 if (HAS_PCH_SPLIT(dev)) {
664 u32 adpa;
665
Ville Syrjäläca54b812013-01-25 21:44:42 +0200666 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200667 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
668 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200669 I915_WRITE(crt->adpa_reg, adpa);
670 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200671
672 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000673 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200674 }
675
Chris Wilsonf3269052011-01-24 15:17:08 +0000676}
677
Jesse Barnes79e53942008-11-07 14:24:08 -0800678/*
679 * Routines for controlling stuff on the analog port
680 */
681
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200682static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 .mode_set = intel_crt_mode_set,
684};
685
686static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000687 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200688 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 .detect = intel_crt_detect,
690 .fill_modes = drm_helper_probe_single_connector_modes,
691 .destroy = intel_crt_destroy,
692 .set_property = intel_crt_set_property,
693};
694
695static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
696 .mode_valid = intel_crt_mode_valid,
697 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100698 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800699};
700
Jesse Barnes79e53942008-11-07 14:24:08 -0800701static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100702 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800703};
704
Duncan Laurie8ca40132011-10-25 15:42:21 -0700705static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
706{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200707 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700708 return 1;
709}
710
711static const struct dmi_system_id intel_no_crt[] = {
712 {
713 .callback = intel_no_crt_dmi_callback,
714 .ident = "ACER ZGB",
715 .matches = {
716 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
717 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
718 },
719 },
720 { }
721};
722
Jesse Barnes79e53942008-11-07 14:24:08 -0800723void intel_crt_init(struct drm_device *dev)
724{
725 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000726 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800727 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200728 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800729
Duncan Laurie8ca40132011-10-25 15:42:21 -0700730 /* Skip machines without VGA that falsely report hotplug events */
731 if (dmi_check_system(intel_no_crt))
732 return;
733
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000734 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
735 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800736 return;
737
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800738 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
739 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000740 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800741 return;
742 }
743
744 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400745 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800746 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
748
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000749 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 DRM_MODE_ENCODER_DAC);
751
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000752 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800753
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000754 crt->base.type = INTEL_OUTPUT_ANALOG;
Daniel Vetter66a92782012-07-12 20:08:18 +0200755 crt->base.cloneable = true;
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200756 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300757 crt->base.crtc_mask = (1 << 0);
758 else
Keith Packard08268742012-08-13 21:34:45 -0700759 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300760
Daniel Vetterdbb02572012-01-28 14:49:23 +0100761 if (IS_GEN2(dev))
762 connector->interlace_allowed = 0;
763 else
764 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765 connector->doublescan_allowed = 0;
766
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700767 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200768 crt->adpa_reg = PCH_ADPA;
769 else if (IS_VALLEYVIEW(dev))
770 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700771 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200772 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700773
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100774 crt->base.compute_config = intel_crt_compute_config;
Daniel Vetter21246042012-07-01 14:58:27 +0200775 crt->base.disable = intel_disable_crt;
776 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500777 if (I915_HAS_HOTPLUG(dev))
778 crt->base.hpd_pin = HPD_CRT;
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200779 if (HAS_DDI(dev))
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200780 crt->base.get_hw_state = intel_ddi_get_hw_state;
781 else
782 crt->base.get_hw_state = intel_crt_get_hw_state;
Daniel Vettere403fc92012-07-02 13:41:21 +0200783 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200784
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200785 drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
787
788 drm_sysfs_connector_add(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800789
Egbert Eich821450c2013-04-16 13:36:55 +0200790 if (!I915_HAS_HOTPLUG(dev))
791 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000792
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800793 /*
794 * Configure the automatic hotplug detection stuff
795 */
796 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800797
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200798 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000799 * TODO: find a proper way to discover whether we need to set the the
800 * polarity and link reversal bits or not, instead of relying on the
801 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200802 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000803 if (HAS_PCH_LPT(dev)) {
804 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
805 FDI_RX_LINK_REVERSAL_OVERRIDE;
806
807 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
808 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800809}