blob: 9b7a073606109cecbe5329b43ebfe8f9a4e395b9 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000039
Tony Lindgren1dbae812005-11-10 14:26:51 +000040#include <asm/mach/time.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070041#include <plat/dmtimer.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000042#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070043#include <asm/sched_clock.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010044#include "common.h"
Paul Walmsley38698be2011-02-23 00:14:08 -070045#include <plat/omap_hwmod.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053046#include <plat/omap_device.h>
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053047#include <plat/omap-pm.h>
48
49#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000050
Tony Lindgrenaa561882011-03-29 15:54:48 -070051/* Parent clocks, eventually these will come from the clock framework */
52
53#define OMAP2_MPU_SOURCE "sys_ck"
54#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
55#define OMAP4_MPU_SOURCE "sys_clkin_ck"
56#define OMAP2_32K_SOURCE "func_32k_ck"
57#define OMAP3_32K_SOURCE "omap_32k_fck"
58#define OMAP4_32K_SOURCE "sys_32k_ck"
59
60#ifdef CONFIG_OMAP_32K_TIMER
61#define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
62#define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
63#define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
64#define OMAP3_SECURE_TIMER 12
65#else
66#define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
67#define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
68#define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
69#define OMAP3_SECURE_TIMER 1
70#endif
Paul Walmsleyd8328f32011-01-15 21:32:01 -070071
Paul Walmsleyf2480762009-04-23 21:11:10 -060072/* MAX_GPTIMER_ID: number of GPTIMERs on the chip */
73#define MAX_GPTIMER_ID 12
74
Tony Lindgren0dad9fa2011-09-21 16:38:51 -070075static u32 sys_timer_reserved;
Tony Lindgren11a01862011-03-29 15:54:49 -070076
Tony Lindgrenaa561882011-03-29 15:54:48 -070077/* Clockevent code */
78
79static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080080static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000081
Linus Torvalds0cd61b62006-10-06 10:53:39 -070082static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000083{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080084 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000085
Tony Lindgrenee17f112011-09-16 15:44:20 -070086 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080087
88 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000089 return IRQ_HANDLED;
90}
91
92static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070093 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070094 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000095 .handler = omap2_gp_timer_interrupt,
96};
97
Kevin Hilman5a3a3882007-11-12 23:24:02 -080098static int omap2_gp_timer_set_next_event(unsigned long cycles,
99 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700101 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700102 0xffffffff - cycles, 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000103
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800104 return 0;
105}
106
107static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
108 struct clock_event_device *evt)
109{
110 u32 period;
111
Tony Lindgrenee17f112011-09-16 15:44:20 -0700112 __omap_dm_timer_stop(&clkev, 1, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800113
114 switch (mode) {
115 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700116 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800117 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700118 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700119 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700120 0xffffffff - period, 1);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700121 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700122 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
123 0xffffffff - period, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800124 break;
125 case CLOCK_EVT_MODE_ONESHOT:
126 break;
127 case CLOCK_EVT_MODE_UNUSED:
128 case CLOCK_EVT_MODE_SHUTDOWN:
129 case CLOCK_EVT_MODE_RESUME:
130 break;
131 }
132}
133
134static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700135 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800136 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
137 .shift = 32,
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530138 .rating = 300,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800139 .set_next_event = omap2_gp_timer_set_next_event,
140 .set_mode = omap2_gp_timer_set_mode,
141};
142
Tony Lindgrenaa561882011-03-29 15:54:48 -0700143static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
144 int gptimer_id,
145 const char *fck_source)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800146{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700147 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
148 struct omap_hwmod *oh;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600149 struct resource irq_rsrc, mem_rsrc;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700150 size_t size;
151 int res = 0;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600152 int r;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800153
Tony Lindgrenaa561882011-03-29 15:54:48 -0700154 sprintf(name, "timer%d", gptimer_id);
155 omap_hwmod_setup_one(name);
156 oh = omap_hwmod_lookup(name);
157 if (!oh)
158 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600159
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600160 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
161 if (r)
162 return -ENXIO;
163 timer->irq = irq_rsrc.start;
164
165 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
166 if (r)
167 return -ENXIO;
168 timer->phys_base = mem_rsrc.start;
169 size = mem_rsrc.end - mem_rsrc.start;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700170
171 /* Static mapping, never released */
172 timer->io_base = ioremap(timer->phys_base, size);
173 if (!timer->io_base)
174 return -ENXIO;
175
176 /* After the dmtimer is using hwmod these clocks won't be needed */
177 sprintf(name, "gpt%d_fck", gptimer_id);
178 timer->fclk = clk_get(NULL, name);
179 if (IS_ERR(timer->fclk))
180 return -ENODEV;
181
Tony Lindgrenaa561882011-03-29 15:54:48 -0700182 omap_hwmod_enable(oh);
183
Tony Lindgren11a01862011-03-29 15:54:49 -0700184 sys_timer_reserved |= (1 << (gptimer_id - 1));
185
Tony Lindgrenaa561882011-03-29 15:54:48 -0700186 if (gptimer_id != 12) {
187 struct clk *src;
188
189 src = clk_get(NULL, fck_source);
190 if (IS_ERR(src)) {
191 res = -EINVAL;
192 } else {
193 res = __omap_dm_timer_set_source(timer->fclk, src);
194 if (IS_ERR_VALUE(res))
195 pr_warning("%s: timer%i cannot set source\n",
196 __func__, gptimer_id);
197 clk_put(src);
198 }
199 }
Tony Lindgrenee17f112011-09-16 15:44:20 -0700200 __omap_dm_timer_init_regs(timer);
201 __omap_dm_timer_reset(timer, 1, 1);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700202 timer->posted = 1;
203
204 timer->rate = clk_get_rate(timer->fclk);
205
206 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700207
Tony Lindgrenaa561882011-03-29 15:54:48 -0700208 return res;
209}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600210
Tony Lindgrenaa561882011-03-29 15:54:48 -0700211static void __init omap2_gp_clockevent_init(int gptimer_id,
212 const char *fck_source)
213{
214 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600215
Tony Lindgrenaa561882011-03-29 15:54:48 -0700216 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
217 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600218
Tony Lindgren98e182a2011-03-29 15:54:49 -0700219 omap2_gp_timer_irq.dev_id = (void *)&clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700220 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800221
Tony Lindgrenee17f112011-09-16 15:44:20 -0700222 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700223
224 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800225 clockevent_gpt.shift);
226 clockevent_gpt.max_delta_ns =
227 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
228 clockevent_gpt.min_delta_ns =
Aaro Koskinendf88acb2009-01-29 08:57:17 -0800229 clockevent_delta2ns(3, &clockevent_gpt);
230 /* Timer internal resynch latency. */
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800231
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530232 clockevent_gpt.cpumask = cpu_possible_mask;
233 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800234 clockevents_register_device(&clockevent_gpt);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700235
236 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
237 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800238}
239
Paul Walmsleyf2480762009-04-23 21:11:10 -0600240/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700241static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700242static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700243
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800244/*
245 * clocksource
246 */
Magnus Damm8e196082009-04-21 12:24:00 -0700247static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800248{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700249 return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800250}
251
252static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700253 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800254 .rating = 300,
255 .read = clocksource_read_cycles,
256 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800257 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
258};
259
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100260static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700261{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700262 if (clksrc.reserved)
Vaibhav Hiremathdbc39822012-01-23 12:18:14 +0530263 return __omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800264
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100265 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700266}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800267
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700268/* Setup free-running counter for clocksource */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700269static int __init omap2_sync32k_clocksource_init(void)
270{
271 int ret;
272 struct omap_hwmod *oh;
273 void __iomem *vbase;
274 const char *oh_name = "counter_32k";
275
276 /*
277 * First check hwmod data is available for sync32k counter
278 */
279 oh = omap_hwmod_lookup(oh_name);
280 if (!oh || oh->slaves_cnt == 0)
281 return -ENODEV;
282
283 omap_hwmod_setup_one(oh_name);
284
285 vbase = omap_hwmod_get_mpu_rt_va(oh);
286 if (!vbase) {
287 pr_warn("%s: failed to get counter_32k resource\n", __func__);
288 return -ENXIO;
289 }
290
291 ret = omap_hwmod_enable(oh);
292 if (ret) {
293 pr_warn("%s: failed to enable counter_32k module (%d)\n",
294 __func__, ret);
295 return ret;
296 }
297
298 ret = omap_init_clocksource_32k(vbase);
299 if (ret) {
300 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
301 __func__, ret);
302 omap_hwmod_idle(oh);
303 }
304
305 return ret;
306}
307
308static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700309 const char *fck_source)
310{
311 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800312
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700313 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
314 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700315
Tony Lindgrenee17f112011-09-16 15:44:20 -0700316 __omap_dm_timer_load_start(&clksrc,
Hemant Pedanekare9d0b972011-08-10 13:19:35 +0000317 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100318 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700319
320 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
321 pr_err("Could not register clocksource %s\n",
322 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700323 else
324 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
325 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800326}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700327
328static void __init omap2_clocksource_init(int gptimer_id,
329 const char *fck_source)
330{
331 /*
332 * First give preference to kernel parameter configuration
333 * by user (clocksource="gp_timer").
334 *
335 * In case of missing kernel parameter for clocksource,
336 * first check for availability for 32k-sync timer, in case
337 * of failure in finding 32k_counter module or registering
338 * it as clocksource, execution will fallback to gp-timer.
339 */
340 if (use_gptimer_clksrc == true)
341 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
342 else if (omap2_sync32k_clocksource_init())
343 /* Fall back to gp-timer code */
344 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
345}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800346
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700347#define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
348 clksrc_nr, clksrc_src) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700349static void __init omap##name##_timer_init(void) \
350{ \
Tony Lindgrenaa561882011-03-29 15:54:48 -0700351 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700352 omap2_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700353}
354
355#define OMAP_SYS_TIMER(name) \
356struct sys_timer omap##name##_timer = { \
357 .init = omap##name##_timer_init, \
358};
359
360#ifdef CONFIG_ARCH_OMAP2
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700361OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700362OMAP_SYS_TIMER(2)
363#endif
364
365#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700366OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700367OMAP_SYS_TIMER(3)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700368OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
369 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700370OMAP_SYS_TIMER(3_secure)
371#endif
372
373#ifdef CONFIG_ARCH_OMAP4
Marc Zyngiera45c9832012-01-10 19:44:19 +0000374#ifdef CONFIG_LOCAL_TIMERS
375static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
376 OMAP44XX_LOCAL_TWD_BASE,
377 OMAP44XX_IRQ_LOCALTIMER);
378#endif
379
Tony Lindgrene74984e2011-03-29 15:54:48 -0700380static void __init omap4_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800381{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700382 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700383 omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000384#ifdef CONFIG_LOCAL_TIMERS
385 /* Local timers are not supprted on OMAP4430 ES1.0 */
386 if (omap_rev() != OMAP4430_REV_ES1_0) {
387 int err;
388
389 err = twd_local_timer_register(&twd_local_timer);
390 if (err)
391 pr_err("twd_local_timer_register failed %d\n", err);
392 }
393#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +0000394}
Tony Lindgrene74984e2011-03-29 15:54:48 -0700395OMAP_SYS_TIMER(4)
396#endif
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530397
398/**
399 * omap2_dm_timer_set_src - change the timer input clock source
400 * @pdev: timer platform device pointer
401 * @source: array index of parent clock source
402 */
403static int omap2_dm_timer_set_src(struct platform_device *pdev, int source)
404{
405 int ret;
406 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
407 struct clk *fclk, *parent;
408 char *parent_name = NULL;
409
410 fclk = clk_get(&pdev->dev, "fck");
411 if (IS_ERR_OR_NULL(fclk)) {
412 dev_err(&pdev->dev, "%s: %d: clk_get() FAILED\n",
413 __func__, __LINE__);
414 return -EINVAL;
415 }
416
417 switch (source) {
418 case OMAP_TIMER_SRC_SYS_CLK:
419 parent_name = "sys_ck";
420 break;
421
422 case OMAP_TIMER_SRC_32_KHZ:
423 parent_name = "32k_ck";
424 break;
425
426 case OMAP_TIMER_SRC_EXT_CLK:
427 if (pdata->timer_ip_version == OMAP_TIMER_IP_VERSION_1) {
428 parent_name = "alt_ck";
429 break;
430 }
431 dev_err(&pdev->dev, "%s: %d: invalid clk src.\n",
432 __func__, __LINE__);
433 clk_put(fclk);
434 return -EINVAL;
435 }
436
437 parent = clk_get(&pdev->dev, parent_name);
438 if (IS_ERR_OR_NULL(parent)) {
439 dev_err(&pdev->dev, "%s: %d: clk_get() %s FAILED\n",
440 __func__, __LINE__, parent_name);
441 clk_put(fclk);
442 return -EINVAL;
443 }
444
445 ret = clk_set_parent(fclk, parent);
446 if (IS_ERR_VALUE(ret)) {
447 dev_err(&pdev->dev, "%s: clk_set_parent() to %s FAILED\n",
448 __func__, parent_name);
449 ret = -EINVAL;
450 }
451
452 clk_put(parent);
453 clk_put(fclk);
454
455 return ret;
456}
457
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530458/**
459 * omap_timer_init - build and register timer device with an
460 * associated timer hwmod
461 * @oh: timer hwmod pointer to be used to build timer device
462 * @user: parameter that can be passed from calling hwmod API
463 *
464 * Called by omap_hwmod_for_each_by_class to register each of the timer
465 * devices present in the system. The number of timer devices is known
466 * by parsing through the hwmod database for a given class name. At the
467 * end of function call memory is allocated for timer device and it is
468 * registered to the framework ready to be proved by the driver.
469 */
470static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
471{
472 int id;
473 int ret = 0;
474 char *name = "omap_timer";
475 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700476 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530477 struct omap_timer_capability_dev_attr *timer_dev_attr;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530478 struct powerdomain *pwrdm;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530479
480 pr_debug("%s: %s\n", __func__, oh->name);
481
482 /* on secure device, do not register secure timer */
483 timer_dev_attr = oh->dev_attr;
484 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
485 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
486 return ret;
487
488 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
489 if (!pdata) {
490 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
491 return -ENOMEM;
492 }
493
494 /*
495 * Extract the IDs from name field in hwmod database
496 * and use the same for constructing ids' for the
497 * timer devices. In a way, we are avoiding usage of
498 * static variable witin the function to do the same.
499 * CAUTION: We have to be careful and make sure the
500 * name in hwmod database does not change in which case
501 * we might either make corresponding change here or
502 * switch back static variable mechanism.
503 */
504 sscanf(oh->name, "timer%2d", &id);
505
506 pdata->set_timer_src = omap2_dm_timer_set_src;
507 pdata->timer_ip_version = oh->class->rev;
508
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700509 /* Mark clocksource and clockevent timers as reserved */
510 if ((sys_timer_reserved >> (id - 1)) & 0x1)
511 pdata->reserved = 1;
512
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530513 pwrdm = omap_hwmod_get_pwrdm(oh);
514 pdata->loses_context = pwrdm_can_ever_lose_context(pwrdm);
515#ifdef CONFIG_PM
516 pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
517#endif
Tony Lindgrenc541c152011-10-04 09:47:06 -0700518 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
Benoit Coussonc16ae1e2011-10-04 23:20:41 +0200519 NULL, 0, 0);
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530520
Tony Lindgrenc541c152011-10-04 09:47:06 -0700521 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530522 pr_err("%s: Can't build omap_device for %s: %s.\n",
523 __func__, name, oh->name);
524 ret = -EINVAL;
525 }
526
527 kfree(pdata);
528
529 return ret;
530}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530531
532/**
533 * omap2_dm_timer_init - top level regular device initialization
534 *
535 * Uses dedicated hwmod api to parse through hwmod database for
536 * given class name and then build and register the timer device.
537 */
538static int __init omap2_dm_timer_init(void)
539{
540 int ret;
541
542 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
543 if (unlikely(ret)) {
544 pr_err("%s: device registration failed.\n", __func__);
545 return -EINVAL;
546 }
547
548 return 0;
549}
550arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700551
552/**
553 * omap2_override_clocksource - clocksource override with user configuration
554 *
555 * Allows user to override default clocksource, using kernel parameter
556 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
557 *
558 * Note that, here we are using same standard kernel parameter "clocksource=",
559 * and not introducing any OMAP specific interface.
560 */
561static int __init omap2_override_clocksource(char *str)
562{
563 if (!str)
564 return 0;
565 /*
566 * For OMAP architecture, we only have two options
567 * - sync_32k (default)
568 * - gp_timer (sys_clk based)
569 */
570 if (!strcmp(str, "gp_timer"))
571 use_gptimer_clksrc = true;
572
573 return 0;
574}
575early_param("clocksource", omap2_override_clocksource);