blob: e92a874b31dfa07bc7334f6795bacac3927e1258 [file] [log] [blame]
Kou Ishizakibde18a22007-02-17 02:40:22 +01001/*
2 * Support for IDE interfaces on Celleb platform
3 *
4 * (C) Copyright 2006 TOSHIBA CORPORATION
5 *
6 * This code is based on drivers/ide/pci/siimage.c:
7 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
8 * Copyright (C) 2003 Red Hat <alan@redhat.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
23 */
24
25#include <linux/types.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/delay.h>
Kou Ishizakibde18a22007-02-17 02:40:22 +010029#include <linux/ide.h>
30#include <linux/init.h>
31
32#define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
33
34#define SCC_PATA_NAME "scc IDE"
35
36#define TDVHSEL_MASTER 0x00000001
37#define TDVHSEL_SLAVE 0x00000004
38
39#define MODE_JCUSFEN 0x00000080
40
41#define CCKCTRL_ATARESET 0x00040000
42#define CCKCTRL_BUFCNT 0x00020000
43#define CCKCTRL_CRST 0x00010000
44#define CCKCTRL_OCLKEN 0x00000100
45#define CCKCTRL_ATACLKOEN 0x00000002
46#define CCKCTRL_LCLKEN 0x00000001
47
48#define QCHCD_IOS_SS 0x00000001
49
50#define QCHSD_STPDIAG 0x00020000
51
52#define INTMASK_MSK 0xD1000012
53#define INTSTS_SERROR 0x80000000
54#define INTSTS_PRERR 0x40000000
55#define INTSTS_RERR 0x10000000
56#define INTSTS_ICERR 0x01000000
57#define INTSTS_BMSINT 0x00000010
58#define INTSTS_BMHE 0x00000008
59#define INTSTS_IOIRQS 0x00000004
60#define INTSTS_INTRQ 0x00000002
61#define INTSTS_ACTEINT 0x00000001
62
63#define ECMODE_VALUE 0x01
64
65static struct scc_ports {
66 unsigned long ctl, dma;
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +020067 struct ide_host *host; /* for removing port from system */
Kou Ishizakibde18a22007-02-17 02:40:22 +010068} scc_ports[MAX_HWIFS];
69
70/* PIO transfer mode table */
71/* JCHST */
72static unsigned long JCHSTtbl[2][7] = {
73 {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
74 {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
75};
76
77/* JCHHT */
78static unsigned long JCHHTtbl[2][7] = {
79 {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
80 {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
81};
82
83/* JCHCT */
84static unsigned long JCHCTtbl[2][7] = {
85 {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
86 {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
87};
88
89
90/* DMA transfer mode table */
91/* JCHDCTM/JCHDCTS */
92static unsigned long JCHDCTxtbl[2][7] = {
93 {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
94 {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
95};
96
97/* JCSTWTM/JCSTWTS */
98static unsigned long JCSTWTxtbl[2][7] = {
99 {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
100 {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
101};
102
103/* JCTSS */
104static unsigned long JCTSStbl[2][7] = {
105 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
106 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
107};
108
109/* JCENVT */
110static unsigned long JCENVTtbl[2][7] = {
111 {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
112 {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
113};
114
115/* JCACTSELS/JCACTSELM */
116static unsigned long JCACTSELtbl[2][7] = {
117 {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
118 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
119};
120
121
122static u8 scc_ide_inb(unsigned long port)
123{
124 u32 data = in_be32((void*)port);
125 return (u8)data;
126}
127
Bartlomiej Zolnierkiewiczc6dfa862008-07-23 19:55:51 +0200128static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
129{
130 out_be32((void *)hwif->io_ports.command_addr, cmd);
131 eieio();
132 in_be32((void *)(hwif->dma_base + 0x01c));
133 eieio();
134}
135
Bartlomiej Zolnierkiewiczb73c7ee2008-07-23 19:55:52 +0200136static u8 scc_read_status(ide_hwif_t *hwif)
137{
138 return (u8)in_be32((void *)hwif->io_ports.status_addr);
139}
140
Bartlomiej Zolnierkiewicz1f6d8a02008-07-23 19:55:52 +0200141static u8 scc_read_altstatus(ide_hwif_t *hwif)
142{
143 return (u8)in_be32((void *)hwif->io_ports.ctl_addr);
144}
145
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200146static u8 scc_read_sff_dma_status(ide_hwif_t *hwif)
147{
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200148 return (u8)in_be32((void *)(hwif->dma_base + 4));
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200149}
150
Bartlomiej Zolnierkiewicz6e6afb32008-07-23 19:55:52 +0200151static void scc_set_irq(ide_hwif_t *hwif, int on)
152{
153 u8 ctl = ATA_DEVCTL_OBS;
154
155 if (on == 4) { /* hack for SRST */
156 ctl |= 4;
157 on &= ~4;
158 }
159
160 ctl |= on ? 0 : 2;
161
162 out_be32((void *)hwif->io_ports.ctl_addr, ctl);
163 eieio();
164 in_be32((void *)(hwif->dma_base + 0x01c));
165 eieio();
166}
167
Kou Ishizakibde18a22007-02-17 02:40:22 +0100168static void scc_ide_insw(unsigned long port, void *addr, u32 count)
169{
170 u16 *ptr = (u16 *)addr;
171 while (count--) {
172 *ptr++ = le16_to_cpu(in_be32((void*)port));
173 }
174}
175
176static void scc_ide_insl(unsigned long port, void *addr, u32 count)
177{
178 u16 *ptr = (u16 *)addr;
179 while (count--) {
180 *ptr++ = le16_to_cpu(in_be32((void*)port));
181 *ptr++ = le16_to_cpu(in_be32((void*)port));
182 }
183}
184
185static void scc_ide_outb(u8 addr, unsigned long port)
186{
187 out_be32((void*)port, addr);
188}
189
Kou Ishizakibde18a22007-02-17 02:40:22 +0100190static void
191scc_ide_outsw(unsigned long port, void *addr, u32 count)
192{
193 u16 *ptr = (u16 *)addr;
194 while (count--) {
195 out_be32((void*)port, cpu_to_le16(*ptr++));
196 }
197}
198
199static void
200scc_ide_outsl(unsigned long port, void *addr, u32 count)
201{
202 u16 *ptr = (u16 *)addr;
203 while (count--) {
204 out_be32((void*)port, cpu_to_le16(*ptr++));
205 out_be32((void*)port, cpu_to_le16(*ptr++));
206 }
207}
208
209/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200210 * scc_set_pio_mode - set host controller for PIO mode
211 * @drive: drive
212 * @pio: PIO mode number
Kou Ishizakibde18a22007-02-17 02:40:22 +0100213 *
214 * Load the timing settings for this device mode into the
215 * controller.
216 */
217
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200218static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100219{
220 ide_hwif_t *hwif = HWIF(drive);
221 struct scc_ports *ports = ide_get_hwifdata(hwif);
222 unsigned long ctl_base = ports->ctl;
223 unsigned long cckctrl_port = ctl_base + 0xff0;
224 unsigned long piosht_port = ctl_base + 0x000;
225 unsigned long pioct_port = ctl_base + 0x004;
226 unsigned long reg;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100227 int offset;
228
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100229 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100230 if (reg & CCKCTRL_ATACLKOEN) {
231 offset = 1; /* 133MHz */
232 } else {
233 offset = 0; /* 100MHz */
234 }
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200235 reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100236 out_be32((void __iomem *)piosht_port, reg);
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200237 reg = JCHCTtbl[offset][pio];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100238 out_be32((void __iomem *)pioct_port, reg);
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200239}
Kou Ishizakibde18a22007-02-17 02:40:22 +0100240
Kou Ishizakibde18a22007-02-17 02:40:22 +0100241/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200242 * scc_set_dma_mode - set host controller for DMA mode
243 * @drive: drive
244 * @speed: DMA mode
Kou Ishizakibde18a22007-02-17 02:40:22 +0100245 *
246 * Load the timing settings for this device mode into the
247 * controller.
248 */
249
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200250static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100251{
252 ide_hwif_t *hwif = HWIF(drive);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100253 struct scc_ports *ports = ide_get_hwifdata(hwif);
254 unsigned long ctl_base = ports->ctl;
255 unsigned long cckctrl_port = ctl_base + 0xff0;
256 unsigned long mdmact_port = ctl_base + 0x008;
257 unsigned long mcrcst_port = ctl_base + 0x00c;
258 unsigned long sdmact_port = ctl_base + 0x010;
259 unsigned long scrcst_port = ctl_base + 0x014;
260 unsigned long udenvt_port = ctl_base + 0x018;
261 unsigned long tdvhsel_port = ctl_base + 0x020;
262 int is_slave = (&hwif->drives[1] == drive);
263 int offset, idx;
264 unsigned long reg;
265 unsigned long jcactsel;
266
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100267 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100268 if (reg & CCKCTRL_ATACLKOEN) {
269 offset = 1; /* 133MHz */
270 } else {
271 offset = 0; /* 100MHz */
272 }
273
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100274 idx = speed - XFER_UDMA_0;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100275
276 jcactsel = JCACTSELtbl[offset][idx];
277 if (is_slave) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100278 out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
279 out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
280 jcactsel = jcactsel << 2;
281 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100282 } else {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100283 out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
284 out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
285 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100286 }
287 reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100288 out_be32((void __iomem *)udenvt_port, reg);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100289}
290
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200291static void scc_dma_host_set(ide_drive_t *drive, int on)
292{
293 ide_hwif_t *hwif = drive->hwif;
294 u8 unit = (drive->select.b.unit & 0x01);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200295 u8 dma_stat = scc_ide_inb(hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200296
297 if (on)
298 dma_stat |= (1 << (5 + unit));
299 else
300 dma_stat &= ~(1 << (5 + unit));
301
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200302 scc_ide_outb(dma_stat, hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200303}
304
Kou Ishizakibde18a22007-02-17 02:40:22 +0100305/**
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100306 * scc_ide_dma_setup - begin a DMA phase
307 * @drive: target device
308 *
309 * Build an IDE DMA PRD (IDE speak for scatter gather table)
310 * and then set up the DMA transfer registers.
311 *
312 * Returns 0 on success. If a PIO fallback is required then 1
313 * is returned.
314 */
315
316static int scc_dma_setup(ide_drive_t *drive)
317{
318 ide_hwif_t *hwif = drive->hwif;
319 struct request *rq = HWGROUP(drive)->rq;
320 unsigned int reading;
321 u8 dma_stat;
322
323 if (rq_data_dir(rq))
324 reading = 0;
325 else
326 reading = 1 << 3;
327
328 /* fall back to pio! */
329 if (!ide_build_dmatable(drive, rq)) {
330 ide_map_sg(drive, rq);
331 return 1;
332 }
333
334 /* PRD table */
Bartlomiej Zolnierkiewicz55224bc2008-04-28 23:44:42 +0200335 out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100336
337 /* specify r/w */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200338 out_be32((void __iomem *)hwif->dma_base, reading);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100339
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200340 /* read DMA status for INTR & ERROR flags */
341 dma_stat = in_be32((void __iomem *)(hwif->dma_base + 4));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100342
343 /* clear INTR & ERROR flags */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200344 out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100345 drive->waiting_for_dma = 1;
346 return 0;
347}
348
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200349static void scc_dma_start(ide_drive_t *drive)
350{
351 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200352 u8 dma_cmd = scc_ide_inb(hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200353
354 /* start DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200355 scc_ide_outb(dma_cmd | 1, hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200356 hwif->dma = 1;
357 wmb();
358}
359
360static int __scc_dma_end(ide_drive_t *drive)
361{
362 ide_hwif_t *hwif = drive->hwif;
363 u8 dma_stat, dma_cmd;
364
365 drive->waiting_for_dma = 0;
366 /* get DMA command mode */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200367 dma_cmd = scc_ide_inb(hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200368 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200369 scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200370 /* get DMA status */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200371 dma_stat = scc_ide_inb(hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200372 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200373 scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200374 /* purge DMA mappings */
375 ide_destroy_dmatable(drive);
376 /* verify good DMA status */
377 hwif->dma = 0;
378 wmb();
379 return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
380}
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100381
382/**
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200383 * scc_dma_end - Stop DMA
Kou Ishizakibde18a22007-02-17 02:40:22 +0100384 * @drive: IDE drive
385 *
386 * Check and clear INT Status register.
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200387 * Then call __scc_dma_end().
Kou Ishizakibde18a22007-02-17 02:40:22 +0100388 */
389
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200390static int scc_dma_end(ide_drive_t *drive)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100391{
392 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200393 void __iomem *dma_base = (void __iomem *)hwif->dma_base;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100394 unsigned long intsts_port = hwif->dma_base + 0x014;
395 u32 reg;
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200396 int dma_stat, data_loss = 0;
397 static int retry = 0;
398
399 /* errata A308 workaround: Step5 (check data loss) */
400 /* We don't check non ide_disk because it is limited to UDMA4 */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200401 if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
Bartlomiej Zolnierkiewicz3a7d2482008-10-10 22:39:21 +0200402 & ATA_ERR) &&
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200403 drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
404 reg = in_be32((void __iomem *)intsts_port);
405 if (!(reg & INTSTS_ACTEINT)) {
406 printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
407 drive->name);
408 data_loss = 1;
409 if (retry++) {
410 struct request *rq = HWGROUP(drive)->rq;
411 int unit;
412 /* ERROR_RESET and drive->crc_count are needed
413 * to reduce DMA transfer mode in retry process.
414 */
415 if (rq)
416 rq->errors |= ERROR_RESET;
417 for (unit = 0; unit < MAX_DRIVES; unit++) {
418 ide_drive_t *drive = &hwif->drives[unit];
419 drive->crc_count++;
420 }
421 }
422 }
423 }
Kou Ishizakibde18a22007-02-17 02:40:22 +0100424
425 while (1) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100426 reg = in_be32((void __iomem *)intsts_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100427
428 if (reg & INTSTS_SERROR) {
429 printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100430 out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100431
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200432 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100433 continue;
434 }
435
436 if (reg & INTSTS_PRERR) {
437 u32 maea0, maec0;
438 unsigned long ctl_base = hwif->config_data;
439
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100440 maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
441 maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
Kou Ishizakibde18a22007-02-17 02:40:22 +0100442
443 printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
444
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100445 out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100446
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200447 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100448 continue;
449 }
450
451 if (reg & INTSTS_RERR) {
452 printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100453 out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100454
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200455 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100456 continue;
457 }
458
459 if (reg & INTSTS_ICERR) {
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200460 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100461
462 printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100463 out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100464 continue;
465 }
466
467 if (reg & INTSTS_BMSINT) {
468 printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100469 out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100470
471 ide_do_reset(drive);
472 continue;
473 }
474
475 if (reg & INTSTS_BMHE) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100476 out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100477 continue;
478 }
479
480 if (reg & INTSTS_ACTEINT) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100481 out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100482 continue;
483 }
484
485 if (reg & INTSTS_IOIRQS) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100486 out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100487 continue;
488 }
489 break;
490 }
491
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200492 dma_stat = __scc_dma_end(drive);
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200493 if (data_loss)
494 dma_stat |= 2; /* emulate DMA error (to retry command) */
495 return dma_stat;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100496}
497
Akira Iguchi06a99522007-03-03 17:48:55 +0100498/* returns 1 if dma irq issued, 0 otherwise */
499static int scc_dma_test_irq(ide_drive_t *drive)
500{
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200501 ide_hwif_t *hwif = HWIF(drive);
502 u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
Akira Iguchi06a99522007-03-03 17:48:55 +0100503
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200504 /* SCC errata A252,A308 workaround: Step4 */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200505 if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
Bartlomiej Zolnierkiewicz3a7d2482008-10-10 22:39:21 +0200506 & ATA_ERR) &&
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200507 (int_stat & INTSTS_INTRQ))
Akira Iguchi06a99522007-03-03 17:48:55 +0100508 return 1;
509
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200510 /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
511 if (int_stat & INTSTS_IOIRQS)
Akira Iguchi06a99522007-03-03 17:48:55 +0100512 return 1;
513
514 if (!drive->waiting_for_dma)
515 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200516 drive->name, __func__);
Akira Iguchi06a99522007-03-03 17:48:55 +0100517 return 0;
518}
519
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200520static u8 scc_udma_filter(ide_drive_t *drive)
521{
522 ide_hwif_t *hwif = drive->hwif;
523 u8 mask = hwif->ultra_mask;
524
525 /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
526 if ((drive->media != ide_disk) && (mask & 0xE0)) {
527 printk(KERN_INFO "%s: limit %s to UDMA4\n",
528 SCC_PATA_NAME, drive->name);
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200529 mask = ATA_UDMA4;
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200530 }
531
532 return mask;
533}
534
Kou Ishizakibde18a22007-02-17 02:40:22 +0100535/**
536 * setup_mmio_scc - map CTRL/BMID region
537 * @dev: PCI device we are configuring
538 * @name: device name
539 *
540 */
541
542static int setup_mmio_scc (struct pci_dev *dev, const char *name)
543{
544 unsigned long ctl_base = pci_resource_start(dev, 0);
545 unsigned long dma_base = pci_resource_start(dev, 1);
546 unsigned long ctl_size = pci_resource_len(dev, 0);
547 unsigned long dma_size = pci_resource_len(dev, 1);
Al Viro0bd84962007-07-26 17:36:09 +0100548 void __iomem *ctl_addr;
549 void __iomem *dma_addr;
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200550 int i, ret;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100551
552 for (i = 0; i < MAX_HWIFS; i++) {
553 if (scc_ports[i].ctl == 0)
554 break;
555 }
556 if (i >= MAX_HWIFS)
557 return -ENOMEM;
558
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200559 ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
560 if (ret < 0) {
561 printk(KERN_ERR "%s: can't reserve resources\n", name);
562 return ret;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100563 }
564
565 if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200566 goto fail_0;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100567
568 if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200569 goto fail_1;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100570
571 pci_set_master(dev);
572 scc_ports[i].ctl = (unsigned long)ctl_addr;
573 scc_ports[i].dma = (unsigned long)dma_addr;
574 pci_set_drvdata(dev, (void *) &scc_ports[i]);
575
576 return 1;
577
Kou Ishizakibde18a22007-02-17 02:40:22 +0100578 fail_1:
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200579 iounmap(ctl_addr);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100580 fail_0:
581 return -ENOMEM;
582}
583
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200584static int scc_ide_setup_pci_device(struct pci_dev *dev,
585 const struct ide_port_info *d)
586{
587 struct scc_ports *ports = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +0200588 struct ide_host *host;
Bartlomiej Zolnierkiewiczc97c6ac2008-07-23 19:55:50 +0200589 hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
Bartlomiej Zolnierkiewicz6f904d02008-07-23 19:55:57 +0200590 int i, rc;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200591
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200592 memset(&hw, 0, sizeof(hw));
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200593 for (i = 0; i <= 8; i++)
594 hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200595 hw.irq = dev->irq;
596 hw.dev = &dev->dev;
597 hw.chipset = ide_pci;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200598
Bartlomiej Zolnierkiewicz6f904d02008-07-23 19:55:57 +0200599 rc = ide_host_add(d, hws, &host);
600 if (rc)
601 return rc;
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +0200602
603 ports->host = host;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200604
605 return 0;
606}
607
Kou Ishizakibde18a22007-02-17 02:40:22 +0100608/**
609 * init_setup_scc - set up an SCC PATA Controller
610 * @dev: PCI device
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200611 * @d: IDE port info
Kou Ishizakibde18a22007-02-17 02:40:22 +0100612 *
613 * Perform the initial set up for this device.
614 */
615
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200616static int __devinit init_setup_scc(struct pci_dev *dev,
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200617 const struct ide_port_info *d)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100618{
619 unsigned long ctl_base;
620 unsigned long dma_base;
621 unsigned long cckctrl_port;
622 unsigned long intmask_port;
623 unsigned long mode_port;
624 unsigned long ecmode_port;
625 unsigned long dma_status_port;
626 u32 reg = 0;
627 struct scc_ports *ports;
628 int rc;
629
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200630 rc = pci_enable_device(dev);
631 if (rc)
632 goto end;
633
Kou Ishizakibde18a22007-02-17 02:40:22 +0100634 rc = setup_mmio_scc(dev, d->name);
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200635 if (rc < 0)
636 goto end;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100637
638 ports = pci_get_drvdata(dev);
639 ctl_base = ports->ctl;
640 dma_base = ports->dma;
641 cckctrl_port = ctl_base + 0xff0;
642 intmask_port = dma_base + 0x010;
643 mode_port = ctl_base + 0x024;
644 ecmode_port = ctl_base + 0xf00;
645 dma_status_port = dma_base + 0x004;
646
647 /* controller initialization */
648 reg = 0;
649 out_be32((void*)cckctrl_port, reg);
650 reg |= CCKCTRL_ATACLKOEN;
651 out_be32((void*)cckctrl_port, reg);
652 reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
653 out_be32((void*)cckctrl_port, reg);
654 reg |= CCKCTRL_CRST;
655 out_be32((void*)cckctrl_port, reg);
656
657 for (;;) {
658 reg = in_be32((void*)cckctrl_port);
659 if (reg & CCKCTRL_CRST)
660 break;
661 udelay(5000);
662 }
663
664 reg |= CCKCTRL_ATARESET;
665 out_be32((void*)cckctrl_port, reg);
666
667 out_be32((void*)ecmode_port, ECMODE_VALUE);
668 out_be32((void*)mode_port, MODE_JCUSFEN);
669 out_be32((void*)intmask_port, INTMASK_MSK);
670
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200671 rc = scc_ide_setup_pci_device(dev, d);
672
673 end:
674 return rc;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100675}
676
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200677static void scc_tf_load(ide_drive_t *drive, ide_task_t *task)
678{
679 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
680 struct ide_taskfile *tf = &task->tf;
681 u8 HIHI = (task->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
682
683 if (task->tf_flags & IDE_TFLAG_FLAGGED)
684 HIHI = 0xFF;
685
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200686 if (task->tf_flags & IDE_TFLAG_OUT_DATA)
Bartlomiej Zolnierkiewicz7c0daf22008-04-28 23:44:41 +0200687 out_be32((void *)io_ports->data_addr,
688 (tf->hob_data << 8) | tf->data);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200689
690 if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
691 scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
692 if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
693 scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
694 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
695 scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
696 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
697 scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
698 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
699 scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
700
701 if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
702 scc_ide_outb(tf->feature, io_ports->feature_addr);
703 if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
704 scc_ide_outb(tf->nsect, io_ports->nsect_addr);
705 if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
706 scc_ide_outb(tf->lbal, io_ports->lbal_addr);
707 if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
708 scc_ide_outb(tf->lbam, io_ports->lbam_addr);
709 if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
710 scc_ide_outb(tf->lbah, io_ports->lbah_addr);
711
712 if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
713 scc_ide_outb((tf->device & HIHI) | drive->select.all,
714 io_ports->device_addr);
715}
716
717static void scc_tf_read(ide_drive_t *drive, ide_task_t *task)
718{
719 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
720 struct ide_taskfile *tf = &task->tf;
721
722 if (task->tf_flags & IDE_TFLAG_IN_DATA) {
Bartlomiej Zolnierkiewicz7c0daf22008-04-28 23:44:41 +0200723 u16 data = (u16)in_be32((void *)io_ports->data_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200724
725 tf->data = data & 0xff;
726 tf->hob_data = (data >> 8) & 0xff;
727 }
728
729 /* be sure we're looking at the low order bits */
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200730 scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200731
Bartlomiej Zolnierkiewicz92eb4382008-07-23 19:55:53 +0200732 if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
733 tf->feature = scc_ide_inb(io_ports->feature_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200734 if (task->tf_flags & IDE_TFLAG_IN_NSECT)
735 tf->nsect = scc_ide_inb(io_ports->nsect_addr);
736 if (task->tf_flags & IDE_TFLAG_IN_LBAL)
737 tf->lbal = scc_ide_inb(io_ports->lbal_addr);
738 if (task->tf_flags & IDE_TFLAG_IN_LBAM)
739 tf->lbam = scc_ide_inb(io_ports->lbam_addr);
740 if (task->tf_flags & IDE_TFLAG_IN_LBAH)
741 tf->lbah = scc_ide_inb(io_ports->lbah_addr);
742 if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
743 tf->device = scc_ide_inb(io_ports->device_addr);
744
745 if (task->tf_flags & IDE_TFLAG_LBA48) {
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200746 scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200747
748 if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
749 tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
750 if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
751 tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
752 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
753 tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
754 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
755 tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
756 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
757 tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
758 }
759}
760
Bartlomiej Zolnierkiewiczefa3db12008-04-28 23:44:36 +0200761static void scc_input_data(ide_drive_t *drive, struct request *rq,
762 void *buf, unsigned int len)
763{
764 unsigned long data_addr = drive->hwif->io_ports.data_addr;
765
766 len++;
767
768 if (drive->io_32bit) {
769 scc_ide_insl(data_addr, buf, len / 4);
770
771 if ((len & 3) >= 2)
772 scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
773 } else
774 scc_ide_insw(data_addr, buf, len / 2);
775}
776
777static void scc_output_data(ide_drive_t *drive, struct request *rq,
778 void *buf, unsigned int len)
779{
780 unsigned long data_addr = drive->hwif->io_ports.data_addr;
781
782 len++;
783
784 if (drive->io_32bit) {
785 scc_ide_outsl(data_addr, buf, len / 4);
786
787 if ((len & 3) >= 2)
788 scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
789 } else
790 scc_ide_outsw(data_addr, buf, len / 2);
791}
792
Kou Ishizakibde18a22007-02-17 02:40:22 +0100793/**
794 * init_mmio_iops_scc - set up the iops for MMIO
795 * @hwif: interface to set up
796 *
797 */
798
799static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
800{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100801 struct pci_dev *dev = to_pci_dev(hwif->dev);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100802 struct scc_ports *ports = pci_get_drvdata(dev);
803 unsigned long dma_base = ports->dma;
804
805 ide_set_hwifdata(hwif, ports);
806
Kou Ishizakibde18a22007-02-17 02:40:22 +0100807 hwif->dma_base = dma_base;
808 hwif->config_data = ports->ctl;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100809}
810
811/**
812 * init_iops_scc - set up iops
813 * @hwif: interface to set up
814 *
815 * Do the basic setup for the SCC hardware interface
816 * and then do the MMIO setup.
817 */
818
819static void __devinit init_iops_scc(ide_hwif_t *hwif)
820{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100821 struct pci_dev *dev = to_pci_dev(hwif->dev);
822
Kou Ishizakibde18a22007-02-17 02:40:22 +0100823 hwif->hwif_data = NULL;
824 if (pci_get_drvdata(dev) == NULL)
825 return;
826 init_mmio_iops_scc(hwif);
827}
828
Bartlomiej Zolnierkiewiczf454cbe2008-08-05 18:17:04 +0200829static u8 scc_cable_detect(ide_hwif_t *hwif)
Bartlomiej Zolnierkiewiczb4d1c732008-02-02 19:56:29 +0100830{
831 return ATA_CBL_PATA80;
832}
833
Kou Ishizakibde18a22007-02-17 02:40:22 +0100834/**
835 * init_hwif_scc - set up hwif
836 * @hwif: interface to set up
837 *
838 * We do the basic set up of the interface structure. The SCC
839 * requires several custom handlers so we override the default
840 * ide DMA handlers appropriately.
841 */
842
843static void __devinit init_hwif_scc(ide_hwif_t *hwif)
844{
845 struct scc_ports *ports = ide_get_hwifdata(hwif);
846
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100847 /* PTERADD */
848 out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100849
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200850 if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
851 hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
852 else
853 hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
Kou Ishizakibde18a22007-02-17 02:40:22 +0100854}
855
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200856static const struct ide_tp_ops scc_tp_ops = {
857 .exec_command = scc_exec_command,
858 .read_status = scc_read_status,
859 .read_altstatus = scc_read_altstatus,
860 .read_sff_dma_status = scc_read_sff_dma_status,
861
862 .set_irq = scc_set_irq,
863
864 .tf_load = scc_tf_load,
865 .tf_read = scc_tf_read,
866
867 .input_data = scc_input_data,
868 .output_data = scc_output_data,
869};
870
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200871static const struct ide_port_ops scc_port_ops = {
872 .set_pio_mode = scc_set_pio_mode,
873 .set_dma_mode = scc_set_dma_mode,
874 .udma_filter = scc_udma_filter,
875 .cable_detect = scc_cable_detect,
876};
877
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200878static const struct ide_dma_ops scc_dma_ops = {
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200879 .dma_host_set = scc_dma_host_set,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200880 .dma_setup = scc_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200881 .dma_exec_cmd = ide_dma_exec_cmd,
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200882 .dma_start = scc_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200883 .dma_end = scc_dma_end,
884 .dma_test_irq = scc_dma_test_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200885 .dma_lost_irq = ide_dma_lost_irq,
886 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200887};
888
Kou Ishizakibde18a22007-02-17 02:40:22 +0100889#define DECLARE_SCC_DEV(name_str) \
890 { \
891 .name = name_str, \
Kou Ishizakibde18a22007-02-17 02:40:22 +0100892 .init_iops = init_iops_scc, \
893 .init_hwif = init_hwif_scc, \
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200894 .tp_ops = &scc_tp_ops, \
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200895 .port_ops = &scc_port_ops, \
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200896 .dma_ops = &scc_dma_ops, \
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200897 .host_flags = IDE_HFLAG_SINGLE, \
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200898 .pio_mask = ATA_PIO4, \
Kou Ishizakibde18a22007-02-17 02:40:22 +0100899 }
900
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200901static const struct ide_port_info scc_chipsets[] __devinitdata = {
Kou Ishizakibde18a22007-02-17 02:40:22 +0100902 /* 0 */ DECLARE_SCC_DEV("sccIDE"),
903};
904
905/**
906 * scc_init_one - pci layer discovery entry
907 * @dev: PCI device
908 * @id: ident table entry
909 *
910 * Called by the PCI code when it finds an SCC PATA controller.
911 * We then use the IDE PCI generic helper to do most of the work.
912 */
913
914static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
915{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200916 return init_setup_scc(dev, &scc_chipsets[id->driver_data]);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100917}
918
919/**
920 * scc_remove - pci layer remove entry
921 * @dev: PCI device
922 *
923 * Called by the PCI code when it removes an SCC PATA controller.
924 */
925
926static void __devexit scc_remove(struct pci_dev *dev)
927{
928 struct scc_ports *ports = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +0200929 struct ide_host *host = ports->host;
930 ide_hwif_t *hwif = host->ports[0];
Kou Ishizakibde18a22007-02-17 02:40:22 +0100931
932 if (hwif->dmatable_cpu) {
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100933 pci_free_consistent(dev, PRD_ENTRIES * PRD_BYTES,
934 hwif->dmatable_cpu, hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100935 hwif->dmatable_cpu = NULL;
936 }
937
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +0200938 ide_host_remove(host);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100939
Kou Ishizakibde18a22007-02-17 02:40:22 +0100940 iounmap((void*)ports->dma);
941 iounmap((void*)ports->ctl);
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200942 pci_release_selected_regions(dev, (1 << 2) - 1);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100943 memset(ports, 0, sizeof(*ports));
944}
945
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200946static const struct pci_device_id scc_pci_tbl[] = {
947 { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
Kou Ishizakibde18a22007-02-17 02:40:22 +0100948 { 0, },
949};
950MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
951
952static struct pci_driver driver = {
953 .name = "SCC IDE",
954 .id_table = scc_pci_tbl,
955 .probe = scc_init_one,
Adrian Bunka69999e2008-08-18 21:40:03 +0200956 .remove = __devexit_p(scc_remove),
Kou Ishizakibde18a22007-02-17 02:40:22 +0100957};
958
959static int scc_ide_init(void)
960{
961 return ide_pci_register_driver(&driver);
962}
963
964module_init(scc_ide_init);
965/* -- No exit code?
966static void scc_ide_exit(void)
967{
968 ide_pci_unregister_driver(&driver);
969}
970module_exit(scc_ide_exit);
971 */
972
973
974MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
975MODULE_LICENSE("GPL");