Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #include "drmP.h" |
| 29 | #include "radeon_drm.h" |
| 30 | #include "radeon.h" |
| 31 | #include "radeon_reg.h" |
| 32 | |
| 33 | /* |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 34 | * GART |
| 35 | * The GART (Graphics Aperture Remapping Table) is an aperture |
| 36 | * in the GPU's address space. System pages can be mapped into |
| 37 | * the aperture and look like contiguous pages from the GPU's |
| 38 | * perspective. A page table maps the pages in the aperture |
| 39 | * to the actual backing pages in system memory. |
| 40 | * |
| 41 | * Radeon GPUs support both an internal GART, as described above, |
| 42 | * and AGP. AGP works similarly, but the GART table is configured |
| 43 | * and maintained by the northbridge rather than the driver. |
| 44 | * Radeon hw has a separate AGP aperture that is programmed to |
| 45 | * point to the AGP aperture provided by the northbridge and the |
| 46 | * requests are passed through to the northbridge aperture. |
| 47 | * Both AGP and internal GART can be used at the same time, however |
| 48 | * that is not currently supported by the driver. |
| 49 | * |
| 50 | * This file handles the common internal GART management. |
| 51 | */ |
| 52 | |
| 53 | /* |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 54 | * Common GART table functions. |
| 55 | */ |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 56 | /** |
| 57 | * radeon_gart_table_ram_alloc - allocate system ram for gart page table |
| 58 | * |
| 59 | * @rdev: radeon_device pointer |
| 60 | * |
| 61 | * Allocate system memory for GART page table |
| 62 | * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the |
| 63 | * gart table to be in system memory. |
| 64 | * Returns 0 for success, -ENOMEM for failure. |
| 65 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 66 | int radeon_gart_table_ram_alloc(struct radeon_device *rdev) |
| 67 | { |
| 68 | void *ptr; |
| 69 | |
| 70 | ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size, |
| 71 | &rdev->gart.table_addr); |
| 72 | if (ptr == NULL) { |
| 73 | return -ENOMEM; |
| 74 | } |
| 75 | #ifdef CONFIG_X86 |
| 76 | if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 || |
| 77 | rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) { |
| 78 | set_memory_uc((unsigned long)ptr, |
| 79 | rdev->gart.table_size >> PAGE_SHIFT); |
| 80 | } |
| 81 | #endif |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 82 | rdev->gart.ptr = ptr; |
| 83 | memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 84 | return 0; |
| 85 | } |
| 86 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 87 | /** |
| 88 | * radeon_gart_table_ram_free - free system ram for gart page table |
| 89 | * |
| 90 | * @rdev: radeon_device pointer |
| 91 | * |
| 92 | * Free system memory for GART page table |
| 93 | * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the |
| 94 | * gart table to be in system memory. |
| 95 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 96 | void radeon_gart_table_ram_free(struct radeon_device *rdev) |
| 97 | { |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 98 | if (rdev->gart.ptr == NULL) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 99 | return; |
| 100 | } |
| 101 | #ifdef CONFIG_X86 |
| 102 | if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 || |
| 103 | rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) { |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 104 | set_memory_wb((unsigned long)rdev->gart.ptr, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 105 | rdev->gart.table_size >> PAGE_SHIFT); |
| 106 | } |
| 107 | #endif |
| 108 | pci_free_consistent(rdev->pdev, rdev->gart.table_size, |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 109 | (void *)rdev->gart.ptr, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 110 | rdev->gart.table_addr); |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 111 | rdev->gart.ptr = NULL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 112 | rdev->gart.table_addr = 0; |
| 113 | } |
| 114 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 115 | /** |
| 116 | * radeon_gart_table_vram_alloc - allocate vram for gart page table |
| 117 | * |
| 118 | * @rdev: radeon_device pointer |
| 119 | * |
| 120 | * Allocate video memory for GART page table |
| 121 | * (pcie r4xx, r5xx+). These asics require the |
| 122 | * gart table to be in video memory. |
| 123 | * Returns 0 for success, error for failure. |
| 124 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 125 | int radeon_gart_table_vram_alloc(struct radeon_device *rdev) |
| 126 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 127 | int r; |
| 128 | |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 129 | if (rdev->gart.robj == NULL) { |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 130 | r = radeon_bo_create(rdev, rdev->gart.table_size, |
Alex Deucher | 268b251 | 2010-11-17 19:00:26 -0500 | [diff] [blame] | 131 | PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM, |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 132 | NULL, &rdev->gart.robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 133 | if (r) { |
| 134 | return r; |
| 135 | } |
| 136 | } |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 137 | return 0; |
| 138 | } |
| 139 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 140 | /** |
| 141 | * radeon_gart_table_vram_pin - pin gart page table in vram |
| 142 | * |
| 143 | * @rdev: radeon_device pointer |
| 144 | * |
| 145 | * Pin the GART page table in vram so it will not be moved |
| 146 | * by the memory manager (pcie r4xx, r5xx+). These asics require the |
| 147 | * gart table to be in video memory. |
| 148 | * Returns 0 for success, error for failure. |
| 149 | */ |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 150 | int radeon_gart_table_vram_pin(struct radeon_device *rdev) |
| 151 | { |
| 152 | uint64_t gpu_addr; |
| 153 | int r; |
| 154 | |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 155 | r = radeon_bo_reserve(rdev->gart.robj, false); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 156 | if (unlikely(r != 0)) |
| 157 | return r; |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 158 | r = radeon_bo_pin(rdev->gart.robj, |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 159 | RADEON_GEM_DOMAIN_VRAM, &gpu_addr); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 160 | if (r) { |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 161 | radeon_bo_unreserve(rdev->gart.robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 162 | return r; |
| 163 | } |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 164 | r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 165 | if (r) |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 166 | radeon_bo_unpin(rdev->gart.robj); |
| 167 | radeon_bo_unreserve(rdev->gart.robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 168 | rdev->gart.table_addr = gpu_addr; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 169 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 170 | } |
| 171 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 172 | /** |
| 173 | * radeon_gart_table_vram_unpin - unpin gart page table in vram |
| 174 | * |
| 175 | * @rdev: radeon_device pointer |
| 176 | * |
| 177 | * Unpin the GART page table in vram (pcie r4xx, r5xx+). |
| 178 | * These asics require the gart table to be in video memory. |
| 179 | */ |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 180 | void radeon_gart_table_vram_unpin(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 181 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 182 | int r; |
| 183 | |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 184 | if (rdev->gart.robj == NULL) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | return; |
| 186 | } |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 187 | r = radeon_bo_reserve(rdev->gart.robj, false); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 188 | if (likely(r == 0)) { |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 189 | radeon_bo_kunmap(rdev->gart.robj); |
| 190 | radeon_bo_unpin(rdev->gart.robj); |
| 191 | radeon_bo_unreserve(rdev->gart.robj); |
| 192 | rdev->gart.ptr = NULL; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 193 | } |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 194 | } |
| 195 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 196 | /** |
| 197 | * radeon_gart_table_vram_free - free gart page table vram |
| 198 | * |
| 199 | * @rdev: radeon_device pointer |
| 200 | * |
| 201 | * Free the video memory used for the GART page table |
| 202 | * (pcie r4xx, r5xx+). These asics require the gart table to |
| 203 | * be in video memory. |
| 204 | */ |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 205 | void radeon_gart_table_vram_free(struct radeon_device *rdev) |
| 206 | { |
| 207 | if (rdev->gart.robj == NULL) { |
| 208 | return; |
| 209 | } |
| 210 | radeon_gart_table_vram_unpin(rdev); |
| 211 | radeon_bo_unref(&rdev->gart.robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 212 | } |
| 213 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 214 | /* |
| 215 | * Common gart functions. |
| 216 | */ |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 217 | /** |
| 218 | * radeon_gart_unbind - unbind pages from the gart page table |
| 219 | * |
| 220 | * @rdev: radeon_device pointer |
| 221 | * @offset: offset into the GPU's gart aperture |
| 222 | * @pages: number of pages to unbind |
| 223 | * |
| 224 | * Unbinds the requested pages from the gart page table and |
| 225 | * replaces them with the dummy page (all asics). |
| 226 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 227 | void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset, |
| 228 | int pages) |
| 229 | { |
| 230 | unsigned t; |
| 231 | unsigned p; |
| 232 | int i, j; |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 233 | u64 page_base; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 234 | |
| 235 | if (!rdev->gart.ready) { |
Tormod Volden | fcf4de5 | 2011-08-31 21:54:07 +0000 | [diff] [blame] | 236 | WARN(1, "trying to unbind memory from uninitialized GART !\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 237 | return; |
| 238 | } |
Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 239 | t = offset / RADEON_GPU_PAGE_SIZE; |
| 240 | p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 241 | for (i = 0; i < pages; i++, p++) { |
| 242 | if (rdev->gart.pages[p]) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 243 | rdev->gart.pages[p] = NULL; |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 244 | rdev->gart.pages_addr[p] = rdev->dummy_page.addr; |
| 245 | page_base = rdev->gart.pages_addr[p]; |
Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 246 | for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) { |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 247 | if (rdev->gart.ptr) { |
| 248 | radeon_gart_set_page(rdev, t, page_base); |
| 249 | } |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 250 | page_base += RADEON_GPU_PAGE_SIZE; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 251 | } |
| 252 | } |
| 253 | } |
| 254 | mb(); |
| 255 | radeon_gart_tlb_flush(rdev); |
| 256 | } |
| 257 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 258 | /** |
| 259 | * radeon_gart_bind - bind pages into the gart page table |
| 260 | * |
| 261 | * @rdev: radeon_device pointer |
| 262 | * @offset: offset into the GPU's gart aperture |
| 263 | * @pages: number of pages to bind |
| 264 | * @pagelist: pages to bind |
| 265 | * @dma_addr: DMA addresses of pages |
| 266 | * |
| 267 | * Binds the requested pages to the gart page table |
| 268 | * (all asics). |
| 269 | * Returns 0 for success, -EINVAL for failure. |
| 270 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 271 | int radeon_gart_bind(struct radeon_device *rdev, unsigned offset, |
Konrad Rzeszutek Wilk | c39d351 | 2010-12-02 11:04:29 -0500 | [diff] [blame] | 272 | int pages, struct page **pagelist, dma_addr_t *dma_addr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 273 | { |
| 274 | unsigned t; |
| 275 | unsigned p; |
| 276 | uint64_t page_base; |
| 277 | int i, j; |
| 278 | |
| 279 | if (!rdev->gart.ready) { |
Tormod Volden | fcf4de5 | 2011-08-31 21:54:07 +0000 | [diff] [blame] | 280 | WARN(1, "trying to bind memory to uninitialized GART !\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 281 | return -EINVAL; |
| 282 | } |
Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 283 | t = offset / RADEON_GPU_PAGE_SIZE; |
| 284 | p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 285 | |
| 286 | for (i = 0; i < pages; i++, p++) { |
Konrad Rzeszutek Wilk | c52494f | 2011-10-17 17:15:08 -0400 | [diff] [blame] | 287 | rdev->gart.pages_addr[p] = dma_addr[i]; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 288 | rdev->gart.pages[p] = pagelist[i]; |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 289 | if (rdev->gart.ptr) { |
| 290 | page_base = rdev->gart.pages_addr[p]; |
| 291 | for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) { |
| 292 | radeon_gart_set_page(rdev, t, page_base); |
| 293 | page_base += RADEON_GPU_PAGE_SIZE; |
| 294 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 295 | } |
| 296 | } |
| 297 | mb(); |
| 298 | radeon_gart_tlb_flush(rdev); |
| 299 | return 0; |
| 300 | } |
| 301 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 302 | /** |
| 303 | * radeon_gart_restore - bind all pages in the gart page table |
| 304 | * |
| 305 | * @rdev: radeon_device pointer |
| 306 | * |
| 307 | * Binds all pages in the gart page table (all asics). |
| 308 | * Used to rebuild the gart table on device startup or resume. |
| 309 | */ |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 310 | void radeon_gart_restore(struct radeon_device *rdev) |
| 311 | { |
| 312 | int i, j, t; |
| 313 | u64 page_base; |
| 314 | |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 315 | if (!rdev->gart.ptr) { |
| 316 | return; |
| 317 | } |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 318 | for (i = 0, t = 0; i < rdev->gart.num_cpu_pages; i++) { |
| 319 | page_base = rdev->gart.pages_addr[i]; |
| 320 | for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) { |
| 321 | radeon_gart_set_page(rdev, t, page_base); |
| 322 | page_base += RADEON_GPU_PAGE_SIZE; |
| 323 | } |
| 324 | } |
| 325 | mb(); |
| 326 | radeon_gart_tlb_flush(rdev); |
| 327 | } |
| 328 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 329 | /** |
| 330 | * radeon_gart_init - init the driver info for managing the gart |
| 331 | * |
| 332 | * @rdev: radeon_device pointer |
| 333 | * |
| 334 | * Allocate the dummy page and init the gart driver info (all asics). |
| 335 | * Returns 0 for success, error for failure. |
| 336 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 337 | int radeon_gart_init(struct radeon_device *rdev) |
| 338 | { |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 339 | int r, i; |
| 340 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 341 | if (rdev->gart.pages) { |
| 342 | return 0; |
| 343 | } |
Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 344 | /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */ |
| 345 | if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 346 | DRM_ERROR("Page size is smaller than GPU page size!\n"); |
| 347 | return -EINVAL; |
| 348 | } |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 349 | r = radeon_dummy_page_init(rdev); |
| 350 | if (r) |
| 351 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 352 | /* Compute table size */ |
| 353 | rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE; |
Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 354 | rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 355 | DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n", |
| 356 | rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages); |
| 357 | /* Allocate pages table */ |
| 358 | rdev->gart.pages = kzalloc(sizeof(void *) * rdev->gart.num_cpu_pages, |
| 359 | GFP_KERNEL); |
| 360 | if (rdev->gart.pages == NULL) { |
| 361 | radeon_gart_fini(rdev); |
| 362 | return -ENOMEM; |
| 363 | } |
| 364 | rdev->gart.pages_addr = kzalloc(sizeof(dma_addr_t) * |
| 365 | rdev->gart.num_cpu_pages, GFP_KERNEL); |
| 366 | if (rdev->gart.pages_addr == NULL) { |
| 367 | radeon_gart_fini(rdev); |
| 368 | return -ENOMEM; |
| 369 | } |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 370 | /* set GART entry to point to the dummy page by default */ |
| 371 | for (i = 0; i < rdev->gart.num_cpu_pages; i++) { |
| 372 | rdev->gart.pages_addr[i] = rdev->dummy_page.addr; |
| 373 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 374 | return 0; |
| 375 | } |
| 376 | |
Alex Deucher | 03eec93 | 2012-07-17 14:02:39 -0400 | [diff] [blame^] | 377 | /** |
| 378 | * radeon_gart_fini - tear down the driver info for managing the gart |
| 379 | * |
| 380 | * @rdev: radeon_device pointer |
| 381 | * |
| 382 | * Tear down the gart driver info and free the dummy page (all asics). |
| 383 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 384 | void radeon_gart_fini(struct radeon_device *rdev) |
| 385 | { |
| 386 | if (rdev->gart.pages && rdev->gart.pages_addr && rdev->gart.ready) { |
| 387 | /* unbind pages */ |
| 388 | radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages); |
| 389 | } |
| 390 | rdev->gart.ready = false; |
| 391 | kfree(rdev->gart.pages); |
| 392 | kfree(rdev->gart.pages_addr); |
| 393 | rdev->gart.pages = NULL; |
| 394 | rdev->gart.pages_addr = NULL; |
Alex Deucher | 92656d7 | 2011-04-12 13:32:13 -0400 | [diff] [blame] | 395 | |
| 396 | radeon_dummy_page_fini(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 397 | } |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 398 | |
| 399 | /* |
| 400 | * vm helpers |
| 401 | * |
| 402 | * TODO bind a default page at vm initialization for default address |
| 403 | */ |
Christian König | c6105f2 | 2012-07-05 14:32:00 +0200 | [diff] [blame] | 404 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 405 | int radeon_vm_manager_init(struct radeon_device *rdev) |
| 406 | { |
Christian König | c6105f2 | 2012-07-05 14:32:00 +0200 | [diff] [blame] | 407 | struct radeon_vm *vm; |
| 408 | struct radeon_bo_va *bo_va; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 409 | int r; |
| 410 | |
Christian König | c6105f2 | 2012-07-05 14:32:00 +0200 | [diff] [blame] | 411 | if (!rdev->vm_manager.enabled) { |
| 412 | /* mark first vm as always in use, it's the system one */ |
| 413 | r = radeon_sa_bo_manager_init(rdev, &rdev->vm_manager.sa_manager, |
| 414 | rdev->vm_manager.max_pfn * 8, |
| 415 | RADEON_GEM_DOMAIN_VRAM); |
| 416 | if (r) { |
| 417 | dev_err(rdev->dev, "failed to allocate vm bo (%dKB)\n", |
| 418 | (rdev->vm_manager.max_pfn * 8) >> 10); |
| 419 | return r; |
| 420 | } |
Alex Deucher | 67e915e | 2012-01-06 09:38:15 -0500 | [diff] [blame] | 421 | |
Christian König | c6105f2 | 2012-07-05 14:32:00 +0200 | [diff] [blame] | 422 | r = rdev->vm_manager.funcs->init(rdev); |
| 423 | if (r) |
| 424 | return r; |
| 425 | |
Alex Deucher | 67e915e | 2012-01-06 09:38:15 -0500 | [diff] [blame] | 426 | rdev->vm_manager.enabled = true; |
| 427 | |
Christian König | c6105f2 | 2012-07-05 14:32:00 +0200 | [diff] [blame] | 428 | r = radeon_sa_bo_manager_start(rdev, &rdev->vm_manager.sa_manager); |
| 429 | if (r) |
| 430 | return r; |
| 431 | } |
| 432 | |
| 433 | /* restore page table */ |
| 434 | list_for_each_entry(vm, &rdev->vm_manager.lru_vm, list) { |
| 435 | if (vm->id == -1) |
| 436 | continue; |
| 437 | |
| 438 | list_for_each_entry(bo_va, &vm->va, vm_list) { |
| 439 | struct ttm_mem_reg *mem = NULL; |
| 440 | if (bo_va->valid) |
| 441 | mem = &bo_va->bo->tbo.mem; |
| 442 | |
| 443 | bo_va->valid = false; |
| 444 | r = radeon_vm_bo_update_pte(rdev, vm, bo_va->bo, mem); |
| 445 | if (r) { |
| 446 | DRM_ERROR("Failed to update pte for vm %d!\n", vm->id); |
| 447 | } |
| 448 | } |
| 449 | |
| 450 | r = rdev->vm_manager.funcs->bind(rdev, vm, vm->id); |
| 451 | if (r) { |
| 452 | DRM_ERROR("Failed to bind vm %d!\n", vm->id); |
| 453 | } |
| 454 | } |
| 455 | return 0; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 456 | } |
| 457 | |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 458 | /* global mutex must be lock */ |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 459 | static void radeon_vm_unbind_locked(struct radeon_device *rdev, |
| 460 | struct radeon_vm *vm) |
| 461 | { |
| 462 | struct radeon_bo_va *bo_va; |
| 463 | |
| 464 | if (vm->id == -1) { |
| 465 | return; |
| 466 | } |
| 467 | |
| 468 | /* wait for vm use to end */ |
Christian König | 35e56bd | 2012-06-25 15:13:50 +0200 | [diff] [blame] | 469 | while (vm->fence) { |
| 470 | int r; |
| 471 | r = radeon_fence_wait(vm->fence, false); |
| 472 | if (r) |
| 473 | DRM_ERROR("error while waiting for fence: %d\n", r); |
| 474 | if (r == -EDEADLK) { |
| 475 | mutex_unlock(&rdev->vm_manager.lock); |
| 476 | r = radeon_gpu_reset(rdev); |
| 477 | mutex_lock(&rdev->vm_manager.lock); |
| 478 | if (!r) |
| 479 | continue; |
| 480 | } |
| 481 | break; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 482 | } |
Christian König | 35e56bd | 2012-06-25 15:13:50 +0200 | [diff] [blame] | 483 | radeon_fence_unref(&vm->fence); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 484 | |
| 485 | /* hw unbind */ |
| 486 | rdev->vm_manager.funcs->unbind(rdev, vm); |
| 487 | rdev->vm_manager.use_bitmap &= ~(1 << vm->id); |
| 488 | list_del_init(&vm->list); |
| 489 | vm->id = -1; |
Christian König | 557017a | 2012-05-09 15:34:54 +0200 | [diff] [blame] | 490 | radeon_sa_bo_free(rdev, &vm->sa_bo, NULL); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 491 | vm->pt = NULL; |
| 492 | |
| 493 | list_for_each_entry(bo_va, &vm->va, vm_list) { |
| 494 | bo_va->valid = false; |
| 495 | } |
| 496 | } |
| 497 | |
| 498 | void radeon_vm_manager_fini(struct radeon_device *rdev) |
| 499 | { |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 500 | struct radeon_vm *vm, *tmp; |
| 501 | |
Christian König | c6105f2 | 2012-07-05 14:32:00 +0200 | [diff] [blame] | 502 | if (!rdev->vm_manager.enabled) |
| 503 | return; |
| 504 | |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 505 | mutex_lock(&rdev->vm_manager.lock); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 506 | /* unbind all active vm */ |
| 507 | list_for_each_entry_safe(vm, tmp, &rdev->vm_manager.lru_vm, list) { |
| 508 | radeon_vm_unbind_locked(rdev, vm); |
| 509 | } |
| 510 | rdev->vm_manager.funcs->fini(rdev); |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 511 | mutex_unlock(&rdev->vm_manager.lock); |
Christian König | c6105f2 | 2012-07-05 14:32:00 +0200 | [diff] [blame] | 512 | |
| 513 | radeon_sa_bo_manager_suspend(rdev, &rdev->vm_manager.sa_manager); |
| 514 | radeon_sa_bo_manager_fini(rdev, &rdev->vm_manager.sa_manager); |
| 515 | rdev->vm_manager.enabled = false; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 516 | } |
| 517 | |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 518 | /* global mutex must be locked */ |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 519 | void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm) |
| 520 | { |
| 521 | mutex_lock(&vm->mutex); |
| 522 | radeon_vm_unbind_locked(rdev, vm); |
| 523 | mutex_unlock(&vm->mutex); |
| 524 | } |
| 525 | |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 526 | /* global and local mutex must be locked */ |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 527 | int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm) |
| 528 | { |
| 529 | struct radeon_vm *vm_evict; |
| 530 | unsigned i; |
| 531 | int id = -1, r; |
| 532 | |
| 533 | if (vm == NULL) { |
| 534 | return -EINVAL; |
| 535 | } |
| 536 | |
| 537 | if (vm->id != -1) { |
| 538 | /* update lru */ |
| 539 | list_del_init(&vm->list); |
| 540 | list_add_tail(&vm->list, &rdev->vm_manager.lru_vm); |
| 541 | return 0; |
| 542 | } |
| 543 | |
| 544 | retry: |
| 545 | r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager, &vm->sa_bo, |
| 546 | RADEON_GPU_PAGE_ALIGN(vm->last_pfn * 8), |
Christian König | 557017a | 2012-05-09 15:34:54 +0200 | [diff] [blame] | 547 | RADEON_GPU_PAGE_SIZE, false); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 548 | if (r) { |
| 549 | if (list_empty(&rdev->vm_manager.lru_vm)) { |
| 550 | return r; |
| 551 | } |
| 552 | vm_evict = list_first_entry(&rdev->vm_manager.lru_vm, struct radeon_vm, list); |
| 553 | radeon_vm_unbind(rdev, vm_evict); |
| 554 | goto retry; |
| 555 | } |
Christian König | 2e0d991 | 2012-05-09 15:34:53 +0200 | [diff] [blame] | 556 | vm->pt = radeon_sa_bo_cpu_addr(vm->sa_bo); |
| 557 | vm->pt_gpu_addr = radeon_sa_bo_gpu_addr(vm->sa_bo); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 558 | memset(vm->pt, 0, RADEON_GPU_PAGE_ALIGN(vm->last_pfn * 8)); |
| 559 | |
| 560 | retry_id: |
| 561 | /* search for free vm */ |
| 562 | for (i = 0; i < rdev->vm_manager.nvm; i++) { |
| 563 | if (!(rdev->vm_manager.use_bitmap & (1 << i))) { |
| 564 | id = i; |
| 565 | break; |
| 566 | } |
| 567 | } |
| 568 | /* evict vm if necessary */ |
| 569 | if (id == -1) { |
| 570 | vm_evict = list_first_entry(&rdev->vm_manager.lru_vm, struct radeon_vm, list); |
| 571 | radeon_vm_unbind(rdev, vm_evict); |
| 572 | goto retry_id; |
| 573 | } |
| 574 | |
| 575 | /* do hw bind */ |
| 576 | r = rdev->vm_manager.funcs->bind(rdev, vm, id); |
| 577 | if (r) { |
Christian König | 557017a | 2012-05-09 15:34:54 +0200 | [diff] [blame] | 578 | radeon_sa_bo_free(rdev, &vm->sa_bo, NULL); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 579 | return r; |
| 580 | } |
| 581 | rdev->vm_manager.use_bitmap |= 1 << id; |
| 582 | vm->id = id; |
| 583 | list_add_tail(&vm->list, &rdev->vm_manager.lru_vm); |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 584 | return radeon_vm_bo_update_pte(rdev, vm, rdev->ring_tmp_bo.bo, |
| 585 | &rdev->ring_tmp_bo.bo->tbo.mem); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 586 | } |
| 587 | |
| 588 | /* object have to be reserved */ |
| 589 | int radeon_vm_bo_add(struct radeon_device *rdev, |
| 590 | struct radeon_vm *vm, |
| 591 | struct radeon_bo *bo, |
| 592 | uint64_t offset, |
| 593 | uint32_t flags) |
| 594 | { |
| 595 | struct radeon_bo_va *bo_va, *tmp; |
| 596 | struct list_head *head; |
| 597 | uint64_t size = radeon_bo_size(bo), last_offset = 0; |
| 598 | unsigned last_pfn; |
| 599 | |
| 600 | bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL); |
| 601 | if (bo_va == NULL) { |
| 602 | return -ENOMEM; |
| 603 | } |
| 604 | bo_va->vm = vm; |
| 605 | bo_va->bo = bo; |
| 606 | bo_va->soffset = offset; |
| 607 | bo_va->eoffset = offset + size; |
| 608 | bo_va->flags = flags; |
| 609 | bo_va->valid = false; |
| 610 | INIT_LIST_HEAD(&bo_va->bo_list); |
| 611 | INIT_LIST_HEAD(&bo_va->vm_list); |
| 612 | /* make sure object fit at this offset */ |
| 613 | if (bo_va->soffset >= bo_va->eoffset) { |
| 614 | kfree(bo_va); |
| 615 | return -EINVAL; |
| 616 | } |
| 617 | |
| 618 | last_pfn = bo_va->eoffset / RADEON_GPU_PAGE_SIZE; |
| 619 | if (last_pfn > rdev->vm_manager.max_pfn) { |
| 620 | kfree(bo_va); |
| 621 | dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n", |
| 622 | last_pfn, rdev->vm_manager.max_pfn); |
| 623 | return -EINVAL; |
| 624 | } |
| 625 | |
| 626 | mutex_lock(&vm->mutex); |
| 627 | if (last_pfn > vm->last_pfn) { |
Christian König | bb40915 | 2012-06-03 16:09:43 +0200 | [diff] [blame] | 628 | /* release mutex and lock in right order */ |
| 629 | mutex_unlock(&vm->mutex); |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 630 | mutex_lock(&rdev->vm_manager.lock); |
Christian König | bb40915 | 2012-06-03 16:09:43 +0200 | [diff] [blame] | 631 | mutex_lock(&vm->mutex); |
| 632 | /* and check again */ |
| 633 | if (last_pfn > vm->last_pfn) { |
| 634 | /* grow va space 32M by 32M */ |
| 635 | unsigned align = ((32 << 20) >> 12) - 1; |
| 636 | radeon_vm_unbind_locked(rdev, vm); |
| 637 | vm->last_pfn = (last_pfn + align) & ~align; |
| 638 | } |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 639 | mutex_unlock(&rdev->vm_manager.lock); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 640 | } |
| 641 | head = &vm->va; |
| 642 | last_offset = 0; |
| 643 | list_for_each_entry(tmp, &vm->va, vm_list) { |
| 644 | if (bo_va->soffset >= last_offset && bo_va->eoffset < tmp->soffset) { |
| 645 | /* bo can be added before this one */ |
| 646 | break; |
| 647 | } |
| 648 | if (bo_va->soffset >= tmp->soffset && bo_va->soffset < tmp->eoffset) { |
| 649 | /* bo and tmp overlap, invalid offset */ |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 650 | dev_err(rdev->dev, "bo %p va 0x%08X conflict with (bo %p 0x%08X 0x%08X)\n", |
| 651 | bo, (unsigned)bo_va->soffset, tmp->bo, |
| 652 | (unsigned)tmp->soffset, (unsigned)tmp->eoffset); |
Dan Carpenter | 55ba70c | 2012-01-09 15:44:50 +0300 | [diff] [blame] | 653 | kfree(bo_va); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 654 | mutex_unlock(&vm->mutex); |
| 655 | return -EINVAL; |
| 656 | } |
| 657 | last_offset = tmp->eoffset; |
| 658 | head = &tmp->vm_list; |
| 659 | } |
| 660 | list_add(&bo_va->vm_list, head); |
| 661 | list_add_tail(&bo_va->bo_list, &bo->va); |
| 662 | mutex_unlock(&vm->mutex); |
| 663 | return 0; |
| 664 | } |
| 665 | |
| 666 | static u64 radeon_vm_get_addr(struct radeon_device *rdev, |
| 667 | struct ttm_mem_reg *mem, |
| 668 | unsigned pfn) |
| 669 | { |
| 670 | u64 addr = 0; |
| 671 | |
| 672 | switch (mem->mem_type) { |
| 673 | case TTM_PL_VRAM: |
| 674 | addr = (mem->start << PAGE_SHIFT); |
| 675 | addr += pfn * RADEON_GPU_PAGE_SIZE; |
| 676 | addr += rdev->vm_manager.vram_base_offset; |
| 677 | break; |
| 678 | case TTM_PL_TT: |
| 679 | /* offset inside page table */ |
| 680 | addr = mem->start << PAGE_SHIFT; |
| 681 | addr += pfn * RADEON_GPU_PAGE_SIZE; |
| 682 | addr = addr >> PAGE_SHIFT; |
| 683 | /* page table offset */ |
| 684 | addr = rdev->gart.pages_addr[addr]; |
| 685 | /* in case cpu page size != gpu page size*/ |
| 686 | addr += (pfn * RADEON_GPU_PAGE_SIZE) & (~PAGE_MASK); |
| 687 | break; |
| 688 | default: |
| 689 | break; |
| 690 | } |
| 691 | return addr; |
| 692 | } |
| 693 | |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 694 | /* object have to be reserved & global and local mutex must be locked */ |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 695 | int radeon_vm_bo_update_pte(struct radeon_device *rdev, |
| 696 | struct radeon_vm *vm, |
| 697 | struct radeon_bo *bo, |
| 698 | struct ttm_mem_reg *mem) |
| 699 | { |
| 700 | struct radeon_bo_va *bo_va; |
| 701 | unsigned ngpu_pages, i; |
| 702 | uint64_t addr = 0, pfn; |
| 703 | uint32_t flags; |
| 704 | |
| 705 | /* nothing to do if vm isn't bound */ |
| 706 | if (vm->id == -1) |
Jesper Juhl | 04bd27a | 2012-02-26 23:51:53 +0100 | [diff] [blame] | 707 | return 0; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 708 | |
| 709 | bo_va = radeon_bo_va(bo, vm); |
| 710 | if (bo_va == NULL) { |
| 711 | dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm); |
| 712 | return -EINVAL; |
| 713 | } |
| 714 | |
| 715 | if (bo_va->valid) |
| 716 | return 0; |
| 717 | |
| 718 | ngpu_pages = radeon_bo_ngpu_pages(bo); |
| 719 | bo_va->flags &= ~RADEON_VM_PAGE_VALID; |
| 720 | bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM; |
| 721 | if (mem) { |
| 722 | if (mem->mem_type != TTM_PL_SYSTEM) { |
| 723 | bo_va->flags |= RADEON_VM_PAGE_VALID; |
| 724 | bo_va->valid = true; |
| 725 | } |
| 726 | if (mem->mem_type == TTM_PL_TT) { |
| 727 | bo_va->flags |= RADEON_VM_PAGE_SYSTEM; |
| 728 | } |
| 729 | } |
| 730 | pfn = bo_va->soffset / RADEON_GPU_PAGE_SIZE; |
| 731 | flags = rdev->vm_manager.funcs->page_flags(rdev, bo_va->vm, bo_va->flags); |
| 732 | for (i = 0, addr = 0; i < ngpu_pages; i++) { |
| 733 | if (mem && bo_va->valid) { |
| 734 | addr = radeon_vm_get_addr(rdev, mem, i); |
| 735 | } |
| 736 | rdev->vm_manager.funcs->set_page(rdev, bo_va->vm, i + pfn, addr, flags); |
| 737 | } |
| 738 | rdev->vm_manager.funcs->tlb_flush(rdev, bo_va->vm); |
| 739 | return 0; |
| 740 | } |
| 741 | |
| 742 | /* object have to be reserved */ |
| 743 | int radeon_vm_bo_rmv(struct radeon_device *rdev, |
| 744 | struct radeon_vm *vm, |
| 745 | struct radeon_bo *bo) |
| 746 | { |
| 747 | struct radeon_bo_va *bo_va; |
| 748 | |
| 749 | bo_va = radeon_bo_va(bo, vm); |
| 750 | if (bo_va == NULL) |
| 751 | return 0; |
| 752 | |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 753 | mutex_lock(&rdev->vm_manager.lock); |
Christian König | bb40915 | 2012-06-03 16:09:43 +0200 | [diff] [blame] | 754 | mutex_lock(&vm->mutex); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 755 | radeon_vm_bo_update_pte(rdev, vm, bo, NULL); |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 756 | mutex_unlock(&rdev->vm_manager.lock); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 757 | list_del(&bo_va->vm_list); |
Dan Carpenter | a7eef88 | 2012-01-09 15:45:41 +0300 | [diff] [blame] | 758 | mutex_unlock(&vm->mutex); |
Sebastian Biemueller | 108b0d3 | 2012-02-29 11:04:52 -0500 | [diff] [blame] | 759 | list_del(&bo_va->bo_list); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 760 | |
| 761 | kfree(bo_va); |
| 762 | return 0; |
| 763 | } |
| 764 | |
| 765 | void radeon_vm_bo_invalidate(struct radeon_device *rdev, |
| 766 | struct radeon_bo *bo) |
| 767 | { |
| 768 | struct radeon_bo_va *bo_va; |
| 769 | |
| 770 | BUG_ON(!atomic_read(&bo->tbo.reserved)); |
| 771 | list_for_each_entry(bo_va, &bo->va, bo_list) { |
| 772 | bo_va->valid = false; |
| 773 | } |
| 774 | } |
| 775 | |
| 776 | int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm) |
| 777 | { |
| 778 | int r; |
| 779 | |
| 780 | vm->id = -1; |
| 781 | vm->fence = NULL; |
| 782 | mutex_init(&vm->mutex); |
| 783 | INIT_LIST_HEAD(&vm->list); |
| 784 | INIT_LIST_HEAD(&vm->va); |
| 785 | vm->last_pfn = 0; |
| 786 | /* map the ib pool buffer at 0 in virtual address space, set |
| 787 | * read only |
| 788 | */ |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 789 | r = radeon_vm_bo_add(rdev, vm, rdev->ring_tmp_bo.bo, 0, |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 790 | RADEON_VM_PAGE_READABLE | RADEON_VM_PAGE_SNOOPED); |
| 791 | return r; |
| 792 | } |
| 793 | |
| 794 | void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm) |
| 795 | { |
| 796 | struct radeon_bo_va *bo_va, *tmp; |
| 797 | int r; |
| 798 | |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 799 | mutex_lock(&rdev->vm_manager.lock); |
Christian König | bb40915 | 2012-06-03 16:09:43 +0200 | [diff] [blame] | 800 | mutex_lock(&vm->mutex); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 801 | radeon_vm_unbind_locked(rdev, vm); |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 802 | mutex_unlock(&rdev->vm_manager.lock); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 803 | |
| 804 | /* remove all bo */ |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 805 | r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 806 | if (!r) { |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 807 | bo_va = radeon_bo_va(rdev->ring_tmp_bo.bo, vm); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 808 | list_del_init(&bo_va->bo_list); |
| 809 | list_del_init(&bo_va->vm_list); |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 810 | radeon_bo_unreserve(rdev->ring_tmp_bo.bo); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 811 | kfree(bo_va); |
| 812 | } |
| 813 | if (!list_empty(&vm->va)) { |
| 814 | dev_err(rdev->dev, "still active bo inside vm\n"); |
| 815 | } |
| 816 | list_for_each_entry_safe(bo_va, tmp, &vm->va, vm_list) { |
| 817 | list_del_init(&bo_va->vm_list); |
| 818 | r = radeon_bo_reserve(bo_va->bo, false); |
| 819 | if (!r) { |
| 820 | list_del_init(&bo_va->bo_list); |
| 821 | radeon_bo_unreserve(bo_va->bo); |
| 822 | kfree(bo_va); |
| 823 | } |
| 824 | } |
| 825 | mutex_unlock(&vm->mutex); |
| 826 | } |