blob: a41e42ec0916f4fd50142bee20d4972f07561b54 [file] [log] [blame]
Linus Walleij50667d62012-06-19 23:44:25 +02001/*
2 * U300 clock implementation
3 * Copyright (C) 2007-2012 ST-Ericsson AB
4 * License terms: GNU General Public License (GPL) version 2
5 * Author: Linus Walleij <linus.walleij@stericsson.com>
6 * Author: Jonas Aaberg <jonas.aberg@stericsson.com>
7 */
8#include <linux/clk.h>
9#include <linux/clkdev.h>
10#include <linux/err.h>
11#include <linux/io.h>
12#include <linux/clk-provider.h>
13#include <linux/spinlock.h>
Linus Walleij0004b012013-05-02 16:56:15 +020014
15/* APP side SYSCON registers */
16/* CLK Control Register 16bit (R/W) */
17#define U300_SYSCON_CCR (0x0000)
18#define U300_SYSCON_CCR_I2S1_USE_VCXO (0x0040)
19#define U300_SYSCON_CCR_I2S0_USE_VCXO (0x0020)
20#define U300_SYSCON_CCR_TURN_VCXO_ON (0x0008)
21#define U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK (0x0007)
22#define U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER (0x04)
23#define U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW (0x03)
24#define U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE (0x02)
25#define U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH (0x01)
26#define U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST (0x00)
27/* CLK Status Register 16bit (R/W) */
28#define U300_SYSCON_CSR (0x0004)
29#define U300_SYSCON_CSR_PLL208_LOCK_IND (0x0002)
30#define U300_SYSCON_CSR_PLL13_LOCK_IND (0x0001)
31/* Reset lines for SLOW devices 16bit (R/W) */
32#define U300_SYSCON_RSR (0x0014)
33#define U300_SYSCON_RSR_PPM_RESET_EN (0x0200)
34#define U300_SYSCON_RSR_ACC_TMR_RESET_EN (0x0100)
35#define U300_SYSCON_RSR_APP_TMR_RESET_EN (0x0080)
36#define U300_SYSCON_RSR_RTC_RESET_EN (0x0040)
37#define U300_SYSCON_RSR_KEYPAD_RESET_EN (0x0020)
38#define U300_SYSCON_RSR_GPIO_RESET_EN (0x0010)
39#define U300_SYSCON_RSR_EH_RESET_EN (0x0008)
40#define U300_SYSCON_RSR_BTR_RESET_EN (0x0004)
41#define U300_SYSCON_RSR_UART_RESET_EN (0x0002)
42#define U300_SYSCON_RSR_SLOW_BRIDGE_RESET_EN (0x0001)
43/* Reset lines for FAST devices 16bit (R/W) */
44#define U300_SYSCON_RFR (0x0018)
45#define U300_SYSCON_RFR_UART1_RESET_ENABLE (0x0080)
46#define U300_SYSCON_RFR_SPI_RESET_ENABLE (0x0040)
47#define U300_SYSCON_RFR_MMC_RESET_ENABLE (0x0020)
48#define U300_SYSCON_RFR_PCM_I2S1_RESET_ENABLE (0x0010)
49#define U300_SYSCON_RFR_PCM_I2S0_RESET_ENABLE (0x0008)
50#define U300_SYSCON_RFR_I2C1_RESET_ENABLE (0x0004)
51#define U300_SYSCON_RFR_I2C0_RESET_ENABLE (0x0002)
52#define U300_SYSCON_RFR_FAST_BRIDGE_RESET_ENABLE (0x0001)
53/* Reset lines for the rest of the peripherals 16bit (R/W) */
54#define U300_SYSCON_RRR (0x001c)
55#define U300_SYSCON_RRR_CDS_RESET_EN (0x4000)
56#define U300_SYSCON_RRR_ISP_RESET_EN (0x2000)
57#define U300_SYSCON_RRR_INTCON_RESET_EN (0x1000)
58#define U300_SYSCON_RRR_MSPRO_RESET_EN (0x0800)
59#define U300_SYSCON_RRR_XGAM_RESET_EN (0x0100)
60#define U300_SYSCON_RRR_XGAM_VC_SYNC_RESET_EN (0x0080)
61#define U300_SYSCON_RRR_NANDIF_RESET_EN (0x0040)
62#define U300_SYSCON_RRR_EMIF_RESET_EN (0x0020)
63#define U300_SYSCON_RRR_DMAC_RESET_EN (0x0010)
64#define U300_SYSCON_RRR_CPU_RESET_EN (0x0008)
65#define U300_SYSCON_RRR_APEX_RESET_EN (0x0004)
66#define U300_SYSCON_RRR_AHB_RESET_EN (0x0002)
67#define U300_SYSCON_RRR_AAIF_RESET_EN (0x0001)
68/* Clock enable for SLOW peripherals 16bit (R/W) */
69#define U300_SYSCON_CESR (0x0020)
70#define U300_SYSCON_CESR_PPM_CLK_EN (0x0200)
71#define U300_SYSCON_CESR_ACC_TMR_CLK_EN (0x0100)
72#define U300_SYSCON_CESR_APP_TMR_CLK_EN (0x0080)
73#define U300_SYSCON_CESR_KEYPAD_CLK_EN (0x0040)
74#define U300_SYSCON_CESR_GPIO_CLK_EN (0x0010)
75#define U300_SYSCON_CESR_EH_CLK_EN (0x0008)
76#define U300_SYSCON_CESR_BTR_CLK_EN (0x0004)
77#define U300_SYSCON_CESR_UART_CLK_EN (0x0002)
78#define U300_SYSCON_CESR_SLOW_BRIDGE_CLK_EN (0x0001)
79/* Clock enable for FAST peripherals 16bit (R/W) */
80#define U300_SYSCON_CEFR (0x0024)
81#define U300_SYSCON_CEFR_UART1_CLK_EN (0x0200)
82#define U300_SYSCON_CEFR_I2S1_CORE_CLK_EN (0x0100)
83#define U300_SYSCON_CEFR_I2S0_CORE_CLK_EN (0x0080)
84#define U300_SYSCON_CEFR_SPI_CLK_EN (0x0040)
85#define U300_SYSCON_CEFR_MMC_CLK_EN (0x0020)
86#define U300_SYSCON_CEFR_I2S1_CLK_EN (0x0010)
87#define U300_SYSCON_CEFR_I2S0_CLK_EN (0x0008)
88#define U300_SYSCON_CEFR_I2C1_CLK_EN (0x0004)
89#define U300_SYSCON_CEFR_I2C0_CLK_EN (0x0002)
90#define U300_SYSCON_CEFR_FAST_BRIDGE_CLK_EN (0x0001)
91/* Clock enable for the rest of the peripherals 16bit (R/W) */
92#define U300_SYSCON_CERR (0x0028)
93#define U300_SYSCON_CERR_CDS_CLK_EN (0x2000)
94#define U300_SYSCON_CERR_ISP_CLK_EN (0x1000)
95#define U300_SYSCON_CERR_MSPRO_CLK_EN (0x0800)
96#define U300_SYSCON_CERR_AHB_SUBSYS_BRIDGE_CLK_EN (0x0400)
97#define U300_SYSCON_CERR_SEMI_CLK_EN (0x0200)
98#define U300_SYSCON_CERR_XGAM_CLK_EN (0x0100)
99#define U300_SYSCON_CERR_VIDEO_ENC_CLK_EN (0x0080)
100#define U300_SYSCON_CERR_NANDIF_CLK_EN (0x0040)
101#define U300_SYSCON_CERR_EMIF_CLK_EN (0x0020)
102#define U300_SYSCON_CERR_DMAC_CLK_EN (0x0010)
103#define U300_SYSCON_CERR_CPU_CLK_EN (0x0008)
104#define U300_SYSCON_CERR_APEX_CLK_EN (0x0004)
105#define U300_SYSCON_CERR_AHB_CLK_EN (0x0002)
106#define U300_SYSCON_CERR_AAIF_CLK_EN (0x0001)
107/* Single block clock enable 16bit (-/W) */
108#define U300_SYSCON_SBCER (0x002c)
109#define U300_SYSCON_SBCER_PPM_CLK_EN (0x0009)
110#define U300_SYSCON_SBCER_ACC_TMR_CLK_EN (0x0008)
111#define U300_SYSCON_SBCER_APP_TMR_CLK_EN (0x0007)
112#define U300_SYSCON_SBCER_KEYPAD_CLK_EN (0x0006)
113#define U300_SYSCON_SBCER_GPIO_CLK_EN (0x0004)
114#define U300_SYSCON_SBCER_EH_CLK_EN (0x0003)
115#define U300_SYSCON_SBCER_BTR_CLK_EN (0x0002)
116#define U300_SYSCON_SBCER_UART_CLK_EN (0x0001)
117#define U300_SYSCON_SBCER_SLOW_BRIDGE_CLK_EN (0x0000)
118#define U300_SYSCON_SBCER_UART1_CLK_EN (0x0019)
119#define U300_SYSCON_SBCER_I2S1_CORE_CLK_EN (0x0018)
120#define U300_SYSCON_SBCER_I2S0_CORE_CLK_EN (0x0017)
121#define U300_SYSCON_SBCER_SPI_CLK_EN (0x0016)
122#define U300_SYSCON_SBCER_MMC_CLK_EN (0x0015)
123#define U300_SYSCON_SBCER_I2S1_CLK_EN (0x0014)
124#define U300_SYSCON_SBCER_I2S0_CLK_EN (0x0013)
125#define U300_SYSCON_SBCER_I2C1_CLK_EN (0x0012)
126#define U300_SYSCON_SBCER_I2C0_CLK_EN (0x0011)
127#define U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN (0x0010)
128#define U300_SYSCON_SBCER_CDS_CLK_EN (0x002D)
129#define U300_SYSCON_SBCER_ISP_CLK_EN (0x002C)
130#define U300_SYSCON_SBCER_MSPRO_CLK_EN (0x002B)
131#define U300_SYSCON_SBCER_AHB_SUBSYS_BRIDGE_CLK_EN (0x002A)
132#define U300_SYSCON_SBCER_SEMI_CLK_EN (0x0029)
133#define U300_SYSCON_SBCER_XGAM_CLK_EN (0x0028)
134#define U300_SYSCON_SBCER_VIDEO_ENC_CLK_EN (0x0027)
135#define U300_SYSCON_SBCER_NANDIF_CLK_EN (0x0026)
136#define U300_SYSCON_SBCER_EMIF_CLK_EN (0x0025)
137#define U300_SYSCON_SBCER_DMAC_CLK_EN (0x0024)
138#define U300_SYSCON_SBCER_CPU_CLK_EN (0x0023)
139#define U300_SYSCON_SBCER_APEX_CLK_EN (0x0022)
140#define U300_SYSCON_SBCER_AHB_CLK_EN (0x0021)
141#define U300_SYSCON_SBCER_AAIF_CLK_EN (0x0020)
142/* Single block clock disable 16bit (-/W) */
143#define U300_SYSCON_SBCDR (0x0030)
144/* Same values as above for SBCER */
145/* Clock force SLOW peripherals 16bit (R/W) */
146#define U300_SYSCON_CFSR (0x003c)
147#define U300_SYSCON_CFSR_PPM_CLK_FORCE_EN (0x0200)
148#define U300_SYSCON_CFSR_ACC_TMR_CLK_FORCE_EN (0x0100)
149#define U300_SYSCON_CFSR_APP_TMR_CLK_FORCE_EN (0x0080)
150#define U300_SYSCON_CFSR_KEYPAD_CLK_FORCE_EN (0x0020)
151#define U300_SYSCON_CFSR_GPIO_CLK_FORCE_EN (0x0010)
152#define U300_SYSCON_CFSR_EH_CLK_FORCE_EN (0x0008)
153#define U300_SYSCON_CFSR_BTR_CLK_FORCE_EN (0x0004)
154#define U300_SYSCON_CFSR_UART_CLK_FORCE_EN (0x0002)
155#define U300_SYSCON_CFSR_SLOW_BRIDGE_CLK_FORCE_EN (0x0001)
156/* Clock force FAST peripherals 16bit (R/W) */
157#define U300_SYSCON_CFFR (0x40)
158/* Values not defined. Define if you want to use them. */
159/* Clock force the rest of the peripherals 16bit (R/W) */
160#define U300_SYSCON_CFRR (0x44)
161#define U300_SYSCON_CFRR_CDS_CLK_FORCE_EN (0x2000)
162#define U300_SYSCON_CFRR_ISP_CLK_FORCE_EN (0x1000)
163#define U300_SYSCON_CFRR_MSPRO_CLK_FORCE_EN (0x0800)
164#define U300_SYSCON_CFRR_AHB_SUBSYS_BRIDGE_CLK_FORCE_EN (0x0400)
165#define U300_SYSCON_CFRR_SEMI_CLK_FORCE_EN (0x0200)
166#define U300_SYSCON_CFRR_XGAM_CLK_FORCE_EN (0x0100)
167#define U300_SYSCON_CFRR_VIDEO_ENC_CLK_FORCE_EN (0x0080)
168#define U300_SYSCON_CFRR_NANDIF_CLK_FORCE_EN (0x0040)
169#define U300_SYSCON_CFRR_EMIF_CLK_FORCE_EN (0x0020)
170#define U300_SYSCON_CFRR_DMAC_CLK_FORCE_EN (0x0010)
171#define U300_SYSCON_CFRR_CPU_CLK_FORCE_EN (0x0008)
172#define U300_SYSCON_CFRR_APEX_CLK_FORCE_EN (0x0004)
173#define U300_SYSCON_CFRR_AHB_CLK_FORCE_EN (0x0002)
174#define U300_SYSCON_CFRR_AAIF_CLK_FORCE_EN (0x0001)
175/* PLL208 Frequency Control 16bit (R/W) */
176#define U300_SYSCON_PFCR (0x48)
177#define U300_SYSCON_PFCR_DPLL_MULT_NUM (0x000F)
178/* Power Management Control 16bit (R/W) */
179#define U300_SYSCON_PMCR (0x50)
180#define U300_SYSCON_PMCR_DCON_ENABLE (0x0002)
181#define U300_SYSCON_PMCR_PWR_MGNT_ENABLE (0x0001)
182/* Reset Out 16bit (R/W) */
183#define U300_SYSCON_RCR (0x6c)
184#define U300_SYSCON_RCR_RESOUT0_RST_N_DISABLE (0x0001)
185/* EMIF Slew Rate Control 16bit (R/W) */
186#define U300_SYSCON_SRCLR (0x70)
187#define U300_SYSCON_SRCLR_MASK (0x03FF)
188#define U300_SYSCON_SRCLR_VALUE (0x03FF)
189#define U300_SYSCON_SRCLR_EMIF_1_SLRC_5_B (0x0200)
190#define U300_SYSCON_SRCLR_EMIF_1_SLRC_5_A (0x0100)
191#define U300_SYSCON_SRCLR_EMIF_1_SLRC_4_B (0x0080)
192#define U300_SYSCON_SRCLR_EMIF_1_SLRC_4_A (0x0040)
193#define U300_SYSCON_SRCLR_EMIF_1_SLRC_3_B (0x0020)
194#define U300_SYSCON_SRCLR_EMIF_1_SLRC_3_A (0x0010)
195#define U300_SYSCON_SRCLR_EMIF_1_SLRC_2_B (0x0008)
196#define U300_SYSCON_SRCLR_EMIF_1_SLRC_2_A (0x0004)
197#define U300_SYSCON_SRCLR_EMIF_1_SLRC_1_B (0x0002)
198#define U300_SYSCON_SRCLR_EMIF_1_SLRC_1_A (0x0001)
199/* EMIF Clock Control Register 16bit (R/W) */
200#define U300_SYSCON_ECCR (0x0078)
201#define U300_SYSCON_ECCR_MASK (0x000F)
202#define U300_SYSCON_ECCR_EMIF_1_STATIC_CLK_EN_N_DISABLE (0x0008)
203#define U300_SYSCON_ECCR_EMIF_1_RET_OUT_CLK_EN_N_DISABLE (0x0004)
204#define U300_SYSCON_ECCR_EMIF_MEMCLK_RET_EN_N_DISABLE (0x0002)
205#define U300_SYSCON_ECCR_EMIF_SDRCLK_RET_EN_N_DISABLE (0x0001)
206/* MMC/MSPRO frequency divider register 0 16bit (R/W) */
207#define U300_SYSCON_MMF0R (0x90)
208#define U300_SYSCON_MMF0R_MASK (0x00FF)
209#define U300_SYSCON_MMF0R_FREQ_0_HIGH_MASK (0x00F0)
210#define U300_SYSCON_MMF0R_FREQ_0_LOW_MASK (0x000F)
211/* MMC/MSPRO frequency divider register 1 16bit (R/W) */
212#define U300_SYSCON_MMF1R (0x94)
213#define U300_SYSCON_MMF1R_MASK (0x00FF)
214#define U300_SYSCON_MMF1R_FREQ_1_HIGH_MASK (0x00F0)
215#define U300_SYSCON_MMF1R_FREQ_1_LOW_MASK (0x000F)
216/* Clock control for the MMC and MSPRO blocks 16bit (R/W) */
217#define U300_SYSCON_MMCR (0x9C)
218#define U300_SYSCON_MMCR_MASK (0x0003)
219#define U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE (0x0002)
220#define U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE (0x0001)
221/* SYS_0_CLK_CONTROL first clock control 16bit (R/W) */
222#define U300_SYSCON_S0CCR (0x120)
223#define U300_SYSCON_S0CCR_FIELD_MASK (0x43FF)
224#define U300_SYSCON_S0CCR_CLOCK_REQ (0x4000)
225#define U300_SYSCON_S0CCR_CLOCK_REQ_MONITOR (0x2000)
226#define U300_SYSCON_S0CCR_CLOCK_INV (0x0200)
227#define U300_SYSCON_S0CCR_CLOCK_FREQ_MASK (0x01E0)
228#define U300_SYSCON_S0CCR_CLOCK_SELECT_MASK (0x001E)
229#define U300_SYSCON_S0CCR_CLOCK_ENABLE (0x0001)
230#define U300_SYSCON_S0CCR_SEL_MCLK (0x8<<1)
231#define U300_SYSCON_S0CCR_SEL_ACC_FSM_CLK (0xA<<1)
232#define U300_SYSCON_S0CCR_SEL_PLL60_48_CLK (0xC<<1)
233#define U300_SYSCON_S0CCR_SEL_PLL60_60_CLK (0xD<<1)
234#define U300_SYSCON_S0CCR_SEL_ACC_PLL208_CLK (0xE<<1)
235#define U300_SYSCON_S0CCR_SEL_APP_PLL13_CLK (0x0<<1)
236#define U300_SYSCON_S0CCR_SEL_APP_FSM_CLK (0x2<<1)
237#define U300_SYSCON_S0CCR_SEL_RTC_CLK (0x4<<1)
238#define U300_SYSCON_S0CCR_SEL_APP_PLL208_CLK (0x6<<1)
239/* SYS_1_CLK_CONTROL second clock control 16 bit (R/W) */
240#define U300_SYSCON_S1CCR (0x124)
241#define U300_SYSCON_S1CCR_FIELD_MASK (0x43FF)
242#define U300_SYSCON_S1CCR_CLOCK_REQ (0x4000)
243#define U300_SYSCON_S1CCR_CLOCK_REQ_MONITOR (0x2000)
244#define U300_SYSCON_S1CCR_CLOCK_INV (0x0200)
245#define U300_SYSCON_S1CCR_CLOCK_FREQ_MASK (0x01E0)
246#define U300_SYSCON_S1CCR_CLOCK_SELECT_MASK (0x001E)
247#define U300_SYSCON_S1CCR_CLOCK_ENABLE (0x0001)
248#define U300_SYSCON_S1CCR_SEL_MCLK (0x8<<1)
249#define U300_SYSCON_S1CCR_SEL_ACC_FSM_CLK (0xA<<1)
250#define U300_SYSCON_S1CCR_SEL_PLL60_48_CLK (0xC<<1)
251#define U300_SYSCON_S1CCR_SEL_PLL60_60_CLK (0xD<<1)
252#define U300_SYSCON_S1CCR_SEL_ACC_PLL208_CLK (0xE<<1)
253#define U300_SYSCON_S1CCR_SEL_ACC_PLL13_CLK (0x0<<1)
254#define U300_SYSCON_S1CCR_SEL_APP_FSM_CLK (0x2<<1)
255#define U300_SYSCON_S1CCR_SEL_RTC_CLK (0x4<<1)
256#define U300_SYSCON_S1CCR_SEL_APP_PLL208_CLK (0x6<<1)
257/* SYS_2_CLK_CONTROL third clock contol 16 bit (R/W) */
258#define U300_SYSCON_S2CCR (0x128)
259#define U300_SYSCON_S2CCR_FIELD_MASK (0xC3FF)
260#define U300_SYSCON_S2CCR_CLK_STEAL (0x8000)
261#define U300_SYSCON_S2CCR_CLOCK_REQ (0x4000)
262#define U300_SYSCON_S2CCR_CLOCK_REQ_MONITOR (0x2000)
263#define U300_SYSCON_S2CCR_CLOCK_INV (0x0200)
264#define U300_SYSCON_S2CCR_CLOCK_FREQ_MASK (0x01E0)
265#define U300_SYSCON_S2CCR_CLOCK_SELECT_MASK (0x001E)
266#define U300_SYSCON_S2CCR_CLOCK_ENABLE (0x0001)
267#define U300_SYSCON_S2CCR_SEL_MCLK (0x8<<1)
268#define U300_SYSCON_S2CCR_SEL_ACC_FSM_CLK (0xA<<1)
269#define U300_SYSCON_S2CCR_SEL_PLL60_48_CLK (0xC<<1)
270#define U300_SYSCON_S2CCR_SEL_PLL60_60_CLK (0xD<<1)
271#define U300_SYSCON_S2CCR_SEL_ACC_PLL208_CLK (0xE<<1)
272#define U300_SYSCON_S2CCR_SEL_ACC_PLL13_CLK (0x0<<1)
273#define U300_SYSCON_S2CCR_SEL_APP_FSM_CLK (0x2<<1)
274#define U300_SYSCON_S2CCR_SEL_RTC_CLK (0x4<<1)
275#define U300_SYSCON_S2CCR_SEL_APP_PLL208_CLK (0x6<<1)
276/* SC_PLL_IRQ_CONTROL 16bit (R/W) */
277#define U300_SYSCON_PICR (0x0130)
278#define U300_SYSCON_PICR_MASK (0x00FF)
279#define U300_SYSCON_PICR_FORCE_PLL208_LOCK_LOW_ENABLE (0x0080)
280#define U300_SYSCON_PICR_FORCE_PLL208_LOCK_HIGH_ENABLE (0x0040)
281#define U300_SYSCON_PICR_FORCE_PLL13_LOCK_LOW_ENABLE (0x0020)
282#define U300_SYSCON_PICR_FORCE_PLL13_LOCK_HIGH_ENABLE (0x0010)
283#define U300_SYSCON_PICR_IRQMASK_PLL13_UNLOCK_ENABLE (0x0008)
284#define U300_SYSCON_PICR_IRQMASK_PLL13_LOCK_ENABLE (0x0004)
285#define U300_SYSCON_PICR_IRQMASK_PLL208_UNLOCK_ENABLE (0x0002)
286#define U300_SYSCON_PICR_IRQMASK_PLL208_LOCK_ENABLE (0x0001)
287/* SC_PLL_IRQ_STATUS 16 bit (R/-) */
288#define U300_SYSCON_PISR (0x0134)
289#define U300_SYSCON_PISR_MASK (0x000F)
290#define U300_SYSCON_PISR_PLL13_UNLOCK_IND (0x0008)
291#define U300_SYSCON_PISR_PLL13_LOCK_IND (0x0004)
292#define U300_SYSCON_PISR_PLL208_UNLOCK_IND (0x0002)
293#define U300_SYSCON_PISR_PLL208_LOCK_IND (0x0001)
294/* SC_PLL_IRQ_CLEAR 16 bit (-/W) */
295#define U300_SYSCON_PICLR (0x0138)
296#define U300_SYSCON_PICLR_MASK (0x000F)
297#define U300_SYSCON_PICLR_RWMASK (0x0000)
298#define U300_SYSCON_PICLR_PLL13_UNLOCK_SC (0x0008)
299#define U300_SYSCON_PICLR_PLL13_LOCK_SC (0x0004)
300#define U300_SYSCON_PICLR_PLL208_UNLOCK_SC (0x0002)
301#define U300_SYSCON_PICLR_PLL208_LOCK_SC (0x0001)
302/* Clock activity observability register 0 */
303#define U300_SYSCON_C0OAR (0x140)
304#define U300_SYSCON_C0OAR_MASK (0xFFFF)
305#define U300_SYSCON_C0OAR_VALUE (0xFFFF)
306#define U300_SYSCON_C0OAR_BT_H_CLK (0x8000)
307#define U300_SYSCON_C0OAR_ASPB_P_CLK (0x4000)
308#define U300_SYSCON_C0OAR_APP_SEMI_H_CLK (0x2000)
309#define U300_SYSCON_C0OAR_APP_SEMI_CLK (0x1000)
310#define U300_SYSCON_C0OAR_APP_MMC_MSPRO_CLK (0x0800)
311#define U300_SYSCON_C0OAR_APP_I2S1_CLK (0x0400)
312#define U300_SYSCON_C0OAR_APP_I2S0_CLK (0x0200)
313#define U300_SYSCON_C0OAR_APP_CPU_CLK (0x0100)
314#define U300_SYSCON_C0OAR_APP_52_CLK (0x0080)
315#define U300_SYSCON_C0OAR_APP_208_CLK (0x0040)
316#define U300_SYSCON_C0OAR_APP_104_CLK (0x0020)
317#define U300_SYSCON_C0OAR_APEX_CLK (0x0010)
318#define U300_SYSCON_C0OAR_AHPB_M_H_CLK (0x0008)
319#define U300_SYSCON_C0OAR_AHB_CLK (0x0004)
320#define U300_SYSCON_C0OAR_AFPB_P_CLK (0x0002)
321#define U300_SYSCON_C0OAR_AAIF_CLK (0x0001)
322/* Clock activity observability register 1 */
323#define U300_SYSCON_C1OAR (0x144)
324#define U300_SYSCON_C1OAR_MASK (0x3FFE)
325#define U300_SYSCON_C1OAR_VALUE (0x3FFE)
326#define U300_SYSCON_C1OAR_NFIF_F_CLK (0x2000)
327#define U300_SYSCON_C1OAR_MSPRO_CLK (0x1000)
328#define U300_SYSCON_C1OAR_MMC_P_CLK (0x0800)
329#define U300_SYSCON_C1OAR_MMC_CLK (0x0400)
330#define U300_SYSCON_C1OAR_KP_P_CLK (0x0200)
331#define U300_SYSCON_C1OAR_I2C1_P_CLK (0x0100)
332#define U300_SYSCON_C1OAR_I2C0_P_CLK (0x0080)
333#define U300_SYSCON_C1OAR_GPIO_CLK (0x0040)
334#define U300_SYSCON_C1OAR_EMIF_MPMC_CLK (0x0020)
335#define U300_SYSCON_C1OAR_EMIF_H_CLK (0x0010)
336#define U300_SYSCON_C1OAR_EVHIST_CLK (0x0008)
337#define U300_SYSCON_C1OAR_PPM_CLK (0x0004)
338#define U300_SYSCON_C1OAR_DMA_CLK (0x0002)
339/* Clock activity observability register 2 */
340#define U300_SYSCON_C2OAR (0x148)
341#define U300_SYSCON_C2OAR_MASK (0x0FFF)
342#define U300_SYSCON_C2OAR_VALUE (0x0FFF)
343#define U300_SYSCON_C2OAR_XGAM_CDI_CLK (0x0800)
344#define U300_SYSCON_C2OAR_XGAM_CLK (0x0400)
345#define U300_SYSCON_C2OAR_VC_H_CLK (0x0200)
346#define U300_SYSCON_C2OAR_VC_CLK (0x0100)
347#define U300_SYSCON_C2OAR_UA_P_CLK (0x0080)
348#define U300_SYSCON_C2OAR_TMR1_CLK (0x0040)
349#define U300_SYSCON_C2OAR_TMR0_CLK (0x0020)
350#define U300_SYSCON_C2OAR_SPI_P_CLK (0x0010)
351#define U300_SYSCON_C2OAR_PCM_I2S1_CORE_CLK (0x0008)
352#define U300_SYSCON_C2OAR_PCM_I2S1_CLK (0x0004)
353#define U300_SYSCON_C2OAR_PCM_I2S0_CORE_CLK (0x0002)
354#define U300_SYSCON_C2OAR_PCM_I2S0_CLK (0x0001)
355
Linus Walleij50667d62012-06-19 23:44:25 +0200356
357/*
358 * The clocking hierarchy currently looks like this.
359 * NOTE: the idea is NOT to show how the clocks are routed on the chip!
360 * The ideas is to show dependencies, so a clock higher up in the
361 * hierarchy has to be on in order for another clock to be on. Now,
362 * both CPU and DMA can actually be on top of the hierarchy, and that
363 * is not modeled currently. Instead we have the backbone AMBA bus on
364 * top. This bus cannot be programmed in any way but conceptually it
365 * needs to be active for the bridges and devices to transport data.
366 *
367 * Please be aware that a few clocks are hw controlled, which mean that
368 * the hw itself can turn on/off or change the rate of the clock when
369 * needed!
370 *
371 * AMBA bus
372 * |
373 * +- CPU
374 * +- FSMC NANDIF NAND Flash interface
375 * +- SEMI Shared Memory interface
376 * +- ISP Image Signal Processor (U335 only)
377 * +- CDS (U335 only)
378 * +- DMA Direct Memory Access Controller
379 * +- AAIF APP/ACC Inteface (Mobile Scalable Link, MSL)
380 * +- APEX
381 * +- VIDEO_ENC AVE2/3 Video Encoder
382 * +- XGAM Graphics Accelerator Controller
383 * +- AHB
384 * |
385 * +- ahb:0 AHB Bridge
386 * | |
387 * | +- ahb:1 INTCON Interrupt controller
388 * | +- ahb:3 MSPRO Memory Stick Pro controller
389 * | +- ahb:4 EMIF External Memory interface
390 * |
391 * +- fast:0 FAST bridge
392 * | |
393 * | +- fast:1 MMCSD MMC/SD card reader controller
394 * | +- fast:2 I2S0 PCM I2S channel 0 controller
395 * | +- fast:3 I2S1 PCM I2S channel 1 controller
396 * | +- fast:4 I2C0 I2C channel 0 controller
397 * | +- fast:5 I2C1 I2C channel 1 controller
398 * | +- fast:6 SPI SPI controller
399 * | +- fast:7 UART1 Secondary UART (U335 only)
400 * |
401 * +- slow:0 SLOW bridge
402 * |
403 * +- slow:1 SYSCON (not possible to control)
404 * +- slow:2 WDOG Watchdog
405 * +- slow:3 UART0 primary UART
406 * +- slow:4 TIMER_APP Application timer - used in Linux
407 * +- slow:5 KEYPAD controller
408 * +- slow:6 GPIO controller
409 * +- slow:7 RTC controller
410 * +- slow:8 BT Bus Tracer (not used currently)
411 * +- slow:9 EH Event Handler (not used currently)
412 * +- slow:a TIMER_ACC Access style timer (not used currently)
413 * +- slow:b PPM (U335 only, what is that?)
414 */
415
416/* Global syscon virtual base */
417static void __iomem *syscon_vbase;
418
419/**
420 * struct clk_syscon - U300 syscon clock
421 * @hw: corresponding clock hardware entry
422 * @hw_ctrld: whether this clock is hardware controlled (for refcount etc)
423 * and does not need any magic pokes to be enabled/disabled
424 * @reset: state holder, whether this block's reset line is asserted or not
425 * @res_reg: reset line enable/disable flag register
426 * @res_bit: bit for resetting or taking this consumer out of reset
427 * @en_reg: clock line enable/disable flag register
428 * @en_bit: bit for enabling/disabling this consumer clock line
429 * @clk_val: magic value to poke in the register to enable/disable
430 * this one clock
431 */
432struct clk_syscon {
433 struct clk_hw hw;
434 bool hw_ctrld;
435 bool reset;
436 void __iomem *res_reg;
437 u8 res_bit;
438 void __iomem *en_reg;
439 u8 en_bit;
440 u16 clk_val;
441};
442
443#define to_syscon(_hw) container_of(_hw, struct clk_syscon, hw)
444
445static DEFINE_SPINLOCK(syscon_resetreg_lock);
446
447/*
448 * Reset control functions. We remember if a block has been
449 * taken out of reset and don't remove the reset assertion again
450 * and vice versa. Currently we only remove resets so the
451 * enablement function is defined out.
452 */
453static void syscon_block_reset_enable(struct clk_syscon *sclk)
454{
455 unsigned long iflags;
456 u16 val;
457
458 /* Not all blocks support resetting */
459 if (!sclk->res_reg)
460 return;
461 spin_lock_irqsave(&syscon_resetreg_lock, iflags);
462 val = readw(sclk->res_reg);
463 val |= BIT(sclk->res_bit);
464 writew(val, sclk->res_reg);
465 spin_unlock_irqrestore(&syscon_resetreg_lock, iflags);
466 sclk->reset = true;
467}
468
469static void syscon_block_reset_disable(struct clk_syscon *sclk)
470{
471 unsigned long iflags;
472 u16 val;
473
474 /* Not all blocks support resetting */
475 if (!sclk->res_reg)
476 return;
477 spin_lock_irqsave(&syscon_resetreg_lock, iflags);
478 val = readw(sclk->res_reg);
479 val &= ~BIT(sclk->res_bit);
480 writew(val, sclk->res_reg);
481 spin_unlock_irqrestore(&syscon_resetreg_lock, iflags);
482 sclk->reset = false;
483}
484
485static int syscon_clk_prepare(struct clk_hw *hw)
486{
487 struct clk_syscon *sclk = to_syscon(hw);
488
489 /* If the block is in reset, bring it out */
490 if (sclk->reset)
491 syscon_block_reset_disable(sclk);
492 return 0;
493}
494
495static void syscon_clk_unprepare(struct clk_hw *hw)
496{
497 struct clk_syscon *sclk = to_syscon(hw);
498
499 /* Please don't force the console into reset */
500 if (sclk->clk_val == U300_SYSCON_SBCER_UART_CLK_EN)
501 return;
502 /* When unpreparing, force block into reset */
503 if (!sclk->reset)
504 syscon_block_reset_enable(sclk);
505}
506
507static int syscon_clk_enable(struct clk_hw *hw)
508{
509 struct clk_syscon *sclk = to_syscon(hw);
510
511 /* Don't touch the hardware controlled clocks */
512 if (sclk->hw_ctrld)
513 return 0;
514 /* These cannot be controlled */
515 if (sclk->clk_val == 0xFFFFU)
516 return 0;
517
518 writew(sclk->clk_val, syscon_vbase + U300_SYSCON_SBCER);
519 return 0;
520}
521
522static void syscon_clk_disable(struct clk_hw *hw)
523{
524 struct clk_syscon *sclk = to_syscon(hw);
525
526 /* Don't touch the hardware controlled clocks */
527 if (sclk->hw_ctrld)
528 return;
529 if (sclk->clk_val == 0xFFFFU)
530 return;
531 /* Please don't disable the console port */
532 if (sclk->clk_val == U300_SYSCON_SBCER_UART_CLK_EN)
533 return;
534
535 writew(sclk->clk_val, syscon_vbase + U300_SYSCON_SBCDR);
536}
537
538static int syscon_clk_is_enabled(struct clk_hw *hw)
539{
540 struct clk_syscon *sclk = to_syscon(hw);
541 u16 val;
542
543 /* If no enable register defined, it's always-on */
544 if (!sclk->en_reg)
545 return 1;
546
547 val = readw(sclk->en_reg);
548 val &= BIT(sclk->en_bit);
549
550 return val ? 1 : 0;
551}
552
553static u16 syscon_get_perf(void)
554{
555 u16 val;
556
557 val = readw(syscon_vbase + U300_SYSCON_CCR);
558 val &= U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
559 return val;
560}
561
562static unsigned long
563syscon_clk_recalc_rate(struct clk_hw *hw,
564 unsigned long parent_rate)
565{
566 struct clk_syscon *sclk = to_syscon(hw);
567 u16 perf = syscon_get_perf();
568
569 switch(sclk->clk_val) {
570 case U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN:
571 case U300_SYSCON_SBCER_I2C0_CLK_EN:
572 case U300_SYSCON_SBCER_I2C1_CLK_EN:
573 case U300_SYSCON_SBCER_MMC_CLK_EN:
574 case U300_SYSCON_SBCER_SPI_CLK_EN:
575 /* The FAST clocks have one progression */
576 switch(perf) {
577 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
578 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
579 return 13000000;
580 default:
581 return parent_rate; /* 26 MHz */
582 }
583 case U300_SYSCON_SBCER_DMAC_CLK_EN:
584 case U300_SYSCON_SBCER_NANDIF_CLK_EN:
585 case U300_SYSCON_SBCER_XGAM_CLK_EN:
586 /* AMBA interconnect peripherals */
587 switch(perf) {
588 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
589 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
590 return 6500000;
591 case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
592 return 26000000;
593 default:
594 return parent_rate; /* 52 MHz */
595 }
596 case U300_SYSCON_SBCER_SEMI_CLK_EN:
597 case U300_SYSCON_SBCER_EMIF_CLK_EN:
598 /* EMIF speeds */
599 switch(perf) {
600 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
601 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
602 return 13000000;
603 case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
604 return 52000000;
605 default:
606 return 104000000;
607 }
608 case U300_SYSCON_SBCER_CPU_CLK_EN:
609 /* And the fast CPU clock */
610 switch(perf) {
611 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
612 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
613 return 13000000;
614 case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
615 return 52000000;
616 case U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH:
617 return 104000000;
618 default:
619 return parent_rate; /* 208 MHz */
620 }
621 default:
622 /*
623 * The SLOW clocks and default just inherit the rate of
624 * their parent (typically PLL13 13 MHz).
625 */
626 return parent_rate;
627 }
628}
629
630static long
631syscon_clk_round_rate(struct clk_hw *hw, unsigned long rate,
632 unsigned long *prate)
633{
634 struct clk_syscon *sclk = to_syscon(hw);
635
636 if (sclk->clk_val != U300_SYSCON_SBCER_CPU_CLK_EN)
637 return *prate;
638 /* We really only support setting the rate of the CPU clock */
639 if (rate <= 13000000)
640 return 13000000;
641 if (rate <= 52000000)
642 return 52000000;
643 if (rate <= 104000000)
644 return 104000000;
645 return 208000000;
646}
647
648static int syscon_clk_set_rate(struct clk_hw *hw, unsigned long rate,
649 unsigned long parent_rate)
650{
651 struct clk_syscon *sclk = to_syscon(hw);
652 u16 val;
653
654 /* We only support setting the rate of the CPU clock */
655 if (sclk->clk_val != U300_SYSCON_SBCER_CPU_CLK_EN)
656 return -EINVAL;
657 switch (rate) {
658 case 13000000:
659 val = U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER;
660 break;
661 case 52000000:
662 val = U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE;
663 break;
664 case 104000000:
665 val = U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH;
666 break;
667 case 208000000:
668 val = U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST;
669 break;
670 default:
671 return -EINVAL;
672 }
673 val |= readw(syscon_vbase + U300_SYSCON_CCR) &
674 ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK ;
675 writew(val, syscon_vbase + U300_SYSCON_CCR);
676 return 0;
677}
678
679static const struct clk_ops syscon_clk_ops = {
680 .prepare = syscon_clk_prepare,
681 .unprepare = syscon_clk_unprepare,
682 .enable = syscon_clk_enable,
683 .disable = syscon_clk_disable,
684 .is_enabled = syscon_clk_is_enabled,
685 .recalc_rate = syscon_clk_recalc_rate,
686 .round_rate = syscon_clk_round_rate,
687 .set_rate = syscon_clk_set_rate,
688};
689
690static struct clk * __init
691syscon_clk_register(struct device *dev, const char *name,
692 const char *parent_name, unsigned long flags,
693 bool hw_ctrld,
694 void __iomem *res_reg, u8 res_bit,
695 void __iomem *en_reg, u8 en_bit,
696 u16 clk_val)
697{
698 struct clk *clk;
699 struct clk_syscon *sclk;
700 struct clk_init_data init;
701
702 sclk = kzalloc(sizeof(struct clk_syscon), GFP_KERNEL);
703 if (!sclk) {
704 pr_err("could not allocate syscon clock %s\n",
705 name);
706 return ERR_PTR(-ENOMEM);
707 }
708 init.name = name;
709 init.ops = &syscon_clk_ops;
710 init.flags = flags;
711 init.parent_names = (parent_name ? &parent_name : NULL);
712 init.num_parents = (parent_name ? 1 : 0);
713 sclk->hw.init = &init;
714 sclk->hw_ctrld = hw_ctrld;
715 /* Assume the block is in reset at registration */
716 sclk->reset = true;
717 sclk->res_reg = res_reg;
718 sclk->res_bit = res_bit;
719 sclk->en_reg = en_reg;
720 sclk->en_bit = en_bit;
721 sclk->clk_val = clk_val;
722
723 clk = clk_register(dev, &sclk->hw);
724 if (IS_ERR(clk))
725 kfree(sclk);
726
727 return clk;
728}
729
730/**
731 * struct clk_mclk - U300 MCLK clock (MMC/SD clock)
732 * @hw: corresponding clock hardware entry
733 * @is_mspro: if this is the memory stick clock rather than MMC/SD
734 */
735struct clk_mclk {
736 struct clk_hw hw;
737 bool is_mspro;
738};
739
740#define to_mclk(_hw) container_of(_hw, struct clk_mclk, hw)
741
742static int mclk_clk_prepare(struct clk_hw *hw)
743{
744 struct clk_mclk *mclk = to_mclk(hw);
745 u16 val;
746
747 /* The MMC and MSPRO clocks need some special set-up */
748 if (!mclk->is_mspro) {
749 /* Set default MMC clock divisor to 18.9 MHz */
750 writew(0x0054U, syscon_vbase + U300_SYSCON_MMF0R);
751 val = readw(syscon_vbase + U300_SYSCON_MMCR);
752 /* Disable the MMC feedback clock */
753 val &= ~U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE;
754 /* Disable MSPRO frequency */
755 val &= ~U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE;
756 writew(val, syscon_vbase + U300_SYSCON_MMCR);
757 } else {
758 val = readw(syscon_vbase + U300_SYSCON_MMCR);
759 /* Disable the MMC feedback clock */
760 val &= ~U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE;
761 /* Enable MSPRO frequency */
762 val |= U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE;
763 writew(val, syscon_vbase + U300_SYSCON_MMCR);
764 }
765
766 return 0;
767}
768
769static unsigned long
770mclk_clk_recalc_rate(struct clk_hw *hw,
771 unsigned long parent_rate)
772{
773 u16 perf = syscon_get_perf();
774
775 switch (perf) {
776 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
777 /*
778 * Here, the 208 MHz PLL gets shut down and the always
779 * on 13 MHz PLL used for RTC etc kicks into use
780 * instead.
781 */
782 return 13000000;
783 case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
784 case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
785 case U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH:
786 case U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST:
787 {
788 /*
789 * This clock is under program control. The register is
790 * divided in two nybbles, bit 7-4 gives cycles-1 to count
791 * high, bit 3-0 gives cycles-1 to count low. Distribute
792 * these with no more than 1 cycle difference between
793 * low and high and add low and high to get the actual
794 * divisor. The base PLL is 208 MHz. Writing 0x00 will
795 * divide by 1 and 1 so the highest frequency possible
796 * is 104 MHz.
797 *
798 * e.g. 0x54 =>
799 * f = 208 / ((5+1) + (4+1)) = 208 / 11 = 18.9 MHz
800 */
801 u16 val = readw(syscon_vbase + U300_SYSCON_MMF0R) &
802 U300_SYSCON_MMF0R_MASK;
803 switch (val) {
804 case 0x0054:
805 return 18900000;
806 case 0x0044:
807 return 20800000;
808 case 0x0043:
809 return 23100000;
810 case 0x0033:
811 return 26000000;
812 case 0x0032:
813 return 29700000;
814 case 0x0022:
815 return 34700000;
816 case 0x0021:
817 return 41600000;
818 case 0x0011:
819 return 52000000;
820 case 0x0000:
821 return 104000000;
822 default:
823 break;
824 }
825 }
826 default:
827 break;
828 }
829 return parent_rate;
830}
831
832static long
833mclk_clk_round_rate(struct clk_hw *hw, unsigned long rate,
834 unsigned long *prate)
835{
836 if (rate <= 18900000)
837 return 18900000;
838 if (rate <= 20800000)
839 return 20800000;
840 if (rate <= 23100000)
841 return 23100000;
842 if (rate <= 26000000)
843 return 26000000;
844 if (rate <= 29700000)
845 return 29700000;
846 if (rate <= 34700000)
847 return 34700000;
848 if (rate <= 41600000)
849 return 41600000;
850 /* Highest rate */
851 return 52000000;
852}
853
854static int mclk_clk_set_rate(struct clk_hw *hw, unsigned long rate,
855 unsigned long parent_rate)
856{
857 u16 val;
858 u16 reg;
859
860 switch (rate) {
861 case 18900000:
862 val = 0x0054;
863 break;
864 case 20800000:
865 val = 0x0044;
866 break;
867 case 23100000:
868 val = 0x0043;
869 break;
870 case 26000000:
871 val = 0x0033;
872 break;
873 case 29700000:
874 val = 0x0032;
875 break;
876 case 34700000:
877 val = 0x0022;
878 break;
879 case 41600000:
880 val = 0x0021;
881 break;
882 case 52000000:
883 val = 0x0011;
884 break;
885 case 104000000:
886 val = 0x0000;
887 break;
888 default:
889 return -EINVAL;
890 }
891
892 reg = readw(syscon_vbase + U300_SYSCON_MMF0R) &
893 ~U300_SYSCON_MMF0R_MASK;
894 writew(reg | val, syscon_vbase + U300_SYSCON_MMF0R);
895 return 0;
896}
897
898static const struct clk_ops mclk_ops = {
899 .prepare = mclk_clk_prepare,
900 .recalc_rate = mclk_clk_recalc_rate,
901 .round_rate = mclk_clk_round_rate,
902 .set_rate = mclk_clk_set_rate,
903};
904
905static struct clk * __init
906mclk_clk_register(struct device *dev, const char *name,
907 const char *parent_name, bool is_mspro)
908{
909 struct clk *clk;
910 struct clk_mclk *mclk;
911 struct clk_init_data init;
912
913 mclk = kzalloc(sizeof(struct clk_mclk), GFP_KERNEL);
914 if (!mclk) {
915 pr_err("could not allocate MMC/SD clock %s\n",
916 name);
917 return ERR_PTR(-ENOMEM);
918 }
919 init.name = "mclk";
920 init.ops = &mclk_ops;
921 init.flags = 0;
922 init.parent_names = (parent_name ? &parent_name : NULL);
923 init.num_parents = (parent_name ? 1 : 0);
924 mclk->hw.init = &init;
925 mclk->is_mspro = is_mspro;
926
927 clk = clk_register(dev, &mclk->hw);
928 if (IS_ERR(clk))
929 kfree(mclk);
930
931 return clk;
932}
933
934void __init u300_clk_init(void __iomem *base)
935{
936 u16 val;
937 struct clk *clk;
938
939 syscon_vbase = base;
940
941 /* Set system to run at PLL208, max performance, a known state. */
942 val = readw(syscon_vbase + U300_SYSCON_CCR);
943 val &= ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
944 writew(val, syscon_vbase + U300_SYSCON_CCR);
945 /* Wait for the PLL208 to lock if not locked in yet */
946 while (!(readw(syscon_vbase + U300_SYSCON_CSR) &
947 U300_SYSCON_CSR_PLL208_LOCK_IND));
948
949 /* Power management enable */
950 val = readw(syscon_vbase + U300_SYSCON_PMCR);
951 val |= U300_SYSCON_PMCR_PWR_MGNT_ENABLE;
952 writew(val, syscon_vbase + U300_SYSCON_PMCR);
953
954 /* These are always available (RTC and PLL13) */
955 clk = clk_register_fixed_rate(NULL, "app_32_clk", NULL,
956 CLK_IS_ROOT, 32768);
957 /* The watchdog sits directly on the 32 kHz clock */
958 clk_register_clkdev(clk, NULL, "coh901327_wdog");
959 clk = clk_register_fixed_rate(NULL, "pll13", NULL,
960 CLK_IS_ROOT, 13000000);
961
962 /* These derive from PLL208 */
963 clk = clk_register_fixed_rate(NULL, "pll208", NULL,
964 CLK_IS_ROOT, 208000000);
965 clk = clk_register_fixed_factor(NULL, "app_208_clk", "pll208",
966 0, 1, 1);
967 clk = clk_register_fixed_factor(NULL, "app_104_clk", "pll208",
968 0, 1, 2);
969 clk = clk_register_fixed_factor(NULL, "app_52_clk", "pll208",
970 0, 1, 4);
971 /* The 52 MHz is divided down to 26 MHz */
972 clk = clk_register_fixed_factor(NULL, "app_26_clk", "app_52_clk",
973 0, 1, 2);
974
975 /* Directly on the AMBA interconnect */
976 clk = syscon_clk_register(NULL, "cpu_clk", "app_208_clk", 0, true,
977 syscon_vbase + U300_SYSCON_RRR, 3,
978 syscon_vbase + U300_SYSCON_CERR, 3,
979 U300_SYSCON_SBCER_CPU_CLK_EN);
980 clk = syscon_clk_register(NULL, "dmac_clk", "app_52_clk", 0, true,
981 syscon_vbase + U300_SYSCON_RRR, 4,
982 syscon_vbase + U300_SYSCON_CERR, 4,
983 U300_SYSCON_SBCER_DMAC_CLK_EN);
984 clk_register_clkdev(clk, NULL, "dma");
985 clk = syscon_clk_register(NULL, "fsmc_clk", "app_52_clk", 0, false,
986 syscon_vbase + U300_SYSCON_RRR, 6,
987 syscon_vbase + U300_SYSCON_CERR, 6,
988 U300_SYSCON_SBCER_NANDIF_CLK_EN);
989 clk_register_clkdev(clk, NULL, "fsmc-nand");
990 clk = syscon_clk_register(NULL, "xgam_clk", "app_52_clk", 0, true,
991 syscon_vbase + U300_SYSCON_RRR, 8,
992 syscon_vbase + U300_SYSCON_CERR, 8,
993 U300_SYSCON_SBCER_XGAM_CLK_EN);
994 clk_register_clkdev(clk, NULL, "xgam");
995 clk = syscon_clk_register(NULL, "semi_clk", "app_104_clk", 0, false,
996 syscon_vbase + U300_SYSCON_RRR, 9,
997 syscon_vbase + U300_SYSCON_CERR, 9,
998 U300_SYSCON_SBCER_SEMI_CLK_EN);
999 clk_register_clkdev(clk, NULL, "semi");
1000
1001 /* AHB bridge clocks */
1002 clk = syscon_clk_register(NULL, "ahb_subsys_clk", "app_52_clk", 0, true,
1003 syscon_vbase + U300_SYSCON_RRR, 10,
1004 syscon_vbase + U300_SYSCON_CERR, 10,
1005 U300_SYSCON_SBCER_AHB_SUBSYS_BRIDGE_CLK_EN);
1006 clk = syscon_clk_register(NULL, "intcon_clk", "ahb_subsys_clk", 0, false,
1007 syscon_vbase + U300_SYSCON_RRR, 12,
1008 syscon_vbase + U300_SYSCON_CERR, 12,
1009 /* Cannot be enabled, just taken out of reset */
1010 0xFFFFU);
1011 clk_register_clkdev(clk, NULL, "intcon");
1012 clk = syscon_clk_register(NULL, "emif_clk", "ahb_subsys_clk", 0, false,
1013 syscon_vbase + U300_SYSCON_RRR, 5,
1014 syscon_vbase + U300_SYSCON_CERR, 5,
1015 U300_SYSCON_SBCER_EMIF_CLK_EN);
1016 clk_register_clkdev(clk, NULL, "pl172");
1017
1018 /* FAST bridge clocks */
1019 clk = syscon_clk_register(NULL, "fast_clk", "app_26_clk", 0, true,
1020 syscon_vbase + U300_SYSCON_RFR, 0,
1021 syscon_vbase + U300_SYSCON_CEFR, 0,
1022 U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN);
1023 clk = syscon_clk_register(NULL, "i2c0_p_clk", "fast_clk", 0, false,
1024 syscon_vbase + U300_SYSCON_RFR, 1,
1025 syscon_vbase + U300_SYSCON_CEFR, 1,
1026 U300_SYSCON_SBCER_I2C0_CLK_EN);
1027 clk_register_clkdev(clk, NULL, "stu300.0");
1028 clk = syscon_clk_register(NULL, "i2c1_p_clk", "fast_clk", 0, false,
1029 syscon_vbase + U300_SYSCON_RFR, 2,
1030 syscon_vbase + U300_SYSCON_CEFR, 2,
1031 U300_SYSCON_SBCER_I2C1_CLK_EN);
1032 clk_register_clkdev(clk, NULL, "stu300.1");
1033 clk = syscon_clk_register(NULL, "mmc_p_clk", "fast_clk", 0, false,
1034 syscon_vbase + U300_SYSCON_RFR, 5,
1035 syscon_vbase + U300_SYSCON_CEFR, 5,
1036 U300_SYSCON_SBCER_MMC_CLK_EN);
1037 clk_register_clkdev(clk, "apb_pclk", "mmci");
1038 clk = syscon_clk_register(NULL, "spi_p_clk", "fast_clk", 0, false,
1039 syscon_vbase + U300_SYSCON_RFR, 6,
1040 syscon_vbase + U300_SYSCON_CEFR, 6,
1041 U300_SYSCON_SBCER_SPI_CLK_EN);
1042 /* The SPI has no external clock for the outward bus, uses the pclk */
1043 clk_register_clkdev(clk, NULL, "pl022");
1044 clk_register_clkdev(clk, "apb_pclk", "pl022");
1045
1046 /* SLOW bridge clocks */
1047 clk = syscon_clk_register(NULL, "slow_clk", "pll13", 0, true,
1048 syscon_vbase + U300_SYSCON_RSR, 0,
1049 syscon_vbase + U300_SYSCON_CESR, 0,
1050 U300_SYSCON_SBCER_SLOW_BRIDGE_CLK_EN);
1051 clk = syscon_clk_register(NULL, "uart0_clk", "slow_clk", 0, false,
1052 syscon_vbase + U300_SYSCON_RSR, 1,
1053 syscon_vbase + U300_SYSCON_CESR, 1,
1054 U300_SYSCON_SBCER_UART_CLK_EN);
1055 /* Same clock is used for APB and outward bus */
1056 clk_register_clkdev(clk, NULL, "uart0");
1057 clk_register_clkdev(clk, "apb_pclk", "uart0");
1058 clk = syscon_clk_register(NULL, "gpio_clk", "slow_clk", 0, false,
1059 syscon_vbase + U300_SYSCON_RSR, 4,
1060 syscon_vbase + U300_SYSCON_CESR, 4,
1061 U300_SYSCON_SBCER_GPIO_CLK_EN);
1062 clk_register_clkdev(clk, NULL, "u300-gpio");
1063 clk = syscon_clk_register(NULL, "keypad_clk", "slow_clk", 0, false,
1064 syscon_vbase + U300_SYSCON_RSR, 5,
1065 syscon_vbase + U300_SYSCON_CESR, 6,
1066 U300_SYSCON_SBCER_KEYPAD_CLK_EN);
1067 clk_register_clkdev(clk, NULL, "coh901461-keypad");
1068 clk = syscon_clk_register(NULL, "rtc_clk", "slow_clk", 0, true,
1069 syscon_vbase + U300_SYSCON_RSR, 6,
1070 /* No clock enable register bit */
1071 NULL, 0, 0xFFFFU);
1072 clk_register_clkdev(clk, NULL, "rtc-coh901331");
1073 clk = syscon_clk_register(NULL, "app_tmr_clk", "slow_clk", 0, false,
1074 syscon_vbase + U300_SYSCON_RSR, 7,
1075 syscon_vbase + U300_SYSCON_CESR, 7,
1076 U300_SYSCON_SBCER_APP_TMR_CLK_EN);
1077 clk_register_clkdev(clk, NULL, "apptimer");
1078 clk = syscon_clk_register(NULL, "acc_tmr_clk", "slow_clk", 0, false,
1079 syscon_vbase + U300_SYSCON_RSR, 8,
1080 syscon_vbase + U300_SYSCON_CESR, 8,
1081 U300_SYSCON_SBCER_ACC_TMR_CLK_EN);
1082 clk_register_clkdev(clk, NULL, "timer");
1083
1084 /* Then this special MMC/SD clock */
1085 clk = mclk_clk_register(NULL, "mmc_clk", "mmc_p_clk", false);
1086 clk_register_clkdev(clk, NULL, "mmci");
1087}