blob: a0cfdf9807482500d8df3c5f680c90b39c79b118 [file] [log] [blame]
Aaron Sierra4630b132012-03-28 09:43:10 -05001/*
2 * lpc_ich.c - LPC interface for Intel ICH
3 *
4 * LPC bridge function of the Intel ICH contains many other
5 * functional units, such as Interrupt controllers, Timers,
6 * Power Management, System Management, GPIO, RTC, and LPC
7 * Configuration Registers.
8 *
9 * This driver is derived from lpc_sch.
10
11 * Copyright (c) 2011 Extreme Engineering Solution, Inc.
12 * Author: Aaron Sierra <asierra@xes-inc.com>
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License 2 as published
16 * by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; see the file COPYING. If not, write to
25 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26 *
27 * This driver supports the following I/O Controller hubs:
28 * (See the intel documentation on http://developer.intel.com.)
29 * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
30 * document number 290687-002, 298242-027: 82801BA (ICH2)
31 * document number 290733-003, 290739-013: 82801CA (ICH3-S)
32 * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
33 * document number 290744-001, 290745-025: 82801DB (ICH4)
34 * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
35 * document number 273599-001, 273645-002: 82801E (C-ICH)
36 * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
37 * document number 300641-004, 300884-013: 6300ESB
38 * document number 301473-002, 301474-026: 82801F (ICH6)
39 * document number 313082-001, 313075-006: 631xESB, 632xESB
40 * document number 307013-003, 307014-024: 82801G (ICH7)
41 * document number 322896-001, 322897-001: NM10
42 * document number 313056-003, 313057-017: 82801H (ICH8)
43 * document number 316972-004, 316973-012: 82801I (ICH9)
44 * document number 319973-002, 319974-002: 82801J (ICH10)
45 * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
46 * document number 320066-003, 320257-008: EP80597 (IICH)
47 * document number 324645-001, 324646-001: Cougar Point (CPT)
48 * document number TBD : Patsburg (PBG)
49 * document number TBD : DH89xxCC
50 * document number TBD : Panther Point
51 * document number TBD : Lynx Point
James Ralston7fb9c1a2012-08-09 09:46:13 -070052 * document number TBD : Lynx Point-LP
Aaron Sierra4630b132012-03-28 09:43:10 -050053 */
54
55#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
56
57#include <linux/init.h>
58#include <linux/kernel.h>
59#include <linux/module.h>
60#include <linux/errno.h>
61#include <linux/acpi.h>
62#include <linux/pci.h>
63#include <linux/mfd/core.h>
64#include <linux/mfd/lpc_ich.h>
65
66#define ACPIBASE 0x40
67#define ACPIBASE_GPE_OFF 0x28
68#define ACPIBASE_GPE_END 0x2f
Aaron Sierra887c8ec2012-04-20 14:14:11 -050069#define ACPIBASE_SMI_OFF 0x30
70#define ACPIBASE_SMI_END 0x33
71#define ACPIBASE_TCO_OFF 0x60
72#define ACPIBASE_TCO_END 0x7f
Aaron Sierra4630b132012-03-28 09:43:10 -050073#define ACPICTRL 0x44
74
Aaron Sierra887c8ec2012-04-20 14:14:11 -050075#define ACPIBASE_GCS_OFF 0x3410
76#define ACPIBASE_GCS_END 0x3414
77
Aaron Sierra01560f62013-01-24 14:52:39 -060078#define GPIOBASE_ICH0 0x58
79#define GPIOCTRL_ICH0 0x5C
80#define GPIOBASE_ICH6 0x48
81#define GPIOCTRL_ICH6 0x4C
Aaron Sierra4630b132012-03-28 09:43:10 -050082
Aaron Sierra887c8ec2012-04-20 14:14:11 -050083#define RCBABASE 0xf0
84
85#define wdt_io_res(i) wdt_res(0, i)
86#define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
87#define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
88
Aaron Sierra01560f62013-01-24 14:52:39 -060089struct lpc_ich_cfg {
90 int base;
91 int ctrl;
92 int save;
93};
94
95struct lpc_ich_priv {
96 int chipset;
97 struct lpc_ich_cfg acpi;
98 struct lpc_ich_cfg gpio;
99};
Aaron Sierra4630b132012-03-28 09:43:10 -0500100
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500101static struct resource wdt_ich_res[] = {
102 /* ACPI - TCO */
103 {
104 .flags = IORESOURCE_IO,
105 },
106 /* ACPI - SMI */
107 {
108 .flags = IORESOURCE_IO,
109 },
110 /* GCS */
111 {
112 .flags = IORESOURCE_MEM,
113 },
114};
115
Aaron Sierra4630b132012-03-28 09:43:10 -0500116static struct resource gpio_ich_res[] = {
117 /* GPIO */
118 {
119 .flags = IORESOURCE_IO,
120 },
121 /* ACPI - GPE0 */
122 {
123 .flags = IORESOURCE_IO,
124 },
125};
126
127enum lpc_cells {
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500128 LPC_WDT = 0,
129 LPC_GPIO,
Aaron Sierra4630b132012-03-28 09:43:10 -0500130};
131
132static struct mfd_cell lpc_ich_cells[] = {
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500133 [LPC_WDT] = {
134 .name = "iTCO_wdt",
135 .num_resources = ARRAY_SIZE(wdt_ich_res),
136 .resources = wdt_ich_res,
137 .ignore_resource_conflicts = true,
138 },
Aaron Sierra4630b132012-03-28 09:43:10 -0500139 [LPC_GPIO] = {
140 .name = "gpio_ich",
141 .num_resources = ARRAY_SIZE(gpio_ich_res),
142 .resources = gpio_ich_res,
143 .ignore_resource_conflicts = true,
144 },
145};
146
147/* chipset related info */
148enum lpc_chipsets {
149 LPC_ICH = 0, /* ICH */
150 LPC_ICH0, /* ICH0 */
151 LPC_ICH2, /* ICH2 */
152 LPC_ICH2M, /* ICH2-M */
153 LPC_ICH3, /* ICH3-S */
154 LPC_ICH3M, /* ICH3-M */
155 LPC_ICH4, /* ICH4 */
156 LPC_ICH4M, /* ICH4-M */
157 LPC_CICH, /* C-ICH */
158 LPC_ICH5, /* ICH5 & ICH5R */
159 LPC_6300ESB, /* 6300ESB */
160 LPC_ICH6, /* ICH6 & ICH6R */
161 LPC_ICH6M, /* ICH6-M */
162 LPC_ICH6W, /* ICH6W & ICH6RW */
163 LPC_631XESB, /* 631xESB/632xESB */
164 LPC_ICH7, /* ICH7 & ICH7R */
165 LPC_ICH7DH, /* ICH7DH */
166 LPC_ICH7M, /* ICH7-M & ICH7-U */
167 LPC_ICH7MDH, /* ICH7-M DH */
168 LPC_NM10, /* NM10 */
169 LPC_ICH8, /* ICH8 & ICH8R */
170 LPC_ICH8DH, /* ICH8DH */
171 LPC_ICH8DO, /* ICH8DO */
172 LPC_ICH8M, /* ICH8M */
173 LPC_ICH8ME, /* ICH8M-E */
174 LPC_ICH9, /* ICH9 */
175 LPC_ICH9R, /* ICH9R */
176 LPC_ICH9DH, /* ICH9DH */
177 LPC_ICH9DO, /* ICH9DO */
178 LPC_ICH9M, /* ICH9M */
179 LPC_ICH9ME, /* ICH9M-E */
180 LPC_ICH10, /* ICH10 */
181 LPC_ICH10R, /* ICH10R */
182 LPC_ICH10D, /* ICH10D */
183 LPC_ICH10DO, /* ICH10DO */
184 LPC_PCH, /* PCH Desktop Full Featured */
185 LPC_PCHM, /* PCH Mobile Full Featured */
186 LPC_P55, /* P55 */
187 LPC_PM55, /* PM55 */
188 LPC_H55, /* H55 */
189 LPC_QM57, /* QM57 */
190 LPC_H57, /* H57 */
191 LPC_HM55, /* HM55 */
192 LPC_Q57, /* Q57 */
193 LPC_HM57, /* HM57 */
194 LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
195 LPC_QS57, /* QS57 */
196 LPC_3400, /* 3400 */
197 LPC_3420, /* 3420 */
198 LPC_3450, /* 3450 */
199 LPC_EP80579, /* EP80579 */
200 LPC_CPT, /* Cougar Point */
201 LPC_CPTD, /* Cougar Point Desktop */
202 LPC_CPTM, /* Cougar Point Mobile */
203 LPC_PBG, /* Patsburg */
204 LPC_DH89XXCC, /* DH89xxCC */
205 LPC_PPT, /* Panther Point */
206 LPC_LPT, /* Lynx Point */
James Ralston7fb9c1a2012-08-09 09:46:13 -0700207 LPC_LPT_LP, /* Lynx Point-LP */
Aaron Sierra4630b132012-03-28 09:43:10 -0500208};
209
Bill Pembertona9e9ce42012-11-19 13:24:21 -0500210struct lpc_ich_info lpc_chipset_info[] = {
Aaron Sierra4630b132012-03-28 09:43:10 -0500211 [LPC_ICH] = {
212 .name = "ICH",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500213 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500214 },
215 [LPC_ICH0] = {
216 .name = "ICH0",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500217 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500218 },
219 [LPC_ICH2] = {
220 .name = "ICH2",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500221 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500222 },
223 [LPC_ICH2M] = {
224 .name = "ICH2-M",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500225 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500226 },
227 [LPC_ICH3] = {
228 .name = "ICH3-S",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500229 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500230 },
231 [LPC_ICH3M] = {
232 .name = "ICH3-M",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500233 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500234 },
235 [LPC_ICH4] = {
236 .name = "ICH4",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500237 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500238 },
239 [LPC_ICH4M] = {
240 .name = "ICH4-M",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500241 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500242 },
243 [LPC_CICH] = {
244 .name = "C-ICH",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500245 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500246 },
247 [LPC_ICH5] = {
248 .name = "ICH5 or ICH5R",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500249 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500250 },
251 [LPC_6300ESB] = {
252 .name = "6300ESB",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500253 .iTCO_version = 1,
Aaron Sierra4630b132012-03-28 09:43:10 -0500254 },
255 [LPC_ICH6] = {
256 .name = "ICH6 or ICH6R",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500257 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500258 .gpio_version = ICH_V6_GPIO,
259 },
260 [LPC_ICH6M] = {
261 .name = "ICH6-M",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500262 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500263 .gpio_version = ICH_V6_GPIO,
264 },
265 [LPC_ICH6W] = {
266 .name = "ICH6W or ICH6RW",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500267 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500268 .gpio_version = ICH_V6_GPIO,
269 },
270 [LPC_631XESB] = {
271 .name = "631xESB/632xESB",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500272 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500273 .gpio_version = ICH_V6_GPIO,
274 },
275 [LPC_ICH7] = {
276 .name = "ICH7 or ICH7R",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500277 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500278 .gpio_version = ICH_V7_GPIO,
279 },
280 [LPC_ICH7DH] = {
281 .name = "ICH7DH",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500282 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500283 .gpio_version = ICH_V7_GPIO,
284 },
285 [LPC_ICH7M] = {
286 .name = "ICH7-M or ICH7-U",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500287 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500288 .gpio_version = ICH_V7_GPIO,
289 },
290 [LPC_ICH7MDH] = {
291 .name = "ICH7-M DH",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500292 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500293 .gpio_version = ICH_V7_GPIO,
294 },
295 [LPC_NM10] = {
296 .name = "NM10",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500297 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500298 },
299 [LPC_ICH8] = {
300 .name = "ICH8 or ICH8R",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500301 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500302 .gpio_version = ICH_V7_GPIO,
303 },
304 [LPC_ICH8DH] = {
305 .name = "ICH8DH",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500306 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500307 .gpio_version = ICH_V7_GPIO,
308 },
309 [LPC_ICH8DO] = {
310 .name = "ICH8DO",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500311 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500312 .gpio_version = ICH_V7_GPIO,
313 },
314 [LPC_ICH8M] = {
315 .name = "ICH8M",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500316 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500317 .gpio_version = ICH_V7_GPIO,
318 },
319 [LPC_ICH8ME] = {
320 .name = "ICH8M-E",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500321 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500322 .gpio_version = ICH_V7_GPIO,
323 },
324 [LPC_ICH9] = {
325 .name = "ICH9",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500326 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500327 .gpio_version = ICH_V9_GPIO,
328 },
329 [LPC_ICH9R] = {
330 .name = "ICH9R",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500331 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500332 .gpio_version = ICH_V9_GPIO,
333 },
334 [LPC_ICH9DH] = {
335 .name = "ICH9DH",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500336 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500337 .gpio_version = ICH_V9_GPIO,
338 },
339 [LPC_ICH9DO] = {
340 .name = "ICH9DO",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500341 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500342 .gpio_version = ICH_V9_GPIO,
343 },
344 [LPC_ICH9M] = {
345 .name = "ICH9M",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500346 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500347 .gpio_version = ICH_V9_GPIO,
348 },
349 [LPC_ICH9ME] = {
350 .name = "ICH9M-E",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500351 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500352 .gpio_version = ICH_V9_GPIO,
353 },
354 [LPC_ICH10] = {
355 .name = "ICH10",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500356 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500357 .gpio_version = ICH_V10CONS_GPIO,
358 },
359 [LPC_ICH10R] = {
360 .name = "ICH10R",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500361 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500362 .gpio_version = ICH_V10CONS_GPIO,
363 },
364 [LPC_ICH10D] = {
365 .name = "ICH10D",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500366 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500367 .gpio_version = ICH_V10CORP_GPIO,
368 },
369 [LPC_ICH10DO] = {
370 .name = "ICH10DO",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500371 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500372 .gpio_version = ICH_V10CORP_GPIO,
373 },
374 [LPC_PCH] = {
375 .name = "PCH Desktop Full Featured",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500376 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500377 .gpio_version = ICH_V5_GPIO,
378 },
379 [LPC_PCHM] = {
380 .name = "PCH Mobile Full Featured",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500381 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500382 .gpio_version = ICH_V5_GPIO,
383 },
384 [LPC_P55] = {
385 .name = "P55",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500386 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500387 .gpio_version = ICH_V5_GPIO,
388 },
389 [LPC_PM55] = {
390 .name = "PM55",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500391 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500392 .gpio_version = ICH_V5_GPIO,
393 },
394 [LPC_H55] = {
395 .name = "H55",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500396 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500397 .gpio_version = ICH_V5_GPIO,
398 },
399 [LPC_QM57] = {
400 .name = "QM57",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500401 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500402 .gpio_version = ICH_V5_GPIO,
403 },
404 [LPC_H57] = {
405 .name = "H57",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500406 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500407 .gpio_version = ICH_V5_GPIO,
408 },
409 [LPC_HM55] = {
410 .name = "HM55",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500411 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500412 .gpio_version = ICH_V5_GPIO,
413 },
414 [LPC_Q57] = {
415 .name = "Q57",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500416 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500417 .gpio_version = ICH_V5_GPIO,
418 },
419 [LPC_HM57] = {
420 .name = "HM57",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500421 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500422 .gpio_version = ICH_V5_GPIO,
423 },
424 [LPC_PCHMSFF] = {
425 .name = "PCH Mobile SFF Full Featured",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500426 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500427 .gpio_version = ICH_V5_GPIO,
428 },
429 [LPC_QS57] = {
430 .name = "QS57",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500431 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500432 .gpio_version = ICH_V5_GPIO,
433 },
434 [LPC_3400] = {
435 .name = "3400",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500436 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500437 .gpio_version = ICH_V5_GPIO,
438 },
439 [LPC_3420] = {
440 .name = "3420",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500441 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500442 .gpio_version = ICH_V5_GPIO,
443 },
444 [LPC_3450] = {
445 .name = "3450",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500446 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500447 .gpio_version = ICH_V5_GPIO,
448 },
449 [LPC_EP80579] = {
450 .name = "EP80579",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500451 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500452 },
453 [LPC_CPT] = {
454 .name = "Cougar Point",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500455 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500456 .gpio_version = ICH_V5_GPIO,
457 },
458 [LPC_CPTD] = {
459 .name = "Cougar Point Desktop",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500460 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500461 .gpio_version = ICH_V5_GPIO,
462 },
463 [LPC_CPTM] = {
464 .name = "Cougar Point Mobile",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500465 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500466 .gpio_version = ICH_V5_GPIO,
467 },
468 [LPC_PBG] = {
469 .name = "Patsburg",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500470 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500471 },
472 [LPC_DH89XXCC] = {
473 .name = "DH89xxCC",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500474 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500475 },
476 [LPC_PPT] = {
477 .name = "Panther Point",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500478 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500479 },
480 [LPC_LPT] = {
481 .name = "Lynx Point",
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500482 .iTCO_version = 2,
Aaron Sierra4630b132012-03-28 09:43:10 -0500483 },
James Ralston7fb9c1a2012-08-09 09:46:13 -0700484 [LPC_LPT_LP] = {
485 .name = "Lynx Point_LP",
486 .iTCO_version = 2,
487 },
Aaron Sierra4630b132012-03-28 09:43:10 -0500488};
489
490/*
491 * This data only exists for exporting the supported PCI ids
492 * via MODULE_DEVICE_TABLE. We do not actually register a
493 * pci_driver, because the I/O Controller Hub has also other
494 * functions that probably will be registered by other drivers.
495 */
496static DEFINE_PCI_DEVICE_TABLE(lpc_ich_ids) = {
497 { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
498 { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
499 { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
500 { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
501 { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
502 { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
503 { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
504 { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
505 { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
506 { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
507 { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
508 { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
509 { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
510 { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
511 { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
512 { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
513 { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
514 { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
515 { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
516 { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
517 { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
518 { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
519 { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
520 { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
521 { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
522 { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
523 { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
524 { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
525 { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
526 { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
527 { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
528 { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
529 { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
530 { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
531 { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
532 { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
533 { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
534 { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
535 { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
536 { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
537 { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
538 { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
539 { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
540 { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
541 { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
542 { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
543 { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
544 { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
545 { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
546 { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
547 { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
548 { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
549 { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
550 { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
551 { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
552 { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
553 { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
554 { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
555 { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
556 { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
557 { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
558 { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
559 { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
560 { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
561 { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
562 { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
563 { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
564 { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
565 { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
566 { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
567 { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
568 { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
569 { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
570 { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
571 { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
572 { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
573 { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
574 { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
575 { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
576 { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
577 { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
578 { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
579 { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
580 { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
581 { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
582 { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
583 { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
584 { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
585 { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
586 { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
587 { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
588 { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
589 { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
590 { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
591 { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
592 { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
593 { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
594 { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
595 { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
596 { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
597 { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
598 { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
599 { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
600 { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
601 { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
602 { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
603 { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
604 { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
605 { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
606 { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
607 { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
608 { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
609 { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
610 { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
611 { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
612 { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
613 { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
614 { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
615 { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
616 { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
617 { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
618 { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
619 { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
620 { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
621 { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
622 { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
623 { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
624 { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
625 { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
626 { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
627 { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
628 { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
629 { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
630 { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
631 { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
632 { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
633 { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
634 { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
635 { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
636 { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
637 { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
638 { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
639 { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
640 { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
641 { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
642 { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
643 { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
644 { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
645 { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
646 { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
647 { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
648 { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
649 { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
650 { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
651 { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
652 { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
653 { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
654 { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
655 { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
656 { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
657 { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
658 { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
659 { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
660 { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
James Ralston7fb9c1a2012-08-09 09:46:13 -0700661 { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
662 { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
663 { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
664 { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
665 { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
666 { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
667 { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
668 { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
Aaron Sierra4630b132012-03-28 09:43:10 -0500669 { 0, }, /* End of list */
670};
671MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
672
673static void lpc_ich_restore_config_space(struct pci_dev *dev)
674{
Aaron Sierra01560f62013-01-24 14:52:39 -0600675 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
676
677 if (priv->acpi.save >= 0) {
678 pci_write_config_byte(dev, priv->acpi.ctrl, priv->acpi.save);
679 priv->acpi.save = -1;
Aaron Sierra4630b132012-03-28 09:43:10 -0500680 }
681
Aaron Sierra01560f62013-01-24 14:52:39 -0600682 if (priv->gpio.save >= 0) {
683 pci_write_config_byte(dev, priv->gpio.ctrl, priv->gpio.save);
684 priv->gpio.save = -1;
Aaron Sierra4630b132012-03-28 09:43:10 -0500685 }
686}
687
Bill Pembertonf791be42012-11-19 13:23:04 -0500688static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
Aaron Sierra4630b132012-03-28 09:43:10 -0500689{
Aaron Sierra01560f62013-01-24 14:52:39 -0600690 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
Aaron Sierra4630b132012-03-28 09:43:10 -0500691 u8 reg_save;
692
Aaron Sierra01560f62013-01-24 14:52:39 -0600693 pci_read_config_byte(dev, priv->acpi.ctrl, &reg_save);
694 pci_write_config_byte(dev, priv->acpi.ctrl, reg_save | 0x10);
695 priv->acpi.save = reg_save;
Aaron Sierra4630b132012-03-28 09:43:10 -0500696}
697
Bill Pembertonf791be42012-11-19 13:23:04 -0500698static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
Aaron Sierra4630b132012-03-28 09:43:10 -0500699{
Aaron Sierra01560f62013-01-24 14:52:39 -0600700 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
Aaron Sierra4630b132012-03-28 09:43:10 -0500701 u8 reg_save;
702
Aaron Sierra01560f62013-01-24 14:52:39 -0600703 pci_read_config_byte(dev, priv->gpio.ctrl, &reg_save);
704 pci_write_config_byte(dev, priv->gpio.ctrl, reg_save | 0x10);
705 priv->gpio.save = reg_save;
Aaron Sierra4630b132012-03-28 09:43:10 -0500706}
707
Aaron Sierra01560f62013-01-24 14:52:39 -0600708static void lpc_ich_finalize_cell(struct pci_dev *dev, struct mfd_cell *cell)
Aaron Sierra4630b132012-03-28 09:43:10 -0500709{
Aaron Sierra01560f62013-01-24 14:52:39 -0600710 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
711
712 cell->platform_data = &lpc_chipset_info[priv->chipset];
Aaron Sierra4630b132012-03-28 09:43:10 -0500713 cell->pdata_size = sizeof(struct lpc_ich_info);
714}
715
Jean Delvare4f600ad2012-07-23 17:34:15 +0200716/*
717 * We don't check for resource conflict globally. There are 2 or 3 independent
718 * GPIO groups and it's enough to have access to one of these to instantiate
719 * the device.
720 */
Bill Pembertonf791be42012-11-19 13:23:04 -0500721static int lpc_ich_check_conflict_gpio(struct resource *res)
Jean Delvare4f600ad2012-07-23 17:34:15 +0200722{
723 int ret;
724 u8 use_gpio = 0;
725
726 if (resource_size(res) >= 0x50 &&
727 !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
728 use_gpio |= 1 << 2;
729
730 if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
731 use_gpio |= 1 << 1;
732
733 ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
734 if (!ret)
735 use_gpio |= 1 << 0;
736
737 return use_gpio ? use_gpio : ret;
738}
739
Aaron Sierra01560f62013-01-24 14:52:39 -0600740static int lpc_ich_init_gpio(struct pci_dev *dev)
Aaron Sierra4630b132012-03-28 09:43:10 -0500741{
Aaron Sierra01560f62013-01-24 14:52:39 -0600742 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
Aaron Sierra4630b132012-03-28 09:43:10 -0500743 u32 base_addr_cfg;
744 u32 base_addr;
745 int ret;
746 bool acpi_conflict = false;
747 struct resource *res;
748
749 /* Setup power management base register */
Aaron Sierra01560f62013-01-24 14:52:39 -0600750 pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
Aaron Sierra4630b132012-03-28 09:43:10 -0500751 base_addr = base_addr_cfg & 0x0000ff80;
752 if (!base_addr) {
Paul Bolle0c418842012-11-19 21:04:11 +0100753 dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
Aaron Sierra4630b132012-03-28 09:43:10 -0500754 lpc_ich_cells[LPC_GPIO].num_resources--;
755 goto gpe0_done;
756 }
757
758 res = &gpio_ich_res[ICH_RES_GPE0];
759 res->start = base_addr + ACPIBASE_GPE_OFF;
760 res->end = base_addr + ACPIBASE_GPE_END;
761 ret = acpi_check_resource_conflict(res);
762 if (ret) {
763 /*
764 * This isn't fatal for the GPIO, but we have to make sure that
765 * the platform_device subsystem doesn't see this resource
766 * or it will register an invalid region.
767 */
768 lpc_ich_cells[LPC_GPIO].num_resources--;
769 acpi_conflict = true;
770 } else {
771 lpc_ich_enable_acpi_space(dev);
772 }
773
774gpe0_done:
775 /* Setup GPIO base register */
Aaron Sierra01560f62013-01-24 14:52:39 -0600776 pci_read_config_dword(dev, priv->gpio.base, &base_addr_cfg);
Aaron Sierra4630b132012-03-28 09:43:10 -0500777 base_addr = base_addr_cfg & 0x0000ff80;
778 if (!base_addr) {
Paul Bolle0c418842012-11-19 21:04:11 +0100779 dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
Aaron Sierra4630b132012-03-28 09:43:10 -0500780 ret = -ENODEV;
781 goto gpio_done;
782 }
783
784 /* Older devices provide fewer GPIO and have a smaller resource size. */
785 res = &gpio_ich_res[ICH_RES_GPIO];
786 res->start = base_addr;
Aaron Sierra01560f62013-01-24 14:52:39 -0600787 switch (lpc_chipset_info[priv->chipset].gpio_version) {
Aaron Sierra4630b132012-03-28 09:43:10 -0500788 case ICH_V5_GPIO:
789 case ICH_V10CORP_GPIO:
790 res->end = res->start + 128 - 1;
791 break;
792 default:
793 res->end = res->start + 64 - 1;
794 break;
795 }
796
Jean Delvare4f600ad2012-07-23 17:34:15 +0200797 ret = lpc_ich_check_conflict_gpio(res);
798 if (ret < 0) {
Aaron Sierra4630b132012-03-28 09:43:10 -0500799 /* this isn't necessarily fatal for the GPIO */
800 acpi_conflict = true;
801 goto gpio_done;
802 }
Aaron Sierra01560f62013-01-24 14:52:39 -0600803 lpc_chipset_info[priv->chipset].use_gpio = ret;
Aaron Sierra4630b132012-03-28 09:43:10 -0500804 lpc_ich_enable_gpio_space(dev);
805
Aaron Sierra01560f62013-01-24 14:52:39 -0600806 lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_GPIO]);
Aaron Sierra4630b132012-03-28 09:43:10 -0500807 ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_GPIO],
Mark Brown55692af2012-09-11 15:16:36 +0800808 1, NULL, 0, NULL);
Aaron Sierra4630b132012-03-28 09:43:10 -0500809
810gpio_done:
811 if (acpi_conflict)
812 pr_warn("Resource conflict(s) found affecting %s\n",
813 lpc_ich_cells[LPC_GPIO].name);
814 return ret;
815}
816
Aaron Sierra01560f62013-01-24 14:52:39 -0600817static int lpc_ich_init_wdt(struct pci_dev *dev)
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500818{
Aaron Sierra01560f62013-01-24 14:52:39 -0600819 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500820 u32 base_addr_cfg;
821 u32 base_addr;
822 int ret;
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500823 struct resource *res;
824
825 /* Setup power management base register */
Aaron Sierra01560f62013-01-24 14:52:39 -0600826 pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500827 base_addr = base_addr_cfg & 0x0000ff80;
828 if (!base_addr) {
Paul Bolle0c418842012-11-19 21:04:11 +0100829 dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500830 ret = -ENODEV;
831 goto wdt_done;
832 }
833
834 res = wdt_io_res(ICH_RES_IO_TCO);
835 res->start = base_addr + ACPIBASE_TCO_OFF;
836 res->end = base_addr + ACPIBASE_TCO_END;
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500837
838 res = wdt_io_res(ICH_RES_IO_SMI);
839 res->start = base_addr + ACPIBASE_SMI_OFF;
840 res->end = base_addr + ACPIBASE_SMI_END;
Feng Tang092369e2012-08-16 15:50:10 +0800841
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500842 lpc_ich_enable_acpi_space(dev);
843
844 /*
845 * Get the Memory-Mapped GCS register. To get access to it
846 * we have to read RCBA from PCI Config space 0xf0 and use
847 * it as base. GCS = RCBA + ICH6_GCS(0x3410).
848 */
Aaron Sierra01560f62013-01-24 14:52:39 -0600849 if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
Peter Hurleye294bc92012-11-21 17:30:50 +0100850 /* Don't register iomem for TCO ver 1 */
851 lpc_ich_cells[LPC_WDT].num_resources--;
852 } else {
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500853 pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
854 base_addr = base_addr_cfg & 0xffffc000;
855 if (!(base_addr_cfg & 1)) {
Paul Bolle0c418842012-11-19 21:04:11 +0100856 dev_notice(&dev->dev, "RCBA is disabled by "
857 "hardware/BIOS, device disabled\n");
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500858 ret = -ENODEV;
859 goto wdt_done;
860 }
861 res = wdt_mem_res(ICH_RES_MEM_GCS);
862 res->start = base_addr + ACPIBASE_GCS_OFF;
863 res->end = base_addr + ACPIBASE_GCS_END;
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500864 }
865
Aaron Sierra01560f62013-01-24 14:52:39 -0600866 lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_WDT]);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500867 ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_WDT],
Mark Brown55692af2012-09-11 15:16:36 +0800868 1, NULL, 0, NULL);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500869
870wdt_done:
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500871 return ret;
872}
873
Bill Pembertonf791be42012-11-19 13:23:04 -0500874static int lpc_ich_probe(struct pci_dev *dev,
Aaron Sierra4630b132012-03-28 09:43:10 -0500875 const struct pci_device_id *id)
876{
Aaron Sierra01560f62013-01-24 14:52:39 -0600877 struct lpc_ich_priv *priv;
Aaron Sierra4630b132012-03-28 09:43:10 -0500878 int ret;
879 bool cell_added = false;
880
Aaron Sierra01560f62013-01-24 14:52:39 -0600881 priv = kmalloc(GFP_KERNEL, sizeof(struct lpc_ich_priv));
882 if (!priv)
883 return -ENOMEM;
884
885 priv->chipset = id->driver_data;
886 priv->acpi.save = -1;
887 priv->acpi.base = ACPIBASE;
888 priv->acpi.ctrl = ACPICTRL;
889
890 priv->gpio.save = -1;
891 if (priv->chipset <= LPC_ICH5) {
892 priv->gpio.base = GPIOBASE_ICH0;
893 priv->gpio.ctrl = GPIOCTRL_ICH0;
894 } else {
895 priv->gpio.base = GPIOBASE_ICH6;
896 priv->gpio.ctrl = GPIOCTRL_ICH6;
897 }
898
899 pci_set_drvdata(dev, priv);
900
901 ret = lpc_ich_init_wdt(dev);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500902 if (!ret)
903 cell_added = true;
904
Aaron Sierra01560f62013-01-24 14:52:39 -0600905 ret = lpc_ich_init_gpio(dev);
Aaron Sierra4630b132012-03-28 09:43:10 -0500906 if (!ret)
907 cell_added = true;
908
909 /*
910 * We only care if at least one or none of the cells registered
911 * successfully.
912 */
913 if (!cell_added) {
Paul Bolle0c418842012-11-19 21:04:11 +0100914 dev_warn(&dev->dev, "No MFD cells added\n");
Aaron Sierra4630b132012-03-28 09:43:10 -0500915 lpc_ich_restore_config_space(dev);
Aaron Sierra01560f62013-01-24 14:52:39 -0600916 pci_set_drvdata(dev, NULL);
917 kfree(priv);
Aaron Sierra4630b132012-03-28 09:43:10 -0500918 return -ENODEV;
919 }
920
921 return 0;
922}
923
Bill Pemberton4740f732012-11-19 13:26:01 -0500924static void lpc_ich_remove(struct pci_dev *dev)
Aaron Sierra4630b132012-03-28 09:43:10 -0500925{
Aaron Sierra01560f62013-01-24 14:52:39 -0600926 void *priv = pci_get_drvdata(dev);
927
Aaron Sierra4630b132012-03-28 09:43:10 -0500928 mfd_remove_devices(&dev->dev);
929 lpc_ich_restore_config_space(dev);
Aaron Sierra01560f62013-01-24 14:52:39 -0600930 pci_set_drvdata(dev, NULL);
931 kfree(priv);
Aaron Sierra4630b132012-03-28 09:43:10 -0500932}
933
934static struct pci_driver lpc_ich_driver = {
935 .name = "lpc_ich",
936 .id_table = lpc_ich_ids,
937 .probe = lpc_ich_probe,
Bill Pemberton84449212012-11-19 13:20:24 -0500938 .remove = lpc_ich_remove,
Aaron Sierra4630b132012-03-28 09:43:10 -0500939};
940
941static int __init lpc_ich_init(void)
942{
943 return pci_register_driver(&lpc_ich_driver);
944}
945
946static void __exit lpc_ich_exit(void)
947{
948 pci_unregister_driver(&lpc_ich_driver);
949}
950
951module_init(lpc_ich_init);
952module_exit(lpc_ich_exit);
953
954MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
955MODULE_DESCRIPTION("LPC interface for Intel ICH");
956MODULE_LICENSE("GPL");