blob: fadf75ed896e66da6d383b522b439999e53fa9f3 [file] [log] [blame]
Mian Yousaf Kaukabb1b22612010-05-01 21:46:35 +02001/*
Rabin Vincent6af8a132010-03-30 12:46:38 +05302 * Copyright (c) 2009 ST-Ericsson SA
Mian Yousaf Kaukabb1b22612010-05-01 21:46:35 +02003 *
Kumar Sanghvicbc42972010-02-08 16:52:15 +05304 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2
6 * as published by the Free Software Foundation.
Mian Yousaf Kaukabb1b22612010-05-01 21:46:35 +02007 */
8
Kumar Sanghvicbc42972010-02-08 16:52:15 +05309
10
Mian Yousaf Kaukabb1b22612010-05-01 21:46:35 +020011#ifndef __MACH_PRCMU_REGS_H
12#define __MACH_PRCMU_REGS_H
13
14#include <mach/hardware.h>
15
16#define _PRCMU_BASE IO_ADDRESS(U8500_PRCMU_BASE)
17
18#define PRCM_ARM_PLLDIVPS (_PRCMU_BASE + 0x118)
19#define PRCM_ARM_CHGCLKREQ (_PRCMU_BASE + 0x114)
20#define PRCM_PLLARM_ENABLE (_PRCMU_BASE + 0x98)
21#define PRCM_ARMCLKFIX_MGT (_PRCMU_BASE + 0x0)
22#define PRCM_A9_RESETN_CLR (_PRCMU_BASE + 0x1f4)
23#define PRCM_A9_RESETN_SET (_PRCMU_BASE + 0x1f0)
24#define PRCM_ARM_LS_CLAMP (_PRCMU_BASE + 0x30c)
25#define PRCM_SRAM_A9 (_PRCMU_BASE + 0x308)
26
Kumar Sanghvicbc42972010-02-08 16:52:15 +053027/* ARM WFI Standby signal register */
Kumar Sanghvic99e78f2010-03-06 22:18:05 +053028#define PRCM_ARM_WFI_STANDBY (_PRCMU_BASE + 0x130)
Kumar Sanghvicbc42972010-02-08 16:52:15 +053029#define PRCMU_IOCR (_PRCMU_BASE + 0x310)
30
31
Mian Yousaf Kaukabb1b22612010-05-01 21:46:35 +020032/* CPU mailbox registers */
33#define PRCM_MBOX_CPU_VAL (_PRCMU_BASE + 0x0fc)
34#define PRCM_MBOX_CPU_SET (_PRCMU_BASE + 0x100)
35#define PRCM_MBOX_CPU_CLR (_PRCMU_BASE + 0x104)
36
37/* Dual A9 core interrupt management unit registers */
38#define PRCM_A9_MASK_REQ (_PRCMU_BASE + 0x328)
39#define PRCM_A9_MASK_ACK (_PRCMU_BASE + 0x32c)
40#define PRCM_ARMITMSK31TO0 (_PRCMU_BASE + 0x11c)
41#define PRCM_ARMITMSK63TO32 (_PRCMU_BASE + 0x120)
42#define PRCM_ARMITMSK95TO64 (_PRCMU_BASE + 0x124)
Sundar R Iyer5d3f6b32010-04-19 11:53:12 +053043#define PRCM_ARMITMSK127TO96 (_PRCMU_BASE + 0x128)
44#define PRCM_POWER_STATE_VAL (_PRCMU_BASE + 0x25C)
Kumar Sanghvicbc42972010-02-08 16:52:15 +053045#define PRCM_ARMITVAL31TO0 (_PRCMU_BASE + 0x260)
46#define PRCM_ARMITVAL63TO32 (_PRCMU_BASE + 0x264)
47#define PRCM_ARMITVAL95TO64 (_PRCMU_BASE + 0x268)
48#define PRCM_ARMITVAL127TO96 (_PRCMU_BASE + 0x26C)
49
50#define PRCM_HOSTACCESS_REQ (_PRCMU_BASE + 0x334)
51#define ARM_WAKEUP_MODEM 0x1
52
53/* register for Ack mailbox interrupts */
54#define PRCM_ARM_IT1_CLEAR (_PRCMU_BASE + 0x48C)
55#define PRCM_ARM_IT1_VAL (_PRCMU_BASE + 0x494)
56#define PRCM_HOLD_EVT (_PRCMU_BASE + 0x174)
57
58#define PRCM_ITSTATUS0 (_PRCMU_BASE + 0x148)
59#define PRCM_ITSTATUS1 (_PRCMU_BASE + 0x150)
60#define PRCM_ITSTATUS2 (_PRCMU_BASE + 0x158)
61#define PRCM_ITSTATUS3 (_PRCMU_BASE + 0x160)
62#define PRCM_ITSTATUS4 (_PRCMU_BASE + 0x168)
63#define PRCM_ITSTATUS5 (_PRCMU_BASE + 0x484)
64#define PRCM_ITCLEAR5 (_PRCMU_BASE + 0x488)
65#define PRCM_ARMIT_MASKXP70_IT (_PRCMU_BASE + 0x1018)
66
Kumar Sanghvi96277042010-03-07 16:03:08 +053067/* System reset register */
68#define PRCM_APE_SOFTRST (_PRCMU_BASE + 0x228)
Mian Yousaf Kaukabb1b22612010-05-01 21:46:35 +020069
Sundar R Iyer3956b4a2010-06-24 12:08:37 +053070/* PRCM Timer 5 */
71#define PRCM_TIMER_5_REF (_PRCMU_BASE + 0x45C)
72#define PRCM_TIMER_5_DOWNCOUNT (_PRCMU_BASE + 0x460)
73#define PRCM_TIMER_5_MODE (_PRCMU_BASE + 0x464)
74
Jimmy Rubin8c472092010-06-11 13:38:15 +020075/* Level shifter and clamp control registers */
76#define PRCM_MMIP_LS_CLAMP_SET (_PRCMU_BASE + 0x420)
77#define PRCM_MMIP_LS_CLAMP_CLR (_PRCMU_BASE + 0x424)
78
79/* PRCMU clock/PLL/reset registers */
80#define PRCM_PLLDSI_FREQ (_PRCMU_BASE + 0x500)
81#define PRCM_PLLDSI_ENABLE (_PRCMU_BASE + 0x504)
82#define PRCM_LCDCLK_MGT (_PRCMU_BASE + 0x044)
83#define PRCM_MCDECLK_MGT (_PRCMU_BASE + 0x064)
84#define PRCM_HDMICLK_MGT (_PRCMU_BASE + 0x058)
85#define PRCM_TVCLK_MGT (_PRCMU_BASE + 0x07c)
86#define PRCM_DSI_PLLOUT_SEL (_PRCMU_BASE + 0x530)
87#define PRCM_DSITVCLK_DIV (_PRCMU_BASE + 0x52C)
88#define PRCM_APE_RESETN_SET (_PRCMU_BASE + 0x1E4)
89#define PRCM_APE_RESETN_CLR (_PRCMU_BASE + 0x1E8)
90
91/* ePOD and memory power signal control registers */
92#define PRCM_EPOD_C_SET (_PRCMU_BASE + 0x410)
93#define PRCM_SRAM_LS_SLEEP (_PRCMU_BASE + 0x304)
94
95/* Debug power control unit registers */
96#define PRCM_POWER_STATE_SET (_PRCMU_BASE + 0x254)
97
98/* Miscellaneous unit registers */
99#define PRCM_DSI_SW_RESET (_PRCMU_BASE + 0x324)
100
Mian Yousaf Kaukabb1b22612010-05-01 21:46:35 +0200101#endif /* __MACH_PRCMU__REGS_H */