blob: 206df218971291782bda6a4cec7869f154ec410c [file] [log] [blame]
Minkyu Kang008a3512011-01-24 15:22:23 +09001/*
2 * (C) Copyright 2010 Samsung Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 *
20 */
21
Chander Kashyap393cb362011-12-06 23:34:12 +000022#ifndef _EXYNOS4_CPU_H
23#define _EXYNOS4_CPU_H
Minkyu Kang008a3512011-01-24 15:22:23 +090024
Chander Kashyap37bb6d82012-02-05 23:01:46 +000025#define DEVICE_NOT_AVAILABLE 0
26
Minkyu Kang77758312012-04-26 15:48:32 +090027#define EXYNOS_CPU_NAME "Exynos"
Chander Kashyap393cb362011-12-06 23:34:12 +000028#define EXYNOS4_ADDR_BASE 0x10000000
Minkyu Kang008a3512011-01-24 15:22:23 +090029
Chander Kashyap393cb362011-12-06 23:34:12 +000030/* EXYNOS4 */
31#define EXYNOS4_GPIO_PART3_BASE 0x03860000
32#define EXYNOS4_PRO_ID 0x10000000
Donghwa Lee283591f2012-04-05 19:36:10 +000033#define EXYNOS4_SYSREG_BASE 0x10010000
Chander Kashyap393cb362011-12-06 23:34:12 +000034#define EXYNOS4_POWER_BASE 0x10020000
35#define EXYNOS4_SWRESET 0x10020400
36#define EXYNOS4_CLOCK_BASE 0x10030000
37#define EXYNOS4_SYSTIMER_BASE 0x10050000
38#define EXYNOS4_WATCHDOG_BASE 0x10060000
39#define EXYNOS4_MIU_BASE 0x10600000
40#define EXYNOS4_DMC0_BASE 0x10400000
41#define EXYNOS4_DMC1_BASE 0x10410000
42#define EXYNOS4_GPIO_PART2_BASE 0x11000000
43#define EXYNOS4_GPIO_PART1_BASE 0x11400000
44#define EXYNOS4_FIMD_BASE 0x11C00000
Donghwa Lee283591f2012-04-05 19:36:10 +000045#define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
Chander Kashyap393cb362011-12-06 23:34:12 +000046#define EXYNOS4_USBOTG_BASE 0x12480000
47#define EXYNOS4_MMC_BASE 0x12510000
48#define EXYNOS4_SROMC_BASE 0x12570000
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +053049#define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
Chander Kashyap393cb362011-12-06 23:34:12 +000050#define EXYNOS4_USBPHY_BASE 0x125B0000
51#define EXYNOS4_UART_BASE 0x13800000
Rajeshwari Shinde1a758ae2012-07-23 21:23:49 +000052#define EXYNOS4_I2C_BASE 0x13860000
Chander Kashyap393cb362011-12-06 23:34:12 +000053#define EXYNOS4_ADC_BASE 0x13910000
54#define EXYNOS4_PWMTIMER_BASE 0x139D0000
55#define EXYNOS4_MODEM_BASE 0x13A00000
Chander Kashyap37bb6d82012-02-05 23:01:46 +000056#define EXYNOS4_USBPHY_CONTROL 0x10020704
57
58#define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
Donghwa Leec4015052012-07-02 01:15:59 +000059#define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap37bb6d82012-02-05 23:01:46 +000060
Jeong-Hyeon Kim4a703be2012-08-29 12:28:26 +090061#define EXYNOS4412_DMC0_BASE 0x10600000
62#define EXYNOS4412_DMC1_BASE 0x10610000
63#define EXYNOS4412_GPIO_PART4_BASE 0x106E0000
64
Chander Kashyap37bb6d82012-02-05 23:01:46 +000065/* EXYNOS5 */
Rajeshwari Shinde8da3eb12012-07-23 21:23:50 +000066#define EXYNOS5_I2C_SPACING 0x10000
67
Chander Kashyap37bb6d82012-02-05 23:01:46 +000068#define EXYNOS5_GPIO_PART4_BASE 0x03860000
69#define EXYNOS5_PRO_ID 0x10000000
70#define EXYNOS5_CLOCK_BASE 0x10010000
71#define EXYNOS5_POWER_BASE 0x10040000
72#define EXYNOS5_SWRESET 0x10040400
73#define EXYNOS5_SYSREG_BASE 0x10050000
74#define EXYNOS5_WATCHDOG_BASE 0x101D0000
Christoffer Dall3d28a182012-11-17 22:46:19 -050075#define EXYNOS5_GIC_DIST_BASE 0x10481000
76#define EXYNOS5_GIC_CPU_BASE 0x10482000
77
Chander Kashyap37bb6d82012-02-05 23:01:46 +000078#define EXYNOS5_DMC_PHY0_BASE 0x10C00000
79#define EXYNOS5_DMC_PHY1_BASE 0x10C10000
80#define EXYNOS5_GPIO_PART3_BASE 0x10D10000
81#define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
82#define EXYNOS5_GPIO_PART1_BASE 0x11400000
Donghwa Lee283591f2012-04-05 19:36:10 +000083#define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +053084#define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
Rajeshwari Shinde86d74d02012-05-14 05:52:04 +000085#define EXYNOS5_USBPHY_BASE 0x12130000
86#define EXYNOS5_USBOTG_BASE 0x12140000
Chander Kashyap37bb6d82012-02-05 23:01:46 +000087#define EXYNOS5_MMC_BASE 0x12200000
88#define EXYNOS5_SROMC_BASE 0x12250000
Chander Kashyap37bb6d82012-02-05 23:01:46 +000089#define EXYNOS5_UART_BASE 0x12C00000
Rajeshwari Shinde1a758ae2012-07-23 21:23:49 +000090#define EXYNOS5_I2C_BASE 0x12C60000
Chander Kashyap37bb6d82012-02-05 23:01:46 +000091#define EXYNOS5_PWMTIMER_BASE 0x12DD0000
92#define EXYNOS5_GPIO_PART2_BASE 0x13400000
93#define EXYNOS5_FIMD_BASE 0x14400000
Donghwa Leec4015052012-07-02 01:15:59 +000094#define EXYNOS5_DP_BASE 0x145B0000
Chander Kashyap37bb6d82012-02-05 23:01:46 +000095
96#define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
97#define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kang008a3512011-01-24 15:22:23 +090098
99#ifndef __ASSEMBLY__
100#include <asm/io.h>
101/* CPU detection macros */
102extern unsigned int s5p_cpu_id;
Minkyu Kang5d845f22011-05-16 19:45:54 +0900103extern unsigned int s5p_cpu_rev;
104
105static inline int s5p_get_cpu_rev(void)
106{
107 return s5p_cpu_rev;
108}
Minkyu Kang008a3512011-01-24 15:22:23 +0900109
110static inline void s5p_set_cpu_id(void)
111{
Minkyu Kang77758312012-04-26 15:48:32 +0900112 unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
Minkyu Kang008a3512011-01-24 15:22:23 +0900113
Minkyu Kang77758312012-04-26 15:48:32 +0900114 switch (pro_id) {
115 case 0x200:
116 /* Exynos4210 EVT0 */
117 s5p_cpu_id = 0x4210;
Minkyu Kang5d845f22011-05-16 19:45:54 +0900118 s5p_cpu_rev = 0;
Minkyu Kang77758312012-04-26 15:48:32 +0900119 break;
120 case 0x210:
121 /* Exynos4210 EVT1 */
122 s5p_cpu_id = 0x4210;
123 break;
124 case 0x412:
125 /* Exynos4412 */
126 s5p_cpu_id = 0x4412;
127 break;
128 case 0x520:
129 /* Exynos5250 */
130 s5p_cpu_id = 0x5250;
131 break;
Minkyu Kang5d845f22011-05-16 19:45:54 +0900132 }
Minkyu Kang008a3512011-01-24 15:22:23 +0900133}
134
Minkyu Kang77758312012-04-26 15:48:32 +0900135static inline char *s5p_get_cpu_name(void)
136{
137 return EXYNOS_CPU_NAME;
138}
139
Jeong-Hyeon Kim4a703be2012-08-29 12:28:26 +0900140#define IS_SAMSUNG_TYPE(type, id, shift) \
Minkyu Kang008a3512011-01-24 15:22:23 +0900141static inline int cpu_is_##type(void) \
142{ \
Jeong-Hyeon Kim4a703be2012-08-29 12:28:26 +0900143 return (s5p_cpu_id >> shift) == id; \
Minkyu Kang008a3512011-01-24 15:22:23 +0900144}
145
Jeong-Hyeon Kim4a703be2012-08-29 12:28:26 +0900146IS_SAMSUNG_TYPE(exynos4, 0x4, 12)
147IS_SAMSUNG_TYPE(exynos4210, 0x4210, 0)
148IS_SAMSUNG_TYPE(exynos4412, 0x4412, 0)
149IS_SAMSUNG_TYPE(exynos5, 0x5, 12)
Minkyu Kang008a3512011-01-24 15:22:23 +0900150
151#define SAMSUNG_BASE(device, base) \
152static inline unsigned int samsung_get_base_##device(void) \
153{ \
Chander Kashyap393cb362011-12-06 23:34:12 +0000154 if (cpu_is_exynos4()) \
155 return EXYNOS4_##base; \
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000156 else if (cpu_is_exynos5()) \
157 return EXYNOS5_##base; \
Minkyu Kang008a3512011-01-24 15:22:23 +0900158 else \
159 return 0; \
160}
161
162SAMSUNG_BASE(adc, ADC_BASE)
163SAMSUNG_BASE(clock, CLOCK_BASE)
Donghwa Leec4015052012-07-02 01:15:59 +0000164SAMSUNG_BASE(dp, DP_BASE)
Donghwa Lee283591f2012-04-05 19:36:10 +0000165SAMSUNG_BASE(sysreg, SYSREG_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900166SAMSUNG_BASE(fimd, FIMD_BASE)
Rajeshwari Shinde1a758ae2012-07-23 21:23:49 +0000167SAMSUNG_BASE(i2c, I2C_BASE)
Donghwa Lee283591f2012-04-05 19:36:10 +0000168SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900169SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
170SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
171SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000172SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900173SAMSUNG_BASE(pro_id, PRO_ID)
174SAMSUNG_BASE(mmc, MMC_BASE)
175SAMSUNG_BASE(modem, MODEM_BASE)
176SAMSUNG_BASE(sromc, SROMC_BASE)
177SAMSUNG_BASE(swreset, SWRESET)
178SAMSUNG_BASE(timer, PWMTIMER_BASE)
179SAMSUNG_BASE(uart, UART_BASE)
180SAMSUNG_BASE(usb_phy, USBPHY_BASE)
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +0530181SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900182SAMSUNG_BASE(usb_otg, USBOTG_BASE)
183SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
HeungJun, Kim77e490e2012-01-16 21:13:04 +0000184SAMSUNG_BASE(power, POWER_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900185#endif
186
Chander Kashyap393cb362011-12-06 23:34:12 +0000187#endif /* _EXYNOS4_CPU_H */