blob: fffef44ffda8f726fe2f3d5474ac3e5547b2b1b1 [file] [log] [blame]
Jacob Bramley2af191d2018-05-16 10:22:44 +01001// Copyright 2018, VIXL authors
2// All rights reserved.
3//
4// Redistribution and use in source and binary forms, with or without
5// modification, are permitted provided that the following conditions are met:
6//
7// * Redistributions of source code must retain the above copyright notice,
8// this list of conditions and the following disclaimer.
9// * Redistributions in binary form must reproduce the above copyright notice,
10// this list of conditions and the following disclaimer in the documentation
11// and/or other materials provided with the distribution.
12// * Neither the name of ARM Limited nor the names of its contributors may be
13// used to endorse or promote products derived from this software without
14// specific prior written permission.
15//
16// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND
17// ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
18// WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
19// DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
20// FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21// DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
22// SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
23// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24// OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
25// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26
27#ifndef VIXL_CPU_FEATURES_H
28#define VIXL_CPU_FEATURES_H
29
30#include <ostream>
31
32#include "globals-vixl.h"
33
34namespace vixl {
35
36
37// clang-format off
38#define VIXL_CPU_FEATURE_LIST(V) \
39 /* If set, the OS traps and emulates MRS accesses to relevant (EL1) ID_* */ \
40 /* registers, so that the detailed feature registers can be read */ \
41 /* directly. */ \
42 V(kIDRegisterEmulation, "ID register emulation", "cpuid") \
43 \
44 V(kFP, "FP", "fp") \
45 V(kNEON, "NEON", "asimd") \
46 V(kCRC32, "CRC32", "crc32") \
47 /* Cryptographic support instructions. */ \
48 V(kAES, "AES", "aes") \
49 V(kSHA1, "SHA1", "sha1") \
50 V(kSHA2, "SHA2", "sha2") \
51 /* A form of PMULL{2} with a 128-bit (1Q) result. */ \
52 V(kPmull1Q, "Pmull1Q", "pmull") \
53 /* Atomic operations on memory: CAS, LDADD, STADD, SWP, etc. */ \
54 V(kAtomics, "Atomics", "atomics") \
55 /* Limited ordering regions: LDLAR, STLLR and their variants. */ \
56 V(kLORegions, "LORegions", NULL) \
57 /* Rounding doubling multiply add/subtract: SQRDMLAH and SQRDMLSH. */ \
58 V(kRDM, "RDM", "asimdrdm") \
Jacob Bramley4482be72018-09-14 15:57:57 +010059 /* Scalable Vector Extension. */ \
60 V(kSVE, "SVE", "sve") \
Jacob Bramley2af191d2018-05-16 10:22:44 +010061 /* SDOT and UDOT support (in NEON). */ \
62 V(kDotProduct, "DotProduct", "asimddp") \
63 /* Half-precision (FP16) support for FP and NEON, respectively. */ \
64 V(kFPHalf, "FPHalf", "fphp") \
65 V(kNEONHalf, "NEONHalf", "asimdhp") \
Jacob Bramleyca789742018-09-13 14:25:46 +010066 /* The RAS extension, including the ESB instruction. */ \
67 V(kRAS, "RAS", NULL) \
Jacob Bramley2af191d2018-05-16 10:22:44 +010068 /* Data cache clean to the point of persistence: DC CVAP. */ \
69 V(kDCPoP, "DCPoP", "dcpop") \
70 /* Cryptographic support instructions. */ \
71 V(kSHA3, "SHA3", "sha3") \
72 V(kSHA512, "SHA512", "sha512") \
73 V(kSM3, "SM3", "sm3") \
74 V(kSM4, "SM4", "sm4") \
75 /* Pointer authentication for addresses. */ \
76 V(kPAuth, "PAuth", NULL) \
77 /* Pointer authentication for addresses uses QARMA. */ \
78 V(kPAuthQARMA, "PAuthQARMA", NULL) \
79 /* Generic authentication (using the PACGA instruction). */ \
80 V(kPAuthGeneric, "PAuthGeneric", NULL) \
81 /* Generic authentication uses QARMA. */ \
82 V(kPAuthGenericQARMA, "PAuthGenericQARMA", NULL) \
Jacob Bramley4482be72018-09-14 15:57:57 +010083 /* JavaScript-style FP -> integer conversion instruction: FJCVTZS. */ \
Jacob Bramley2af191d2018-05-16 10:22:44 +010084 V(kJSCVT, "JSCVT", "jscvt") \
Jacob Bramley4482be72018-09-14 15:57:57 +010085 /* Complex number support for NEON: FCMLA and FCADD. */ \
86 V(kFcma, "Fcma", "fcma") \
Jacob Bramley2af191d2018-05-16 10:22:44 +010087 /* RCpc-based model (for weaker release consistency): LDAPR and variants. */ \
88 V(kRCpc, "RCpc", "lrcpc") \
Jacob Bramley4482be72018-09-14 15:57:57 +010089 V(kRCpcImm, "RCpc (imm)", "ilrcpc") \
90 /* Flag manipulation instructions: SETF{8,16}, CFINV, RMIF. */ \
91 V(kFlagM, "FlagM", "flagm") \
92 /* Unaligned single-copy atomicity. */ \
93 V(kUSCAT, "USCAT", "uscat") \
94 /* FP16 fused multiply-add or -subtract long: FMLAL{2}, FMLSL{2}. */ \
95 V(kFHM, "FHM", "asimdfhm") \
96 /* Data-independent timing (for selected instructions). */ \
Martyn Capewellcb963f72018-10-22 15:25:28 +010097 V(kDIT, "DIT", "dit") \
98 /* Branch target identification. */ \
Alexander Gilday84ee1442018-11-06 15:28:07 +000099 V(kBTI, "BTI", NULL) \
100 /* Flag manipulation instructions: {AX,XA}FLAG */ \
101 V(kAXFlag, "AXFlag", NULL)
Jacob Bramley2af191d2018-05-16 10:22:44 +0100102// clang-format on
103
104
105class CPUFeaturesConstIterator;
106
107// A representation of the set of features known to be supported by the target
108// device. Each feature is represented by a simple boolean flag.
109//
Jacob Bramley5997b462018-06-05 14:05:30 +0100110// - When the Assembler is asked to assemble an instruction, it asserts (in
111// debug mode) that the necessary features are available.
Jacob Bramley2af191d2018-05-16 10:22:44 +0100112//
Jacob Bramley2af191d2018-05-16 10:22:44 +0100113// - TODO: The MacroAssembler relies on the Assembler's assertions, but in
114// some cases it may be useful for macros to generate a fall-back sequence
115// in case features are not available.
116//
Jacob Bramleyc44ce3d2018-06-12 15:39:09 +0100117// - The Simulator assumes by default that all features are available, but it
118// is possible to configure it to fail if the simulated code uses features
119// that are not enabled.
120//
121// The Simulator also offers pseudo-instructions to allow features to be
122// enabled and disabled dynamically. This is useful when you want to ensure
123// that some features are constrained to certain areas of code.
124//
125// - The base Disassembler knows nothing about CPU features, but the
126// PrintDisassembler can be configured to annotate its output with warnings
127// about unavailable features. The Simulator uses this feature when
128// instruction trace is enabled.
129//
130// - The Decoder-based components -- the Simulator and PrintDisassembler --
131// rely on a CPUFeaturesAuditor visitor. This visitor keeps a list of
132// features actually encountered so that a large block of code can be
133// examined (either directly or through simulation), and the required
134// features analysed later.
135//
Jacob Bramley2af191d2018-05-16 10:22:44 +0100136// Expected usage:
137//
138// // By default, VIXL uses CPUFeatures::AArch64LegacyBaseline(), for
139// // compatibility with older version of VIXL.
140// MacroAssembler masm;
141//
142// // Generate code only for the current CPU.
143// masm.SetCPUFeatures(CPUFeatures::InferFromOS());
144//
145// // Turn off feature checking entirely.
146// masm.SetCPUFeatures(CPUFeatures::All());
147//
148// Feature set manipulation:
149//
150// CPUFeatures f; // The default constructor gives an empty set.
151// // Individual features can be added (or removed).
152// f.Combine(CPUFeatures::kFP, CPUFeatures::kNEON, CPUFeatures::AES);
153// f.Remove(CPUFeatures::kNEON);
154//
155// // Some helpers exist for extensions that provide several features.
156// f.Remove(CPUFeatures::All());
157// f.Combine(CPUFeatures::AArch64LegacyBaseline());
158//
159// // Chained construction is also possible.
160// CPUFeatures g =
161// f.With(CPUFeatures::kPmull1Q).Without(CPUFeatures::kCRC32);
162//
163// // Features can be queried. Where multiple features are given, they are
164// // combined with logical AND.
165// if (h.Has(CPUFeatures::kNEON)) { ... }
166// if (h.Has(CPUFeatures::kFP, CPUFeatures::kNEON)) { ... }
167// if (h.Has(g)) { ... }
168// // If the empty set is requested, the result is always 'true'.
169// VIXL_ASSERT(h.Has(CPUFeatures()));
170//
171// // For debug and reporting purposes, features can be enumerated (or
172// // printed directly):
173// std::cout << CPUFeatures::kNEON; // Prints something like "NEON".
174// std::cout << f; // Prints something like "FP, NEON, CRC32".
175class CPUFeatures {
176 public:
177 // clang-format off
178 // Individual features.
179 // These should be treated as opaque tokens. User code should not rely on
180 // specific numeric values or ordering.
181 enum Feature {
182 // Refer to VIXL_CPU_FEATURE_LIST (above) for the list of feature names that
183 // this class supports.
184
Jacob Bramleyfdf332a2018-09-17 11:17:54 +0100185 kNone = -1,
Jacob Bramley2af191d2018-05-16 10:22:44 +0100186#define VIXL_DECLARE_FEATURE(SYMBOL, NAME, CPUINFO) SYMBOL,
187 VIXL_CPU_FEATURE_LIST(VIXL_DECLARE_FEATURE)
188#undef VIXL_DECLARE_FEATURE
Jacob Bramleyfdf332a2018-09-17 11:17:54 +0100189 kNumberOfFeatures
Jacob Bramley2af191d2018-05-16 10:22:44 +0100190 };
191 // clang-format on
192
193 // By default, construct with no features enabled.
194 CPUFeatures() : features_(0) {}
195
196 // Construct with some features already enabled.
197 CPUFeatures(Feature feature0,
198 Feature feature1 = kNone,
199 Feature feature2 = kNone,
200 Feature feature3 = kNone);
201
202 // Construct with all features enabled. This can be used to disable feature
203 // checking: `Has(...)` returns true regardless of the argument.
204 static CPUFeatures All();
205
Jacob Bramley7b8fc822018-06-26 16:48:21 +0100206 // Construct an empty CPUFeatures. This is equivalent to the default
207 // constructor, but is provided for symmetry and convenience.
208 static CPUFeatures None() { return CPUFeatures(); }
209
Jacob Bramley2af191d2018-05-16 10:22:44 +0100210 // The presence of these features was assumed by version of VIXL before this
211 // API was added, so using this set by default ensures API compatibility.
212 static CPUFeatures AArch64LegacyBaseline() {
213 return CPUFeatures(kFP, kNEON, kCRC32);
214 }
215
216 // Construct a new CPUFeatures object based on what the OS reports.
217 static CPUFeatures InferFromOS();
218
219 // Combine another CPUFeatures object into this one. Features that already
220 // exist in this set are left unchanged.
221 void Combine(const CPUFeatures& other);
222
223 // Combine specific features into this set. Features that already exist in
224 // this set are left unchanged.
225 void Combine(Feature feature0,
226 Feature feature1 = kNone,
227 Feature feature2 = kNone,
228 Feature feature3 = kNone);
229
230 // Remove features in another CPUFeatures object from this one.
231 void Remove(const CPUFeatures& other);
232
233 // Remove specific features from this set.
234 void Remove(Feature feature0,
235 Feature feature1 = kNone,
236 Feature feature2 = kNone,
237 Feature feature3 = kNone);
238
239 // Chaining helpers for convenient construction.
240 CPUFeatures With(const CPUFeatures& other) const;
241 CPUFeatures With(Feature feature0,
242 Feature feature1 = kNone,
243 Feature feature2 = kNone,
244 Feature feature3 = kNone) const;
245 CPUFeatures Without(const CPUFeatures& other) const;
246 CPUFeatures Without(Feature feature0,
247 Feature feature1 = kNone,
248 Feature feature2 = kNone,
249 Feature feature3 = kNone) const;
250
251 // Query features.
252 // Note that an empty query (like `Has(kNone)`) always returns true.
253 bool Has(const CPUFeatures& other) const;
254 bool Has(Feature feature0,
255 Feature feature1 = kNone,
256 Feature feature2 = kNone,
257 Feature feature3 = kNone) const;
258
Jacob Bramleyc44ce3d2018-06-12 15:39:09 +0100259 // Return the number of enabled features.
260 size_t Count() const;
261
262 // Check for equivalence.
263 bool operator==(const CPUFeatures& other) const {
264 return Has(other) && other.Has(*this);
265 }
266 bool operator!=(const CPUFeatures& other) const { return !(*this == other); }
267
Jacob Bramley2af191d2018-05-16 10:22:44 +0100268 typedef CPUFeaturesConstIterator const_iterator;
269
270 const_iterator begin() const;
271 const_iterator end() const;
272
273 private:
274 // Each bit represents a feature. This field will be replaced as needed if
275 // features are added.
276 uint64_t features_;
277
278 friend std::ostream& operator<<(std::ostream& os,
279 const vixl::CPUFeatures& features);
280};
281
282std::ostream& operator<<(std::ostream& os, vixl::CPUFeatures::Feature feature);
283std::ostream& operator<<(std::ostream& os, const vixl::CPUFeatures& features);
284
285// This is not a proper C++ iterator type, but it simulates enough of
286// ForwardIterator that simple loops can be written.
287class CPUFeaturesConstIterator {
288 public:
289 CPUFeaturesConstIterator(const CPUFeatures* cpu_features = NULL,
290 CPUFeatures::Feature start = CPUFeatures::kNone)
291 : cpu_features_(cpu_features), feature_(start) {
292 VIXL_ASSERT(IsValid());
293 }
294
295 bool operator==(const CPUFeaturesConstIterator& other) const;
296 bool operator!=(const CPUFeaturesConstIterator& other) const {
297 return !(*this == other);
298 }
299 CPUFeatures::Feature operator++();
300 CPUFeatures::Feature operator++(int);
301
302 CPUFeatures::Feature operator*() const {
303 VIXL_ASSERT(IsValid());
304 return feature_;
305 }
306
307 // For proper support of C++'s simplest "Iterator" concept, this class would
308 // have to define member types (such as CPUFeaturesIterator::pointer) to make
309 // it appear as if it iterates over Feature objects in memory. That is, we'd
310 // need CPUFeatures::iterator to behave like std::vector<Feature>::iterator.
311 // This is at least partially possible -- the std::vector<bool> specialisation
312 // does something similar -- but it doesn't seem worthwhile for a
313 // special-purpose debug helper, so they are omitted here.
314 private:
315 const CPUFeatures* cpu_features_;
316 CPUFeatures::Feature feature_;
317
318 bool IsValid() const {
319 return ((cpu_features_ == NULL) && (feature_ == CPUFeatures::kNone)) ||
320 cpu_features_->Has(feature_);
321 }
322};
323
324// A convenience scope for temporarily modifying a CPU features object. This
325// allows features to be enabled for short sequences.
326//
327// Expected usage:
328//
329// {
330// CPUFeaturesScope cpu(&masm, CPUFeatures::kCRC32);
331// // This scope can now use CRC32, as well as anything else that was enabled
332// // before the scope.
333//
334// ...
335//
336// // At the end of the scope, the original CPU features are restored.
337// }
338class CPUFeaturesScope {
339 public:
340 // Start a CPUFeaturesScope on any object that implements
341 // `CPUFeatures* GetCPUFeatures()`.
342 template <typename T>
343 explicit CPUFeaturesScope(T* cpu_features_wrapper,
344 CPUFeatures::Feature feature0 = CPUFeatures::kNone,
345 CPUFeatures::Feature feature1 = CPUFeatures::kNone,
346 CPUFeatures::Feature feature2 = CPUFeatures::kNone,
347 CPUFeatures::Feature feature3 = CPUFeatures::kNone)
348 : cpu_features_(cpu_features_wrapper->GetCPUFeatures()),
349 old_features_(*cpu_features_) {
350 cpu_features_->Combine(feature0, feature1, feature2, feature3);
351 }
352
353 template <typename T>
354 CPUFeaturesScope(T* cpu_features_wrapper, const CPUFeatures& other)
355 : cpu_features_(cpu_features_wrapper->GetCPUFeatures()),
356 old_features_(*cpu_features_) {
357 cpu_features_->Combine(other);
358 }
359
360 ~CPUFeaturesScope() { *cpu_features_ = old_features_; }
361
362 // For advanced usage, the CPUFeatures object can be accessed directly.
363 // The scope will restore the original state when it ends.
364
365 CPUFeatures* GetCPUFeatures() const { return cpu_features_; }
366
367 void SetCPUFeatures(const CPUFeatures& cpu_features) {
368 *cpu_features_ = cpu_features;
369 }
370
371 private:
372 CPUFeatures* const cpu_features_;
373 const CPUFeatures old_features_;
374};
375
376
377} // namespace vixl
378
379#endif // VIXL_CPU_FEATURES_H