blob: 0426bc8e27fa940707185004ea63c8011671973a [file] [log] [blame]
Paul Brook1ad21342009-05-19 16:17:58 +01001#ifndef CPU_COMMON_H
2#define CPU_COMMON_H 1
3
4/* CPU interfaces that are target indpendent. */
5
Aurelien Jarno477ba622010-03-29 02:12:51 +02006#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__) || defined(__ia64__)
Paul Brook1ad21342009-05-19 16:17:58 +01007#define WORDS_ALIGNED
8#endif
9
Paolo Bonzini37b76cf2010-04-01 19:57:10 +020010#ifdef TARGET_PHYS_ADDR_BITS
11#include "targphys.h"
12#endif
13
14#ifndef NEED_CPU_H
15#include "poison.h"
16#endif
17
Paul Brook1ad21342009-05-19 16:17:58 +010018#include "bswap.h"
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +020019#include "qemu-queue.h"
Paul Brook1ad21342009-05-19 16:17:58 +010020
Paul Brookb3755a92010-03-12 16:54:58 +000021#if !defined(CONFIG_USER_ONLY)
22
Paul Brook1ad21342009-05-19 16:17:58 +010023/* address in the RAM (different from a physical address) */
Anthony Liguoric227f092009-10-01 16:12:16 -050024typedef unsigned long ram_addr_t;
Paul Brook1ad21342009-05-19 16:17:58 +010025
26/* memory API */
27
Anthony Liguoric227f092009-10-01 16:12:16 -050028typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
29typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
Paul Brook1ad21342009-05-19 16:17:58 +010030
Anthony Liguoric227f092009-10-01 16:12:16 -050031void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
32 ram_addr_t size,
33 ram_addr_t phys_offset,
34 ram_addr_t region_offset);
35static inline void cpu_register_physical_memory(target_phys_addr_t start_addr,
36 ram_addr_t size,
37 ram_addr_t phys_offset)
Paul Brook1ad21342009-05-19 16:17:58 +010038{
39 cpu_register_physical_memory_offset(start_addr, size, phys_offset, 0);
40}
41
Anthony Liguoric227f092009-10-01 16:12:16 -050042ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
Cam Macdonell84b89d72010-07-26 18:10:57 -060043ram_addr_t qemu_ram_alloc_from_ptr(DeviceState *dev, const char *name,
44 ram_addr_t size, void *host);
Alex Williamson1724f042010-06-25 11:09:35 -060045ram_addr_t qemu_ram_alloc(DeviceState *dev, const char *name, ram_addr_t size);
Anthony Liguoric227f092009-10-01 16:12:16 -050046void qemu_ram_free(ram_addr_t addr);
Paul Brook1ad21342009-05-19 16:17:58 +010047/* This should only be used for ram local to a device. */
Anthony Liguoric227f092009-10-01 16:12:16 -050048void *qemu_get_ram_ptr(ram_addr_t addr);
Paul Brook1ad21342009-05-19 16:17:58 +010049/* This should not be used by devices. */
Anthony Liguoric227f092009-10-01 16:12:16 -050050ram_addr_t qemu_ram_addr_from_host(void *ptr);
Paul Brook1ad21342009-05-19 16:17:58 +010051
Blue Swirld60efc62009-08-25 18:29:31 +000052int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
53 CPUWriteMemoryFunc * const *mem_write,
Paul Brook1ad21342009-05-19 16:17:58 +010054 void *opaque);
55void cpu_unregister_io_memory(int table_address);
56
Anthony Liguoric227f092009-10-01 16:12:16 -050057void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
Paul Brook1ad21342009-05-19 16:17:58 +010058 int len, int is_write);
Anthony Liguoric227f092009-10-01 16:12:16 -050059static inline void cpu_physical_memory_read(target_phys_addr_t addr,
Paul Brook1ad21342009-05-19 16:17:58 +010060 uint8_t *buf, int len)
61{
62 cpu_physical_memory_rw(addr, buf, len, 0);
63}
Anthony Liguoric227f092009-10-01 16:12:16 -050064static inline void cpu_physical_memory_write(target_phys_addr_t addr,
Paul Brook1ad21342009-05-19 16:17:58 +010065 const uint8_t *buf, int len)
66{
67 cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
68}
Anthony Liguoric227f092009-10-01 16:12:16 -050069void *cpu_physical_memory_map(target_phys_addr_t addr,
70 target_phys_addr_t *plen,
Paul Brook1ad21342009-05-19 16:17:58 +010071 int is_write);
Anthony Liguoric227f092009-10-01 16:12:16 -050072void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
73 int is_write, target_phys_addr_t access_len);
Paul Brook1ad21342009-05-19 16:17:58 +010074void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
75void cpu_unregister_map_client(void *cookie);
76
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +020077struct CPUPhysMemoryClient;
78typedef struct CPUPhysMemoryClient CPUPhysMemoryClient;
79struct CPUPhysMemoryClient {
80 void (*set_memory)(struct CPUPhysMemoryClient *client,
81 target_phys_addr_t start_addr,
82 ram_addr_t size,
83 ram_addr_t phys_offset);
84 int (*sync_dirty_bitmap)(struct CPUPhysMemoryClient *client,
85 target_phys_addr_t start_addr,
86 target_phys_addr_t end_addr);
87 int (*migration_log)(struct CPUPhysMemoryClient *client,
88 int enable);
89 QLIST_ENTRY(CPUPhysMemoryClient) list;
90};
91
92void cpu_register_phys_memory_client(CPUPhysMemoryClient *);
93void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *);
94
Blue Swirl6842a082010-03-21 19:47:13 +000095/* Coalesced MMIO regions are areas where write operations can be reordered.
96 * This usually implies that write operations are side-effect free. This allows
97 * batching which can make a major impact on performance when using
98 * virtualization.
99 */
100void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
101
102void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
103
104void qemu_flush_coalesced_mmio_buffer(void);
105
Anthony Liguoric227f092009-10-01 16:12:16 -0500106uint32_t ldub_phys(target_phys_addr_t addr);
107uint32_t lduw_phys(target_phys_addr_t addr);
108uint32_t ldl_phys(target_phys_addr_t addr);
109uint64_t ldq_phys(target_phys_addr_t addr);
110void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
111void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
112void stb_phys(target_phys_addr_t addr, uint32_t val);
113void stw_phys(target_phys_addr_t addr, uint32_t val);
114void stl_phys(target_phys_addr_t addr, uint32_t val);
115void stq_phys(target_phys_addr_t addr, uint64_t val);
Paul Brook1ad21342009-05-19 16:17:58 +0100116
Anthony Liguoric227f092009-10-01 16:12:16 -0500117void cpu_physical_memory_write_rom(target_phys_addr_t addr,
Paul Brook1ad21342009-05-19 16:17:58 +0100118 const uint8_t *buf, int len);
119
120#define IO_MEM_SHIFT 3
121
122#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
123#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
124#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
125#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
126
127/* Acts like a ROM when read and like a device when written. */
128#define IO_MEM_ROMD (1)
129#define IO_MEM_SUBPAGE (2)
Paul Brook1ad21342009-05-19 16:17:58 +0100130
Paul Brookb3755a92010-03-12 16:54:58 +0000131#endif
132
Paul Brook1ad21342009-05-19 16:17:58 +0100133#endif /* !CPU_COMMON_H */