blob: 42a5fa0a7c805ec451b61c45bcf9a837dd1f9197 [file] [log] [blame]
bellard5a9fdfe2003-06-15 20:02:25 +00001/*
2 * defines common to all virtual CPUs
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard5a9fdfe2003-06-15 20:02:25 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard5a9fdfe2003-06-15 20:02:25 +000018 */
19#ifndef CPU_ALL_H
20#define CPU_ALL_H
21
blueswir17d99a002009-01-14 19:00:36 +000022#include "qemu-common.h"
Paul Brook1ad21342009-05-19 16:17:58 +010023#include "cpu-common.h"
bellard0ac4bd52004-01-04 15:44:17 +000024
ths5fafdf22007-09-16 21:08:06 +000025/* some important defines:
26 *
bellard0ac4bd52004-01-04 15:44:17 +000027 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
28 * memory accesses.
ths5fafdf22007-09-16 21:08:06 +000029 *
Juan Quintelae2542fe2009-07-27 16:13:06 +020030 * HOST_WORDS_BIGENDIAN : if defined, the host cpu is big endian and
bellard0ac4bd52004-01-04 15:44:17 +000031 * otherwise little endian.
ths5fafdf22007-09-16 21:08:06 +000032 *
bellard0ac4bd52004-01-04 15:44:17 +000033 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
ths5fafdf22007-09-16 21:08:06 +000034 *
bellard0ac4bd52004-01-04 15:44:17 +000035 * TARGET_WORDS_BIGENDIAN : same for target cpu
36 */
37
Juan Quintelae2542fe2009-07-27 16:13:06 +020038#if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
bellardf193c792004-03-21 17:06:25 +000039#define BSWAP_NEEDED
40#endif
41
42#ifdef BSWAP_NEEDED
43
44static inline uint16_t tswap16(uint16_t s)
45{
46 return bswap16(s);
47}
48
49static inline uint32_t tswap32(uint32_t s)
50{
51 return bswap32(s);
52}
53
54static inline uint64_t tswap64(uint64_t s)
55{
56 return bswap64(s);
57}
58
59static inline void tswap16s(uint16_t *s)
60{
61 *s = bswap16(*s);
62}
63
64static inline void tswap32s(uint32_t *s)
65{
66 *s = bswap32(*s);
67}
68
69static inline void tswap64s(uint64_t *s)
70{
71 *s = bswap64(*s);
72}
73
74#else
75
76static inline uint16_t tswap16(uint16_t s)
77{
78 return s;
79}
80
81static inline uint32_t tswap32(uint32_t s)
82{
83 return s;
84}
85
86static inline uint64_t tswap64(uint64_t s)
87{
88 return s;
89}
90
91static inline void tswap16s(uint16_t *s)
92{
93}
94
95static inline void tswap32s(uint32_t *s)
96{
97}
98
99static inline void tswap64s(uint64_t *s)
100{
101}
102
103#endif
104
105#if TARGET_LONG_SIZE == 4
106#define tswapl(s) tswap32(s)
107#define tswapls(s) tswap32s((uint32_t *)(s))
bellard0a962c02005-02-10 22:00:27 +0000108#define bswaptls(s) bswap32s(s)
bellardf193c792004-03-21 17:06:25 +0000109#else
110#define tswapl(s) tswap64(s)
111#define tswapls(s) tswap64s((uint64_t *)(s))
bellard0a962c02005-02-10 22:00:27 +0000112#define bswaptls(s) bswap64s(s)
bellardf193c792004-03-21 17:06:25 +0000113#endif
114
bellard61382a52003-10-27 21:22:23 +0000115/* CPU memory access without any memory or io remapping */
116
bellard83d73962004-02-22 11:53:50 +0000117/*
118 * the generic syntax for the memory accesses is:
119 *
120 * load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
121 *
122 * store: st{type}{size}{endian}_{access_type}(ptr, val)
123 *
124 * type is:
125 * (empty): integer access
126 * f : float access
ths5fafdf22007-09-16 21:08:06 +0000127 *
bellard83d73962004-02-22 11:53:50 +0000128 * sign is:
129 * (empty): for floats or 32 bit size
130 * u : unsigned
131 * s : signed
132 *
133 * size is:
134 * b: 8 bits
135 * w: 16 bits
136 * l: 32 bits
137 * q: 64 bits
ths5fafdf22007-09-16 21:08:06 +0000138 *
bellard83d73962004-02-22 11:53:50 +0000139 * endian is:
140 * (empty): target cpu endianness or 8 bit access
141 * r : reversed target cpu endianness (not implemented yet)
142 * be : big endian (not implemented yet)
143 * le : little endian (not implemented yet)
144 *
145 * access_type is:
146 * raw : host memory access
147 * user : user mode access using soft MMU
148 * kernel : kernel mode access using soft MMU
149 */
bellard5a9fdfe2003-06-15 20:02:25 +0000150
Paolo Bonzinicbbab922011-07-28 12:10:30 +0200151/* target-endianness CPU memory access functions */
bellard2df3b952005-11-19 17:47:39 +0000152#if defined(TARGET_WORDS_BIGENDIAN)
153#define lduw_p(p) lduw_be_p(p)
154#define ldsw_p(p) ldsw_be_p(p)
155#define ldl_p(p) ldl_be_p(p)
156#define ldq_p(p) ldq_be_p(p)
157#define ldfl_p(p) ldfl_be_p(p)
158#define ldfq_p(p) ldfq_be_p(p)
159#define stw_p(p, v) stw_be_p(p, v)
160#define stl_p(p, v) stl_be_p(p, v)
161#define stq_p(p, v) stq_be_p(p, v)
162#define stfl_p(p, v) stfl_be_p(p, v)
163#define stfq_p(p, v) stfq_be_p(p, v)
164#else
165#define lduw_p(p) lduw_le_p(p)
166#define ldsw_p(p) ldsw_le_p(p)
167#define ldl_p(p) ldl_le_p(p)
168#define ldq_p(p) ldq_le_p(p)
169#define ldfl_p(p) ldfl_le_p(p)
170#define ldfq_p(p) ldfq_le_p(p)
171#define stw_p(p, v) stw_le_p(p, v)
172#define stl_p(p, v) stl_le_p(p, v)
173#define stq_p(p, v) stq_le_p(p, v)
174#define stfl_p(p, v) stfl_le_p(p, v)
175#define stfq_p(p, v) stfq_le_p(p, v)
bellard5a9fdfe2003-06-15 20:02:25 +0000176#endif
177
bellard61382a52003-10-27 21:22:23 +0000178/* MMU memory access macros */
179
pbrook53a59602006-03-25 19:31:22 +0000180#if defined(CONFIG_USER_ONLY)
aurel320e62fd72008-12-08 18:12:11 +0000181#include <assert.h>
182#include "qemu-types.h"
183
pbrook53a59602006-03-25 19:31:22 +0000184/* On some host systems the guest address space is reserved on the host.
185 * This allows the guest address space to be offset to a convenient location.
186 */
Paul Brook379f6692009-07-17 12:48:08 +0100187#if defined(CONFIG_USE_GUEST_BASE)
188extern unsigned long guest_base;
189extern int have_guest_base;
Paul Brook68a1c812010-05-29 02:27:35 +0100190extern unsigned long reserved_va;
Paul Brook379f6692009-07-17 12:48:08 +0100191#define GUEST_BASE guest_base
Aurelien Jarno18e9ea82010-07-30 21:09:10 +0200192#define RESERVED_VA reserved_va
Paul Brook379f6692009-07-17 12:48:08 +0100193#else
194#define GUEST_BASE 0ul
Aurelien Jarno18e9ea82010-07-30 21:09:10 +0200195#define RESERVED_VA 0ul
Paul Brook379f6692009-07-17 12:48:08 +0100196#endif
pbrook53a59602006-03-25 19:31:22 +0000197
198/* All direct uses of g2h and h2g need to go away for usermode softmmu. */
199#define g2h(x) ((void *)((unsigned long)(x) + GUEST_BASE))
Richard Hendersonb9f83122010-03-10 14:36:58 -0800200
201#if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS
202#define h2g_valid(x) 1
203#else
204#define h2g_valid(x) ({ \
205 unsigned long __guest = (unsigned long)(x) - GUEST_BASE; \
206 __guest < (1ul << TARGET_VIRT_ADDR_SPACE_BITS); \
207})
208#endif
209
aurel320e62fd72008-12-08 18:12:11 +0000210#define h2g(x) ({ \
211 unsigned long __ret = (unsigned long)(x) - GUEST_BASE; \
212 /* Check if given address fits target address space */ \
Richard Hendersonb9f83122010-03-10 14:36:58 -0800213 assert(h2g_valid(x)); \
aurel320e62fd72008-12-08 18:12:11 +0000214 (abi_ulong)__ret; \
215})
pbrook53a59602006-03-25 19:31:22 +0000216
217#define saddr(x) g2h(x)
218#define laddr(x) g2h(x)
219
220#else /* !CONFIG_USER_ONLY */
bellardc27004e2005-01-03 23:35:10 +0000221/* NOTE: we use double casts if pointers and target_ulong have
222 different sizes */
pbrook53a59602006-03-25 19:31:22 +0000223#define saddr(x) (uint8_t *)(long)(x)
224#define laddr(x) (uint8_t *)(long)(x)
225#endif
226
227#define ldub_raw(p) ldub_p(laddr((p)))
228#define ldsb_raw(p) ldsb_p(laddr((p)))
229#define lduw_raw(p) lduw_p(laddr((p)))
230#define ldsw_raw(p) ldsw_p(laddr((p)))
231#define ldl_raw(p) ldl_p(laddr((p)))
232#define ldq_raw(p) ldq_p(laddr((p)))
233#define ldfl_raw(p) ldfl_p(laddr((p)))
234#define ldfq_raw(p) ldfq_p(laddr((p)))
235#define stb_raw(p, v) stb_p(saddr((p)), v)
236#define stw_raw(p, v) stw_p(saddr((p)), v)
237#define stl_raw(p, v) stl_p(saddr((p)), v)
238#define stq_raw(p, v) stq_p(saddr((p)), v)
239#define stfl_raw(p, v) stfl_p(saddr((p)), v)
240#define stfq_raw(p, v) stfq_p(saddr((p)), v)
bellardc27004e2005-01-03 23:35:10 +0000241
242
ths5fafdf22007-09-16 21:08:06 +0000243#if defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +0000244
245/* if user mode, no other memory access functions */
246#define ldub(p) ldub_raw(p)
247#define ldsb(p) ldsb_raw(p)
248#define lduw(p) lduw_raw(p)
249#define ldsw(p) ldsw_raw(p)
250#define ldl(p) ldl_raw(p)
251#define ldq(p) ldq_raw(p)
252#define ldfl(p) ldfl_raw(p)
253#define ldfq(p) ldfq_raw(p)
254#define stb(p, v) stb_raw(p, v)
255#define stw(p, v) stw_raw(p, v)
256#define stl(p, v) stl_raw(p, v)
257#define stq(p, v) stq_raw(p, v)
258#define stfl(p, v) stfl_raw(p, v)
259#define stfq(p, v) stfq_raw(p, v)
260
261#define ldub_code(p) ldub_raw(p)
262#define ldsb_code(p) ldsb_raw(p)
263#define lduw_code(p) lduw_raw(p)
264#define ldsw_code(p) ldsw_raw(p)
265#define ldl_code(p) ldl_raw(p)
j_mayerbc98a7e2007-04-04 07:55:12 +0000266#define ldq_code(p) ldq_raw(p)
bellard61382a52003-10-27 21:22:23 +0000267
268#define ldub_kernel(p) ldub_raw(p)
269#define ldsb_kernel(p) ldsb_raw(p)
270#define lduw_kernel(p) lduw_raw(p)
271#define ldsw_kernel(p) ldsw_raw(p)
272#define ldl_kernel(p) ldl_raw(p)
j_mayerbc98a7e2007-04-04 07:55:12 +0000273#define ldq_kernel(p) ldq_raw(p)
bellard0ac4bd52004-01-04 15:44:17 +0000274#define ldfl_kernel(p) ldfl_raw(p)
275#define ldfq_kernel(p) ldfq_raw(p)
bellard61382a52003-10-27 21:22:23 +0000276#define stb_kernel(p, v) stb_raw(p, v)
277#define stw_kernel(p, v) stw_raw(p, v)
278#define stl_kernel(p, v) stl_raw(p, v)
279#define stq_kernel(p, v) stq_raw(p, v)
bellard0ac4bd52004-01-04 15:44:17 +0000280#define stfl_kernel(p, v) stfl_raw(p, v)
281#define stfq_kernel(p, vt) stfq_raw(p, v)
bellard61382a52003-10-27 21:22:23 +0000282
283#endif /* defined(CONFIG_USER_ONLY) */
284
bellard5a9fdfe2003-06-15 20:02:25 +0000285/* page related stuff */
286
aurel3203875442008-04-22 20:45:18 +0000287#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
bellard5a9fdfe2003-06-15 20:02:25 +0000288#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
289#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
290
pbrook53a59602006-03-25 19:31:22 +0000291/* ??? These should be the larger of unsigned long and target_ulong. */
bellard83fb7ad2004-07-05 21:25:26 +0000292extern unsigned long qemu_real_host_page_size;
bellard83fb7ad2004-07-05 21:25:26 +0000293extern unsigned long qemu_host_page_size;
294extern unsigned long qemu_host_page_mask;
bellard5a9fdfe2003-06-15 20:02:25 +0000295
bellard83fb7ad2004-07-05 21:25:26 +0000296#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
bellard5a9fdfe2003-06-15 20:02:25 +0000297
298/* same as PROT_xxx */
299#define PAGE_READ 0x0001
300#define PAGE_WRITE 0x0002
301#define PAGE_EXEC 0x0004
302#define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
303#define PAGE_VALID 0x0008
304/* original state of the write flag (used when tracking self-modifying
305 code */
ths5fafdf22007-09-16 21:08:06 +0000306#define PAGE_WRITE_ORG 0x0010
Paul Brook2e9a5712010-05-05 16:32:59 +0100307#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
308/* FIXME: Code that sets/uses this is broken and needs to go away. */
balrog50a95692007-12-12 01:16:23 +0000309#define PAGE_RESERVED 0x0020
Paul Brook2e9a5712010-05-05 16:32:59 +0100310#endif
bellard5a9fdfe2003-06-15 20:02:25 +0000311
Paul Brookb480d9b2010-03-12 23:23:29 +0000312#if defined(CONFIG_USER_ONLY)
bellard5a9fdfe2003-06-15 20:02:25 +0000313void page_dump(FILE *f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800314
Paul Brookb480d9b2010-03-12 23:23:29 +0000315typedef int (*walk_memory_regions_fn)(void *, abi_ulong,
316 abi_ulong, unsigned long);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800317int walk_memory_regions(void *, walk_memory_regions_fn);
318
pbrook53a59602006-03-25 19:31:22 +0000319int page_get_flags(target_ulong address);
320void page_set_flags(target_ulong start, target_ulong end, int flags);
ths3d97b402007-11-02 19:02:07 +0000321int page_check_range(target_ulong start, target_ulong len, int flags);
Paul Brookb480d9b2010-03-12 23:23:29 +0000322#endif
bellard5a9fdfe2003-06-15 20:02:25 +0000323
thsc5be9f02007-02-28 20:20:53 +0000324CPUState *cpu_copy(CPUState *env);
Glauber Costa950f1472009-06-09 12:15:18 -0400325CPUState *qemu_get_cpu(int cpu);
thsc5be9f02007-02-28 20:20:53 +0000326
Jan Kiszkaf5c848e2011-01-21 21:48:08 +0100327#define CPU_DUMP_CODE 0x00010000
328
Stefan Weil9a78eea2010-10-22 23:03:33 +0200329void cpu_dump_state(CPUState *env, FILE *f, fprintf_function cpu_fprintf,
bellard7fe48482004-10-09 18:08:01 +0000330 int flags);
Stefan Weil9a78eea2010-10-22 23:03:33 +0200331void cpu_dump_statistics(CPUState *env, FILE *f, fprintf_function cpu_fprintf,
332 int flags);
bellard7fe48482004-10-09 18:08:01 +0000333
malca5e50b22009-02-01 22:19:27 +0000334void QEMU_NORETURN cpu_abort(CPUState *env, const char *fmt, ...)
Stefan Weil2c80e422010-10-13 20:54:27 +0200335 GCC_FMT_ATTR(2, 3);
bellardf0aca822005-11-21 23:22:06 +0000336extern CPUState *first_cpu;
bellarde2f22892003-06-25 16:09:48 +0000337extern CPUState *cpu_single_env;
Paolo Bonzinidb1a4972010-03-10 11:38:55 +0100338
Richard Henderson9c762192011-05-04 13:34:24 -0700339/* Flags for use in ENV->INTERRUPT_PENDING.
340
341 The numbers assigned here are non-sequential in order to preserve
342 binary compatibility with the vmstate dump. Bit 0 (0x0001) was
343 previously used for CPU_INTERRUPT_EXIT, and is cleared when loading
344 the vmstate dump. */
345
346/* External hardware interrupt pending. This is typically used for
347 interrupts from devices. */
348#define CPU_INTERRUPT_HARD 0x0002
349
350/* Exit the current TB. This is typically used when some system-level device
351 makes some change to the memory mapping. E.g. the a20 line change. */
352#define CPU_INTERRUPT_EXITTB 0x0004
353
354/* Halt the CPU. */
355#define CPU_INTERRUPT_HALT 0x0020
356
357/* Debug event pending. */
358#define CPU_INTERRUPT_DEBUG 0x0080
359
360/* Several target-specific external hardware interrupts. Each target/cpu.h
361 should define proper names based on these defines. */
362#define CPU_INTERRUPT_TGT_EXT_0 0x0008
363#define CPU_INTERRUPT_TGT_EXT_1 0x0010
364#define CPU_INTERRUPT_TGT_EXT_2 0x0040
365#define CPU_INTERRUPT_TGT_EXT_3 0x0200
366#define CPU_INTERRUPT_TGT_EXT_4 0x1000
367
368/* Several target-specific internal interrupts. These differ from the
369 preceeding target-specific interrupts in that they are intended to
370 originate from within the cpu itself, typically in response to some
371 instruction being executed. These, therefore, are not masked while
372 single-stepping within the debugger. */
373#define CPU_INTERRUPT_TGT_INT_0 0x0100
374#define CPU_INTERRUPT_TGT_INT_1 0x0400
375#define CPU_INTERRUPT_TGT_INT_2 0x0800
376
377/* First unused bit: 0x2000. */
378
Richard Henderson3125f762011-05-04 13:34:25 -0700379/* The set of all bits that should be masked when single-stepping. */
380#define CPU_INTERRUPT_SSTEP_MASK \
381 (CPU_INTERRUPT_HARD \
382 | CPU_INTERRUPT_TGT_EXT_0 \
383 | CPU_INTERRUPT_TGT_EXT_1 \
384 | CPU_INTERRUPT_TGT_EXT_2 \
385 | CPU_INTERRUPT_TGT_EXT_3 \
386 | CPU_INTERRUPT_TGT_EXT_4)
bellard98699962005-11-26 10:29:22 +0000387
Jan Kiszkaec6959d2011-04-13 01:32:56 +0200388#ifndef CONFIG_USER_ONLY
389typedef void (*CPUInterruptHandler)(CPUState *, int);
390
391extern CPUInterruptHandler cpu_interrupt_handler;
392
393static inline void cpu_interrupt(CPUState *s, int mask)
394{
395 cpu_interrupt_handler(s, mask);
396}
397#else /* USER_ONLY */
398void cpu_interrupt(CPUState *env, int mask);
399#endif /* USER_ONLY */
400
bellardb54ad042004-05-20 13:42:52 +0000401void cpu_reset_interrupt(CPUState *env, int mask);
bellard68a79312003-06-30 13:12:32 +0000402
aurel323098dba2009-03-07 21:28:24 +0000403void cpu_exit(CPUState *s);
404
Blue Swirlf3e27032011-05-21 12:16:05 +0000405bool qemu_cpu_has_work(CPUState *env);
aliguori6a4955a2009-04-24 18:03:20 +0000406
aliguoria1d1bb32008-11-18 20:07:32 +0000407/* Breakpoint/watchpoint flags */
408#define BP_MEM_READ 0x01
409#define BP_MEM_WRITE 0x02
410#define BP_MEM_ACCESS (BP_MEM_READ | BP_MEM_WRITE)
aliguori06d55cc2008-11-18 20:24:06 +0000411#define BP_STOP_BEFORE_ACCESS 0x04
aliguori6e140f22008-11-18 20:37:55 +0000412#define BP_WATCHPOINT_HIT 0x08
aliguoria1d1bb32008-11-18 20:07:32 +0000413#define BP_GDB 0x10
aliguori2dc9f412008-11-18 20:56:59 +0000414#define BP_CPU 0x20
aliguoria1d1bb32008-11-18 20:07:32 +0000415
416int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
417 CPUBreakpoint **breakpoint);
418int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags);
419void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint);
420void cpu_breakpoint_remove_all(CPUState *env, int mask);
421int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
422 int flags, CPUWatchpoint **watchpoint);
423int cpu_watchpoint_remove(CPUState *env, target_ulong addr,
424 target_ulong len, int flags);
425void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint);
426void cpu_watchpoint_remove_all(CPUState *env, int mask);
edgar_igl60897d32008-05-09 08:25:14 +0000427
428#define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */
429#define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */
430#define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */
431
bellardc33a3462003-07-29 20:50:33 +0000432void cpu_single_step(CPUState *env, int enabled);
bellardd95dc322004-06-20 12:35:26 +0000433void cpu_reset(CPUState *s);
Marcelo Tosatti3ae95012010-05-04 09:45:24 -0300434int cpu_is_stopped(CPUState *env);
Marcelo Tosattie82bcec2010-05-04 09:45:22 -0300435void run_on_cpu(CPUState *env, void (*func)(void *data), void *data);
bellard4c3a88a2003-07-26 12:06:08 +0000436
ths5fafdf22007-09-16 21:08:06 +0000437#define CPU_LOG_TB_OUT_ASM (1 << 0)
bellard9fddaa02004-05-21 12:59:32 +0000438#define CPU_LOG_TB_IN_ASM (1 << 1)
bellardf193c792004-03-21 17:06:25 +0000439#define CPU_LOG_TB_OP (1 << 2)
440#define CPU_LOG_TB_OP_OPT (1 << 3)
441#define CPU_LOG_INT (1 << 4)
442#define CPU_LOG_EXEC (1 << 5)
443#define CPU_LOG_PCALL (1 << 6)
bellardfd872592004-05-12 19:11:15 +0000444#define CPU_LOG_IOPORT (1 << 7)
bellard9fddaa02004-05-21 12:59:32 +0000445#define CPU_LOG_TB_CPU (1 << 8)
aliguorieca1bdf2009-01-26 19:54:31 +0000446#define CPU_LOG_RESET (1 << 9)
bellardf193c792004-03-21 17:06:25 +0000447
448/* define log items */
449typedef struct CPULogItem {
450 int mask;
451 const char *name;
452 const char *help;
453} CPULogItem;
454
blueswir1c7cd6a32008-10-02 18:27:46 +0000455extern const CPULogItem cpu_log_items[];
bellardf193c792004-03-21 17:06:25 +0000456
bellard34865132003-10-05 14:28:56 +0000457void cpu_set_log(int log_flags);
458void cpu_set_log_filename(const char *filename);
bellardf193c792004-03-21 17:06:25 +0000459int cpu_str_to_log_mask(const char *str);
bellard34865132003-10-05 14:28:56 +0000460
Paul Brookb3755a92010-03-12 16:54:58 +0000461#if !defined(CONFIG_USER_ONLY)
462
Paul Brook4fcc5622010-03-01 03:46:18 +0000463/* Return the physical page corresponding to a virtual one. Use it
464 only for debugging because no protection checks are done. Return -1
465 if no page found. */
466target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
467
bellard33417e72003-08-10 21:47:01 +0000468/* memory API */
469
bellardedf75d52004-01-04 17:43:30 +0000470extern int phys_ram_fd;
Anthony Liguoric227f092009-10-01 16:12:16 -0500471extern ram_addr_t ram_size;
Alex Williamsonf471a172010-06-11 11:11:42 -0600472
Huang Yingcd19cfa2011-03-02 08:56:19 +0100473/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
474#define RAM_PREALLOC_MASK (1 << 0)
475
Alex Williamsonf471a172010-06-11 11:11:42 -0600476typedef struct RAMBlock {
477 uint8_t *host;
478 ram_addr_t offset;
479 ram_addr_t length;
Huang Yingcd19cfa2011-03-02 08:56:19 +0100480 uint32_t flags;
Alex Williamsoncc9e98c2010-06-25 11:09:43 -0600481 char idstr[256];
Alex Williamsonf471a172010-06-11 11:11:42 -0600482 QLIST_ENTRY(RAMBlock) next;
Alex Williamson04b16652010-07-02 11:13:17 -0600483#if defined(__linux__) && !defined(TARGET_S390X)
484 int fd;
485#endif
Alex Williamsonf471a172010-06-11 11:11:42 -0600486} RAMBlock;
487
488typedef struct RAMList {
489 uint8_t *phys_dirty;
Paolo Bonzini85d59fe2011-08-12 13:18:14 +0200490 QLIST_HEAD(, RAMBlock) blocks;
Alex Williamsonf471a172010-06-11 11:11:42 -0600491} RAMList;
492extern RAMList ram_list;
bellardedf75d52004-01-04 17:43:30 +0000493
Marcelo Tosattic9027602010-03-01 20:25:08 -0300494extern const char *mem_path;
495extern int mem_prealloc;
496
bellardedf75d52004-01-04 17:43:30 +0000497/* physical memory access */
pbrook0f459d12008-06-09 00:20:13 +0000498
499/* MMIO pages are identified by a combination of an IO device index and
500 3 flags. The ROMD code stores the page ram offset in iotlb entry,
501 so only a limited number of ids are avaiable. */
502
bellard98699962005-11-26 10:29:22 +0000503#define IO_MEM_NB_ENTRIES (1 << (TARGET_PAGE_BITS - IO_MEM_SHIFT))
bellardedf75d52004-01-04 17:43:30 +0000504
pbrook0f459d12008-06-09 00:20:13 +0000505/* Flags stored in the low bits of the TLB virtual address. These are
506 defined so that fast path ram access is all zeros. */
507/* Zero if TLB entry is valid. */
508#define TLB_INVALID_MASK (1 << 3)
509/* Set if TLB entry references a clean RAM page. The iotlb entry will
510 contain the page physical address. */
511#define TLB_NOTDIRTY (1 << 4)
512/* Set if TLB entry is an IO callback. */
513#define TLB_MMIO (1 << 5)
514
aliguori74576192008-10-06 14:02:03 +0000515#define VGA_DIRTY_FLAG 0x01
516#define CODE_DIRTY_FLAG 0x02
aliguori74576192008-10-06 14:02:03 +0000517#define MIGRATION_DIRTY_FLAG 0x08
bellard0a962c02005-02-10 22:00:27 +0000518
bellard1ccde1c2004-02-06 19:46:14 +0000519/* read dirty bit (return 0 or 1) */
Anthony Liguoric227f092009-10-01 16:12:16 -0500520static inline int cpu_physical_memory_is_dirty(ram_addr_t addr)
bellard1ccde1c2004-02-06 19:46:14 +0000521{
Alex Williamsonf471a172010-06-11 11:11:42 -0600522 return ram_list.phys_dirty[addr >> TARGET_PAGE_BITS] == 0xff;
bellard0a962c02005-02-10 22:00:27 +0000523}
524
Yoshiaki Tamuraca39b462010-03-23 16:39:52 +0900525static inline int cpu_physical_memory_get_dirty_flags(ram_addr_t addr)
526{
Alex Williamsonf471a172010-06-11 11:11:42 -0600527 return ram_list.phys_dirty[addr >> TARGET_PAGE_BITS];
Yoshiaki Tamuraca39b462010-03-23 16:39:52 +0900528}
529
Anthony Liguoric227f092009-10-01 16:12:16 -0500530static inline int cpu_physical_memory_get_dirty(ram_addr_t addr,
bellard0a962c02005-02-10 22:00:27 +0000531 int dirty_flags)
532{
Alex Williamsonf471a172010-06-11 11:11:42 -0600533 return ram_list.phys_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags;
bellard1ccde1c2004-02-06 19:46:14 +0000534}
535
Anthony Liguoric227f092009-10-01 16:12:16 -0500536static inline void cpu_physical_memory_set_dirty(ram_addr_t addr)
bellard1ccde1c2004-02-06 19:46:14 +0000537{
Alex Williamsonf471a172010-06-11 11:11:42 -0600538 ram_list.phys_dirty[addr >> TARGET_PAGE_BITS] = 0xff;
bellard1ccde1c2004-02-06 19:46:14 +0000539}
540
Yoshiaki Tamuraca39b462010-03-23 16:39:52 +0900541static inline int cpu_physical_memory_set_dirty_flags(ram_addr_t addr,
542 int dirty_flags)
543{
Alex Williamsonf471a172010-06-11 11:11:42 -0600544 return ram_list.phys_dirty[addr >> TARGET_PAGE_BITS] |= dirty_flags;
Yoshiaki Tamuraca39b462010-03-23 16:39:52 +0900545}
546
547static inline void cpu_physical_memory_mask_dirty_range(ram_addr_t start,
548 int length,
549 int dirty_flags)
550{
551 int i, mask, len;
552 uint8_t *p;
553
554 len = length >> TARGET_PAGE_BITS;
555 mask = ~dirty_flags;
Alex Williamsonf471a172010-06-11 11:11:42 -0600556 p = ram_list.phys_dirty + (start >> TARGET_PAGE_BITS);
Yoshiaki Tamuraca39b462010-03-23 16:39:52 +0900557 for (i = 0; i < len; i++) {
558 p[i] &= mask;
559 }
560}
561
Anthony Liguoric227f092009-10-01 16:12:16 -0500562void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +0000563 int dirty_flags);
bellard04c504c2005-08-21 09:24:50 +0000564void cpu_tlb_update_dirty(CPUState *env);
bellard1ccde1c2004-02-06 19:46:14 +0000565
aliguori74576192008-10-06 14:02:03 +0000566int cpu_physical_memory_set_dirty_tracking(int enable);
567
568int cpu_physical_memory_get_dirty_tracking(void);
569
Anthony Liguoric227f092009-10-01 16:12:16 -0500570int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
571 target_phys_addr_t end_addr);
aliguori2bec46d2008-11-24 20:21:41 +0000572
Anthony PERARDe5896b12011-02-07 12:19:23 +0100573int cpu_physical_log_start(target_phys_addr_t start_addr,
574 ram_addr_t size);
575
576int cpu_physical_log_stop(target_phys_addr_t start_addr,
577 ram_addr_t size);
578
Stefan Weil055403b2010-10-22 23:03:32 +0200579void dump_exec_info(FILE *f, fprintf_function cpu_fprintf);
Paul Brookb3755a92010-03-12 16:54:58 +0000580#endif /* !CONFIG_USER_ONLY */
581
582int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
583 uint8_t *buf, int len, int is_write);
584
bellard5a9fdfe2003-06-15 20:02:25 +0000585#endif /* CPU_ALL_H */