blob: 216387752a95169d97585632823bf2529cac9146 [file] [log] [blame]
bellard267002c2004-06-03 18:46:20 +00001/*
j_mayer3cbee152007-10-28 23:42:18 +00002 * QEMU PowerMac CUDA device support
ths5fafdf22007-09-16 21:08:06 +00003 *
j_mayer3cbee152007-10-28 23:42:18 +00004 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
ths5fafdf22007-09-16 21:08:06 +00006 *
bellard267002c2004-06-03 18:46:20 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
pbrook87ecb682007-11-17 17:14:51 +000025#include "hw.h"
j_mayer3cbee152007-10-28 23:42:18 +000026#include "ppc_mac.h"
pbrook87ecb682007-11-17 17:14:51 +000027#include "qemu-timer.h"
28#include "sysemu.h"
bellard267002c2004-06-03 18:46:20 +000029
bellard61271e52005-07-07 21:45:18 +000030/* XXX: implement all timer modes */
31
blueswir1ea026b22008-12-24 09:38:16 +000032/* debug CUDA */
bellard819e7122004-06-21 16:47:13 +000033//#define DEBUG_CUDA
blueswir1ea026b22008-12-24 09:38:16 +000034
35/* debug CUDA packets */
bellard819e7122004-06-21 16:47:13 +000036//#define DEBUG_CUDA_PACKET
37
blueswir1ea026b22008-12-24 09:38:16 +000038#ifdef DEBUG_CUDA
39#define CUDA_DPRINTF(fmt, args...) \
40do { printf("CUDA: " fmt , ##args); } while (0)
41#else
42#define CUDA_DPRINTF(fmt, args...)
43#endif
44
bellard267002c2004-06-03 18:46:20 +000045/* Bits in B data register: all active low */
46#define TREQ 0x08 /* Transfer request (input) */
47#define TACK 0x10 /* Transfer acknowledge (output) */
48#define TIP 0x20 /* Transfer in progress (output) */
49
50/* Bits in ACR */
51#define SR_CTRL 0x1c /* Shift register control bits */
52#define SR_EXT 0x0c /* Shift on external clock */
53#define SR_OUT 0x10 /* Shift out if 1 */
54
55/* Bits in IFR and IER */
56#define IER_SET 0x80 /* set bits in IER */
57#define IER_CLR 0 /* clear bits in IER */
58#define SR_INT 0x04 /* Shift register full/empty */
59#define T1_INT 0x40 /* Timer 1 interrupt */
bellard61271e52005-07-07 21:45:18 +000060#define T2_INT 0x20 /* Timer 2 interrupt */
bellard267002c2004-06-03 18:46:20 +000061
62/* Bits in ACR */
63#define T1MODE 0xc0 /* Timer 1 mode */
64#define T1MODE_CONT 0x40 /* continuous interrupts */
65
66/* commands (1st byte) */
67#define ADB_PACKET 0
68#define CUDA_PACKET 1
69#define ERROR_PACKET 2
70#define TIMER_PACKET 3
71#define POWER_PACKET 4
72#define MACIIC_PACKET 5
73#define PMU_PACKET 6
74
75
76/* CUDA commands (2nd byte) */
77#define CUDA_WARM_START 0x0
78#define CUDA_AUTOPOLL 0x1
79#define CUDA_GET_6805_ADDR 0x2
80#define CUDA_GET_TIME 0x3
81#define CUDA_GET_PRAM 0x7
82#define CUDA_SET_6805_ADDR 0x8
83#define CUDA_SET_TIME 0x9
84#define CUDA_POWERDOWN 0xa
85#define CUDA_POWERUP_TIME 0xb
86#define CUDA_SET_PRAM 0xc
87#define CUDA_MS_RESET 0xd
88#define CUDA_SEND_DFAC 0xe
89#define CUDA_BATTERY_SWAP_SENSE 0x10
90#define CUDA_RESET_SYSTEM 0x11
91#define CUDA_SET_IPL 0x12
92#define CUDA_FILE_SERVER_FLAG 0x13
93#define CUDA_SET_AUTO_RATE 0x14
94#define CUDA_GET_AUTO_RATE 0x16
95#define CUDA_SET_DEVICE_LIST 0x19
96#define CUDA_GET_DEVICE_LIST 0x1a
97#define CUDA_SET_ONE_SECOND_MODE 0x1b
98#define CUDA_SET_POWER_MESSAGES 0x21
99#define CUDA_GET_SET_IIC 0x22
100#define CUDA_WAKEUP 0x23
101#define CUDA_TIMER_TICKLE 0x24
102#define CUDA_COMBINED_FORMAT_IIC 0x25
103
104#define CUDA_TIMER_FREQ (4700000 / 6)
bellarde2733d22004-06-21 22:46:10 +0000105#define CUDA_ADB_POLL_FREQ 50
bellard267002c2004-06-03 18:46:20 +0000106
bellardd7ce2962005-02-09 00:07:08 +0000107/* CUDA returns time_t's offset from Jan 1, 1904, not 1970 */
108#define RTC_OFFSET 2082844800
109
bellard267002c2004-06-03 18:46:20 +0000110typedef struct CUDATimer {
ths5fafdf22007-09-16 21:08:06 +0000111 int index;
bellard61271e52005-07-07 21:45:18 +0000112 uint16_t latch;
bellard267002c2004-06-03 18:46:20 +0000113 uint16_t counter_value; /* counter value at load time */
114 int64_t load_time;
115 int64_t next_irq_time;
116 QEMUTimer *timer;
117} CUDATimer;
118
119typedef struct CUDAState {
120 /* cuda registers */
121 uint8_t b; /* B-side data */
122 uint8_t a; /* A-side data */
123 uint8_t dirb; /* B-side direction (1=output) */
124 uint8_t dira; /* A-side direction (1=output) */
125 uint8_t sr; /* Shift register */
126 uint8_t acr; /* Auxiliary control register */
127 uint8_t pcr; /* Peripheral control register */
128 uint8_t ifr; /* Interrupt flag register */
129 uint8_t ier; /* Interrupt enable register */
130 uint8_t anh; /* A-side data, no handshake */
131
132 CUDATimer timers[2];
ths3b46e622007-09-17 08:09:54 +0000133
bellard267002c2004-06-03 18:46:20 +0000134 uint8_t last_b; /* last value of B register */
135 uint8_t last_acr; /* last value of B register */
ths3b46e622007-09-17 08:09:54 +0000136
bellard267002c2004-06-03 18:46:20 +0000137 int data_in_size;
138 int data_in_index;
139 int data_out_index;
140
pbrookd537cf62007-04-07 18:14:41 +0000141 qemu_irq irq;
bellard267002c2004-06-03 18:46:20 +0000142 uint8_t autopoll;
143 uint8_t data_in[128];
144 uint8_t data_out[16];
bellarde2733d22004-06-21 22:46:10 +0000145 QEMUTimer *adb_poll_timer;
bellard267002c2004-06-03 18:46:20 +0000146} CUDAState;
147
148static CUDAState cuda_state;
149ADBBusState adb_bus;
150
151static void cuda_update(CUDAState *s);
ths5fafdf22007-09-16 21:08:06 +0000152static void cuda_receive_packet_from_host(CUDAState *s,
bellard267002c2004-06-03 18:46:20 +0000153 const uint8_t *data, int len);
ths5fafdf22007-09-16 21:08:06 +0000154static void cuda_timer_update(CUDAState *s, CUDATimer *ti,
bellard819e7122004-06-21 16:47:13 +0000155 int64_t current_time);
bellard267002c2004-06-03 18:46:20 +0000156
157static void cuda_update_irq(CUDAState *s)
158{
bellard819e7122004-06-21 16:47:13 +0000159 if (s->ifr & s->ier & (SR_INT | T1_INT)) {
pbrookd537cf62007-04-07 18:14:41 +0000160 qemu_irq_raise(s->irq);
bellard267002c2004-06-03 18:46:20 +0000161 } else {
pbrookd537cf62007-04-07 18:14:41 +0000162 qemu_irq_lower(s->irq);
bellard267002c2004-06-03 18:46:20 +0000163 }
164}
165
166static unsigned int get_counter(CUDATimer *s)
167{
168 int64_t d;
169 unsigned int counter;
170
ths5fafdf22007-09-16 21:08:06 +0000171 d = muldiv64(qemu_get_clock(vm_clock) - s->load_time,
bellard267002c2004-06-03 18:46:20 +0000172 CUDA_TIMER_FREQ, ticks_per_sec);
bellard61271e52005-07-07 21:45:18 +0000173 if (s->index == 0) {
174 /* the timer goes down from latch to -1 (period of latch + 2) */
175 if (d <= (s->counter_value + 1)) {
176 counter = (s->counter_value - d) & 0xffff;
177 } else {
178 counter = (d - (s->counter_value + 1)) % (s->latch + 2);
ths5fafdf22007-09-16 21:08:06 +0000179 counter = (s->latch - counter) & 0xffff;
bellard61271e52005-07-07 21:45:18 +0000180 }
bellard267002c2004-06-03 18:46:20 +0000181 } else {
bellard61271e52005-07-07 21:45:18 +0000182 counter = (s->counter_value - d) & 0xffff;
bellard267002c2004-06-03 18:46:20 +0000183 }
184 return counter;
185}
186
bellard819e7122004-06-21 16:47:13 +0000187static void set_counter(CUDAState *s, CUDATimer *ti, unsigned int val)
bellard267002c2004-06-03 18:46:20 +0000188{
blueswir1ea026b22008-12-24 09:38:16 +0000189 CUDA_DPRINTF("T%d.counter=%d\n", 1 + (ti->timer == NULL), val);
bellard819e7122004-06-21 16:47:13 +0000190 ti->load_time = qemu_get_clock(vm_clock);
191 ti->counter_value = val;
192 cuda_timer_update(s, ti, ti->load_time);
bellard267002c2004-06-03 18:46:20 +0000193}
194
195static int64_t get_next_irq_time(CUDATimer *s, int64_t current_time)
196{
bellard61271e52005-07-07 21:45:18 +0000197 int64_t d, next_time;
198 unsigned int counter;
199
bellard267002c2004-06-03 18:46:20 +0000200 /* current counter value */
ths5fafdf22007-09-16 21:08:06 +0000201 d = muldiv64(current_time - s->load_time,
bellard267002c2004-06-03 18:46:20 +0000202 CUDA_TIMER_FREQ, ticks_per_sec);
bellard61271e52005-07-07 21:45:18 +0000203 /* the timer goes down from latch to -1 (period of latch + 2) */
204 if (d <= (s->counter_value + 1)) {
205 counter = (s->counter_value - d) & 0xffff;
206 } else {
207 counter = (d - (s->counter_value + 1)) % (s->latch + 2);
ths5fafdf22007-09-16 21:08:06 +0000208 counter = (s->latch - counter) & 0xffff;
bellard61271e52005-07-07 21:45:18 +0000209 }
ths3b46e622007-09-17 08:09:54 +0000210
bellard61271e52005-07-07 21:45:18 +0000211 /* Note: we consider the irq is raised on 0 */
212 if (counter == 0xffff) {
213 next_time = d + s->latch + 1;
214 } else if (counter == 0) {
215 next_time = d + s->latch + 2;
216 } else {
217 next_time = d + counter;
bellard267002c2004-06-03 18:46:20 +0000218 }
blueswir1ea026b22008-12-24 09:38:16 +0000219 CUDA_DPRINTF("latch=%d counter=%" PRId64 " delta_next=%" PRId64 "\n",
220 s->latch, d, next_time - d);
ths5fafdf22007-09-16 21:08:06 +0000221 next_time = muldiv64(next_time, ticks_per_sec, CUDA_TIMER_FREQ) +
bellard267002c2004-06-03 18:46:20 +0000222 s->load_time;
223 if (next_time <= current_time)
224 next_time = current_time + 1;
225 return next_time;
226}
227
ths5fafdf22007-09-16 21:08:06 +0000228static void cuda_timer_update(CUDAState *s, CUDATimer *ti,
bellard819e7122004-06-21 16:47:13 +0000229 int64_t current_time)
230{
231 if (!ti->timer)
232 return;
233 if ((s->acr & T1MODE) != T1MODE_CONT) {
234 qemu_del_timer(ti->timer);
235 } else {
236 ti->next_irq_time = get_next_irq_time(ti, current_time);
237 qemu_mod_timer(ti->timer, ti->next_irq_time);
238 }
239}
240
bellard267002c2004-06-03 18:46:20 +0000241static void cuda_timer1(void *opaque)
242{
243 CUDAState *s = opaque;
244 CUDATimer *ti = &s->timers[0];
245
bellard819e7122004-06-21 16:47:13 +0000246 cuda_timer_update(s, ti, ti->next_irq_time);
bellard267002c2004-06-03 18:46:20 +0000247 s->ifr |= T1_INT;
248 cuda_update_irq(s);
249}
250
251static uint32_t cuda_readb(void *opaque, target_phys_addr_t addr)
252{
253 CUDAState *s = opaque;
254 uint32_t val;
255
256 addr = (addr >> 9) & 0xf;
257 switch(addr) {
258 case 0:
259 val = s->b;
260 break;
261 case 1:
262 val = s->a;
263 break;
264 case 2:
265 val = s->dirb;
266 break;
267 case 3:
268 val = s->dira;
269 break;
270 case 4:
271 val = get_counter(&s->timers[0]) & 0xff;
272 s->ifr &= ~T1_INT;
273 cuda_update_irq(s);
274 break;
275 case 5:
276 val = get_counter(&s->timers[0]) >> 8;
bellard267002c2004-06-03 18:46:20 +0000277 cuda_update_irq(s);
278 break;
279 case 6:
280 val = s->timers[0].latch & 0xff;
281 break;
282 case 7:
bellard61271e52005-07-07 21:45:18 +0000283 /* XXX: check this */
bellard267002c2004-06-03 18:46:20 +0000284 val = (s->timers[0].latch >> 8) & 0xff;
285 break;
286 case 8:
287 val = get_counter(&s->timers[1]) & 0xff;
bellard61271e52005-07-07 21:45:18 +0000288 s->ifr &= ~T2_INT;
bellard267002c2004-06-03 18:46:20 +0000289 break;
290 case 9:
291 val = get_counter(&s->timers[1]) >> 8;
292 break;
293 case 10:
bellard819e7122004-06-21 16:47:13 +0000294 val = s->sr;
295 s->ifr &= ~SR_INT;
296 cuda_update_irq(s);
bellard267002c2004-06-03 18:46:20 +0000297 break;
298 case 11:
299 val = s->acr;
300 break;
301 case 12:
302 val = s->pcr;
303 break;
304 case 13:
305 val = s->ifr;
ths5fafdf22007-09-16 21:08:06 +0000306 if (s->ifr & s->ier)
bellardb7c7b182005-07-23 14:01:47 +0000307 val |= 0x80;
bellard267002c2004-06-03 18:46:20 +0000308 break;
309 case 14:
bellardb7c7b182005-07-23 14:01:47 +0000310 val = s->ier | 0x80;
bellard267002c2004-06-03 18:46:20 +0000311 break;
312 default:
313 case 15:
314 val = s->anh;
315 break;
316 }
bellard819e7122004-06-21 16:47:13 +0000317 if (addr != 13 || val != 0)
blueswir1ea026b22008-12-24 09:38:16 +0000318 CUDA_DPRINTF("read: reg=0x%x val=%02x\n", (int)addr, val);
bellard267002c2004-06-03 18:46:20 +0000319 return val;
320}
321
322static void cuda_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
323{
324 CUDAState *s = opaque;
ths3b46e622007-09-17 08:09:54 +0000325
bellard267002c2004-06-03 18:46:20 +0000326 addr = (addr >> 9) & 0xf;
blueswir1ea026b22008-12-24 09:38:16 +0000327 CUDA_DPRINTF("write: reg=0x%x val=%02x\n", (int)addr, val);
bellard267002c2004-06-03 18:46:20 +0000328
329 switch(addr) {
330 case 0:
331 s->b = val;
332 cuda_update(s);
333 break;
334 case 1:
335 s->a = val;
336 break;
337 case 2:
338 s->dirb = val;
339 break;
340 case 3:
341 s->dira = val;
342 break;
343 case 4:
bellard61271e52005-07-07 21:45:18 +0000344 s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
345 cuda_timer_update(s, &s->timers[0], qemu_get_clock(vm_clock));
bellard267002c2004-06-03 18:46:20 +0000346 break;
347 case 5:
bellard61271e52005-07-07 21:45:18 +0000348 s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
349 s->ifr &= ~T1_INT;
350 set_counter(s, &s->timers[0], s->timers[0].latch);
bellard267002c2004-06-03 18:46:20 +0000351 break;
352 case 6:
353 s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
bellard819e7122004-06-21 16:47:13 +0000354 cuda_timer_update(s, &s->timers[0], qemu_get_clock(vm_clock));
bellard267002c2004-06-03 18:46:20 +0000355 break;
356 case 7:
357 s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
bellard61271e52005-07-07 21:45:18 +0000358 s->ifr &= ~T1_INT;
bellard819e7122004-06-21 16:47:13 +0000359 cuda_timer_update(s, &s->timers[0], qemu_get_clock(vm_clock));
bellard267002c2004-06-03 18:46:20 +0000360 break;
361 case 8:
bellard61271e52005-07-07 21:45:18 +0000362 s->timers[1].latch = val;
bellard819e7122004-06-21 16:47:13 +0000363 set_counter(s, &s->timers[1], val);
bellard267002c2004-06-03 18:46:20 +0000364 break;
365 case 9:
bellard61271e52005-07-07 21:45:18 +0000366 set_counter(s, &s->timers[1], (val << 8) | s->timers[1].latch);
bellard267002c2004-06-03 18:46:20 +0000367 break;
368 case 10:
369 s->sr = val;
370 break;
371 case 11:
372 s->acr = val;
bellard819e7122004-06-21 16:47:13 +0000373 cuda_timer_update(s, &s->timers[0], qemu_get_clock(vm_clock));
bellard267002c2004-06-03 18:46:20 +0000374 cuda_update(s);
375 break;
376 case 12:
377 s->pcr = val;
378 break;
379 case 13:
380 /* reset bits */
381 s->ifr &= ~val;
382 cuda_update_irq(s);
383 break;
384 case 14:
385 if (val & IER_SET) {
386 /* set bits */
387 s->ier |= val & 0x7f;
388 } else {
389 /* reset bits */
390 s->ier &= ~val;
391 }
392 cuda_update_irq(s);
393 break;
394 default:
395 case 15:
396 s->anh = val;
397 break;
398 }
399}
400
401/* NOTE: TIP and TREQ are negated */
402static void cuda_update(CUDAState *s)
403{
bellard819e7122004-06-21 16:47:13 +0000404 int packet_received, len;
bellard267002c2004-06-03 18:46:20 +0000405
bellard819e7122004-06-21 16:47:13 +0000406 packet_received = 0;
407 if (!(s->b & TIP)) {
408 /* transfer requested from host */
409
410 if (s->acr & SR_OUT) {
411 /* data output */
412 if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) {
413 if (s->data_out_index < sizeof(s->data_out)) {
blueswir1ea026b22008-12-24 09:38:16 +0000414 CUDA_DPRINTF("send: %02x\n", s->sr);
bellard819e7122004-06-21 16:47:13 +0000415 s->data_out[s->data_out_index++] = s->sr;
416 s->ifr |= SR_INT;
417 cuda_update_irq(s);
418 }
bellard267002c2004-06-03 18:46:20 +0000419 }
bellard819e7122004-06-21 16:47:13 +0000420 } else {
421 if (s->data_in_index < s->data_in_size) {
422 /* data input */
423 if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) {
424 s->sr = s->data_in[s->data_in_index++];
blueswir1ea026b22008-12-24 09:38:16 +0000425 CUDA_DPRINTF("recv: %02x\n", s->sr);
bellard819e7122004-06-21 16:47:13 +0000426 /* indicate end of transfer */
427 if (s->data_in_index >= s->data_in_size) {
428 s->b = (s->b | TREQ);
429 }
430 s->ifr |= SR_INT;
431 cuda_update_irq(s);
432 }
433 }
434 }
435 } else {
436 /* no transfer requested: handle sync case */
437 if ((s->last_b & TIP) && (s->b & TACK) != (s->last_b & TACK)) {
438 /* update TREQ state each time TACK change state */
439 if (s->b & TACK)
440 s->b = (s->b | TREQ);
441 else
442 s->b = (s->b & ~TREQ);
bellard267002c2004-06-03 18:46:20 +0000443 s->ifr |= SR_INT;
444 cuda_update_irq(s);
bellard819e7122004-06-21 16:47:13 +0000445 } else {
446 if (!(s->last_b & TIP)) {
thse91c8a72007-06-03 13:35:16 +0000447 /* handle end of host to cuda transfer */
bellard819e7122004-06-21 16:47:13 +0000448 packet_received = (s->data_out_index > 0);
thse91c8a72007-06-03 13:35:16 +0000449 /* always an IRQ at the end of transfer */
bellard819e7122004-06-21 16:47:13 +0000450 s->ifr |= SR_INT;
451 cuda_update_irq(s);
452 }
453 /* signal if there is data to read */
454 if (s->data_in_index < s->data_in_size) {
455 s->b = (s->b & ~TREQ);
456 }
bellard267002c2004-06-03 18:46:20 +0000457 }
458 }
459
bellard267002c2004-06-03 18:46:20 +0000460 s->last_acr = s->acr;
461 s->last_b = s->b;
bellard819e7122004-06-21 16:47:13 +0000462
463 /* NOTE: cuda_receive_packet_from_host() can call cuda_update()
464 recursively */
465 if (packet_received) {
466 len = s->data_out_index;
467 s->data_out_index = 0;
468 cuda_receive_packet_from_host(s, s->data_out, len);
469 }
bellard267002c2004-06-03 18:46:20 +0000470}
471
ths5fafdf22007-09-16 21:08:06 +0000472static void cuda_send_packet_to_host(CUDAState *s,
bellard267002c2004-06-03 18:46:20 +0000473 const uint8_t *data, int len)
474{
bellard819e7122004-06-21 16:47:13 +0000475#ifdef DEBUG_CUDA_PACKET
476 {
477 int i;
478 printf("cuda_send_packet_to_host:\n");
479 for(i = 0; i < len; i++)
480 printf(" %02x", data[i]);
481 printf("\n");
482 }
483#endif
bellard267002c2004-06-03 18:46:20 +0000484 memcpy(s->data_in, data, len);
485 s->data_in_size = len;
486 s->data_in_index = 0;
487 cuda_update(s);
488 s->ifr |= SR_INT;
489 cuda_update_irq(s);
490}
491
bellard7db4eea2004-07-06 20:57:47 +0000492static void cuda_adb_poll(void *opaque)
bellarde2733d22004-06-21 22:46:10 +0000493{
494 CUDAState *s = opaque;
495 uint8_t obuf[ADB_MAX_OUT_LEN + 2];
496 int olen;
497
498 olen = adb_poll(&adb_bus, obuf + 2);
499 if (olen > 0) {
500 obuf[0] = ADB_PACKET;
501 obuf[1] = 0x40; /* polled data */
502 cuda_send_packet_to_host(s, obuf, olen + 2);
503 }
ths5fafdf22007-09-16 21:08:06 +0000504 qemu_mod_timer(s->adb_poll_timer,
505 qemu_get_clock(vm_clock) +
bellarde2733d22004-06-21 22:46:10 +0000506 (ticks_per_sec / CUDA_ADB_POLL_FREQ));
507}
508
ths5fafdf22007-09-16 21:08:06 +0000509static void cuda_receive_packet(CUDAState *s,
bellard267002c2004-06-03 18:46:20 +0000510 const uint8_t *data, int len)
511{
512 uint8_t obuf[16];
bellarde2733d22004-06-21 22:46:10 +0000513 int ti, autopoll;
bellard267002c2004-06-03 18:46:20 +0000514
515 switch(data[0]) {
516 case CUDA_AUTOPOLL:
bellarde2733d22004-06-21 22:46:10 +0000517 autopoll = (data[1] != 0);
518 if (autopoll != s->autopoll) {
519 s->autopoll = autopoll;
520 if (autopoll) {
ths5fafdf22007-09-16 21:08:06 +0000521 qemu_mod_timer(s->adb_poll_timer,
522 qemu_get_clock(vm_clock) +
bellarde2733d22004-06-21 22:46:10 +0000523 (ticks_per_sec / CUDA_ADB_POLL_FREQ));
524 } else {
525 qemu_del_timer(s->adb_poll_timer);
526 }
527 }
bellard267002c2004-06-03 18:46:20 +0000528 obuf[0] = CUDA_PACKET;
529 obuf[1] = data[1];
530 cuda_send_packet_to_host(s, obuf, 2);
531 break;
532 case CUDA_GET_TIME:
bellarddccfafc2005-04-23 18:16:54 +0000533 case CUDA_SET_TIME:
bellard267002c2004-06-03 18:46:20 +0000534 /* XXX: add time support ? */
bellardd7ce2962005-02-09 00:07:08 +0000535 ti = time(NULL) + RTC_OFFSET;
bellard267002c2004-06-03 18:46:20 +0000536 obuf[0] = CUDA_PACKET;
537 obuf[1] = 0;
538 obuf[2] = 0;
539 obuf[3] = ti >> 24;
540 obuf[4] = ti >> 16;
541 obuf[5] = ti >> 8;
542 obuf[6] = ti;
543 cuda_send_packet_to_host(s, obuf, 7);
544 break;
bellard267002c2004-06-03 18:46:20 +0000545 case CUDA_FILE_SERVER_FLAG:
546 case CUDA_SET_DEVICE_LIST:
547 case CUDA_SET_AUTO_RATE:
548 case CUDA_SET_POWER_MESSAGES:
549 obuf[0] = CUDA_PACKET;
550 obuf[1] = 0;
551 cuda_send_packet_to_host(s, obuf, 2);
552 break;
bellardd7ce2962005-02-09 00:07:08 +0000553 case CUDA_POWERDOWN:
554 obuf[0] = CUDA_PACKET;
555 obuf[1] = 0;
556 cuda_send_packet_to_host(s, obuf, 2);
557 qemu_system_shutdown_request();
558 break;
j_mayer06869702007-09-19 04:46:57 +0000559 case CUDA_RESET_SYSTEM:
560 obuf[0] = CUDA_PACKET;
561 obuf[1] = 0;
562 cuda_send_packet_to_host(s, obuf, 2);
563 qemu_system_reset_request();
564 break;
bellard267002c2004-06-03 18:46:20 +0000565 default:
566 break;
567 }
568}
569
ths5fafdf22007-09-16 21:08:06 +0000570static void cuda_receive_packet_from_host(CUDAState *s,
bellard267002c2004-06-03 18:46:20 +0000571 const uint8_t *data, int len)
572{
bellard819e7122004-06-21 16:47:13 +0000573#ifdef DEBUG_CUDA_PACKET
574 {
575 int i;
bellardcadae952005-06-05 15:24:23 +0000576 printf("cuda_receive_packet_from_host:\n");
bellard819e7122004-06-21 16:47:13 +0000577 for(i = 0; i < len; i++)
578 printf(" %02x", data[i]);
579 printf("\n");
580 }
581#endif
bellard267002c2004-06-03 18:46:20 +0000582 switch(data[0]) {
583 case ADB_PACKET:
bellarde2733d22004-06-21 22:46:10 +0000584 {
585 uint8_t obuf[ADB_MAX_OUT_LEN + 2];
586 int olen;
587 olen = adb_request(&adb_bus, obuf + 2, data + 1, len - 1);
bellard38f0b142004-07-12 20:16:00 +0000588 if (olen > 0) {
bellarde2733d22004-06-21 22:46:10 +0000589 obuf[0] = ADB_PACKET;
590 obuf[1] = 0x00;
591 } else {
bellard38f0b142004-07-12 20:16:00 +0000592 /* error */
bellarde2733d22004-06-21 22:46:10 +0000593 obuf[0] = ADB_PACKET;
bellard38f0b142004-07-12 20:16:00 +0000594 obuf[1] = -olen;
595 olen = 0;
bellarde2733d22004-06-21 22:46:10 +0000596 }
597 cuda_send_packet_to_host(s, obuf, olen + 2);
598 }
bellard267002c2004-06-03 18:46:20 +0000599 break;
600 case CUDA_PACKET:
601 cuda_receive_packet(s, data + 1, len - 1);
602 break;
603 }
604}
605
606static void cuda_writew (void *opaque, target_phys_addr_t addr, uint32_t value)
607{
608}
609
610static void cuda_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
611{
612}
613
614static uint32_t cuda_readw (void *opaque, target_phys_addr_t addr)
615{
616 return 0;
617}
618
619static uint32_t cuda_readl (void *opaque, target_phys_addr_t addr)
620{
621 return 0;
622}
623
624static CPUWriteMemoryFunc *cuda_write[] = {
625 &cuda_writeb,
626 &cuda_writew,
627 &cuda_writel,
628};
629
630static CPUReadMemoryFunc *cuda_read[] = {
631 &cuda_readb,
632 &cuda_readw,
633 &cuda_readl,
634};
635
blueswir16e6b7362008-12-28 18:27:10 +0000636static void cuda_reset(void *opaque)
637{
638 CUDAState *s = opaque;
639
640 s->b = 0;
641 s->a = 0;
642 s->dirb = 0;
643 s->dira = 0;
644 s->sr = 0;
645 s->acr = 0;
646 s->pcr = 0;
647 s->ifr = 0;
648 s->ier = 0;
649 // s->ier = T1_INT | SR_INT;
650 s->anh = 0;
651 s->data_in_size = 0;
652 s->data_in_index = 0;
653 s->data_out_index = 0;
654 s->autopoll = 0;
655
656 s->timers[0].latch = 0xffff;
657 set_counter(s, &s->timers[0], 0xffff);
658
659 s->timers[1].latch = 0;
660 set_counter(s, &s->timers[1], 0xffff);
661}
662
j_mayer3cbee152007-10-28 23:42:18 +0000663void cuda_init (int *cuda_mem_index, qemu_irq irq)
bellard267002c2004-06-03 18:46:20 +0000664{
665 CUDAState *s = &cuda_state;
bellard267002c2004-06-03 18:46:20 +0000666
bellard819e7122004-06-21 16:47:13 +0000667 s->irq = irq;
668
bellard61271e52005-07-07 21:45:18 +0000669 s->timers[0].index = 0;
bellard267002c2004-06-03 18:46:20 +0000670 s->timers[0].timer = qemu_new_timer(vm_clock, cuda_timer1, s);
bellard61271e52005-07-07 21:45:18 +0000671
672 s->timers[1].index = 1;
bellarde2733d22004-06-21 22:46:10 +0000673
674 s->adb_poll_timer = qemu_new_timer(vm_clock, cuda_adb_poll, s);
j_mayer3cbee152007-10-28 23:42:18 +0000675 *cuda_mem_index = cpu_register_io_memory(0, cuda_read, cuda_write, s);
blueswir16e6b7362008-12-28 18:27:10 +0000676 qemu_register_reset(cuda_reset, s);
677 cuda_reset(s);
bellard267002c2004-06-03 18:46:20 +0000678}