blob: 0743af6ed6ac63781961eb88fc801144b3f3ed51 [file] [log] [blame]
aliguori610626a2009-03-12 20:25:12 +00001/*
2 * ioapic.c IOAPIC emulation logic
3 *
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 *
6 * Split the ioapic logic from apic.c
7 * Xiantao Zhang <xiantao.zhang@intel.com>
8 *
9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2 of the License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
18 *
19 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000020 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
aliguori610626a2009-03-12 20:25:12 +000021 */
22
23#include "hw.h"
24#include "pc.h"
Blue Swirlaa28b9b2010-03-21 19:46:26 +000025#include "apic.h"
Jan Kiszka0280b572011-02-03 22:54:11 +010026#include "ioapic.h"
aliguori610626a2009-03-12 20:25:12 +000027#include "qemu-timer.h"
28#include "host-utils.h"
Blue Swirl96051112010-06-19 07:41:43 +000029#include "sysbus.h"
aliguori610626a2009-03-12 20:25:12 +000030
31//#define DEBUG_IOAPIC
32
Blue Swirl9af9b332010-05-31 18:59:45 +000033#ifdef DEBUG_IOAPIC
34#define DPRINTF(fmt, ...) \
35 do { printf("ioapic: " fmt , ## __VA_ARGS__); } while (0)
36#else
37#define DPRINTF(fmt, ...)
38#endif
39
Jan Kiszka0280b572011-02-03 22:54:11 +010040#define MAX_IOAPICS 1
41
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010042#define IOAPIC_VERSION 0x11
aliguori610626a2009-03-12 20:25:12 +000043
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010044#define IOAPIC_LVT_DEST_SHIFT 56
45#define IOAPIC_LVT_MASKED_SHIFT 16
46#define IOAPIC_LVT_TRIGGER_MODE_SHIFT 15
47#define IOAPIC_LVT_REMOTE_IRR_SHIFT 14
48#define IOAPIC_LVT_POLARITY_SHIFT 13
49#define IOAPIC_LVT_DELIV_STATUS_SHIFT 12
50#define IOAPIC_LVT_DEST_MODE_SHIFT 11
51#define IOAPIC_LVT_DELIV_MODE_SHIFT 8
52
53#define IOAPIC_LVT_MASKED (1 << IOAPIC_LVT_MASKED_SHIFT)
54#define IOAPIC_LVT_REMOTE_IRR (1 << IOAPIC_LVT_REMOTE_IRR_SHIFT)
55
56#define IOAPIC_TRIGGER_EDGE 0
57#define IOAPIC_TRIGGER_LEVEL 1
aliguori610626a2009-03-12 20:25:12 +000058
59/*io{apic,sapic} delivery mode*/
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010060#define IOAPIC_DM_FIXED 0x0
61#define IOAPIC_DM_LOWEST_PRIORITY 0x1
62#define IOAPIC_DM_PMI 0x2
63#define IOAPIC_DM_NMI 0x4
64#define IOAPIC_DM_INIT 0x5
65#define IOAPIC_DM_SIPI 0x6
66#define IOAPIC_DM_EXTINT 0x7
67#define IOAPIC_DM_MASK 0x7
68
69#define IOAPIC_VECTOR_MASK 0xff
70
71#define IOAPIC_IOREGSEL 0x00
72#define IOAPIC_IOWIN 0x10
73
74#define IOAPIC_REG_ID 0x00
75#define IOAPIC_REG_VER 0x01
76#define IOAPIC_REG_ARB 0x02
77#define IOAPIC_REG_REDTBL_BASE 0x10
78#define IOAPIC_ID 0x00
79
80#define IOAPIC_ID_SHIFT 24
81#define IOAPIC_ID_MASK 0xf
82
83#define IOAPIC_VER_ENTRIES_SHIFT 16
aliguori610626a2009-03-12 20:25:12 +000084
Blue Swirl96051112010-06-19 07:41:43 +000085typedef struct IOAPICState IOAPICState;
86
aliguori610626a2009-03-12 20:25:12 +000087struct IOAPICState {
Blue Swirl96051112010-06-19 07:41:43 +000088 SysBusDevice busdev;
Jan Kiszka4d5bf5f2011-10-17 13:11:27 +020089 MemoryRegion io_memory;
aliguori610626a2009-03-12 20:25:12 +000090 uint8_t id;
91 uint8_t ioregsel;
aliguori610626a2009-03-12 20:25:12 +000092 uint32_t irr;
93 uint64_t ioredtbl[IOAPIC_NUM_PINS];
94};
95
Jan Kiszka0280b572011-02-03 22:54:11 +010096static IOAPICState *ioapics[MAX_IOAPICS];
97
aliguori610626a2009-03-12 20:25:12 +000098static void ioapic_service(IOAPICState *s)
99{
100 uint8_t i;
101 uint8_t trig_mode;
102 uint8_t vector;
103 uint8_t delivery_mode;
104 uint32_t mask;
105 uint64_t entry;
106 uint8_t dest;
107 uint8_t dest_mode;
aliguori610626a2009-03-12 20:25:12 +0000108
109 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
110 mask = 1 << i;
111 if (s->irr & mask) {
112 entry = s->ioredtbl[i];
113 if (!(entry & IOAPIC_LVT_MASKED)) {
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100114 trig_mode = ((entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1);
115 dest = entry >> IOAPIC_LVT_DEST_SHIFT;
116 dest_mode = (entry >> IOAPIC_LVT_DEST_MODE_SHIFT) & 1;
117 delivery_mode =
118 (entry >> IOAPIC_LVT_DELIV_MODE_SHIFT) & IOAPIC_DM_MASK;
Jan Kiszka0280b572011-02-03 22:54:11 +0100119 if (trig_mode == IOAPIC_TRIGGER_EDGE) {
aliguori610626a2009-03-12 20:25:12 +0000120 s->irr &= ~mask;
Jan Kiszka0280b572011-02-03 22:54:11 +0100121 } else {
122 s->ioredtbl[i] |= IOAPIC_LVT_REMOTE_IRR;
123 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100124 if (delivery_mode == IOAPIC_DM_EXTINT) {
aliguori610626a2009-03-12 20:25:12 +0000125 vector = pic_read_irq(isa_pic);
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100126 } else {
127 vector = entry & IOAPIC_VECTOR_MASK;
128 }
aliguori610626a2009-03-12 20:25:12 +0000129 apic_deliver_irq(dest, dest_mode, delivery_mode,
Jan Kiszka1f6f4082011-08-22 17:46:31 +0200130 vector, trig_mode);
aliguori610626a2009-03-12 20:25:12 +0000131 }
132 }
133 }
134}
135
Blue Swirl7d0500c2010-06-17 16:32:47 +0000136static void ioapic_set_irq(void *opaque, int vector, int level)
aliguori610626a2009-03-12 20:25:12 +0000137{
138 IOAPICState *s = opaque;
139
140 /* ISA IRQs map to GSI 1-1 except for IRQ0 which maps
141 * to GSI 2. GSI maps to ioapic 1-1. This is not
142 * the cleanest way of doing it but it should work. */
143
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100144 DPRINTF("%s: %s vec %x\n", __func__, level ? "raise" : "lower", vector);
145 if (vector == 0) {
aliguori610626a2009-03-12 20:25:12 +0000146 vector = 2;
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100147 }
aliguori610626a2009-03-12 20:25:12 +0000148 if (vector >= 0 && vector < IOAPIC_NUM_PINS) {
149 uint32_t mask = 1 << vector;
150 uint64_t entry = s->ioredtbl[vector];
151
Jan Kiszka0035e502011-08-22 17:46:42 +0200152 if (entry & (1 << IOAPIC_LVT_POLARITY_SHIFT)) {
153 level = !level;
154 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100155 if (((entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1) ==
156 IOAPIC_TRIGGER_LEVEL) {
aliguori610626a2009-03-12 20:25:12 +0000157 /* level triggered */
158 if (level) {
159 s->irr |= mask;
160 ioapic_service(s);
161 } else {
162 s->irr &= ~mask;
163 }
164 } else {
Jan Kiszka47f7be32011-04-09 13:18:59 +0200165 /* According to the 82093AA manual, we must ignore edge requests
166 * if the input pin is masked. */
167 if (level && !(entry & IOAPIC_LVT_MASKED)) {
aliguori610626a2009-03-12 20:25:12 +0000168 s->irr |= mask;
169 ioapic_service(s);
170 }
171 }
172 }
173}
174
Jan Kiszka0280b572011-02-03 22:54:11 +0100175void ioapic_eoi_broadcast(int vector)
176{
177 IOAPICState *s;
178 uint64_t entry;
179 int i, n;
180
181 for (i = 0; i < MAX_IOAPICS; i++) {
182 s = ioapics[i];
183 if (!s) {
184 continue;
185 }
186 for (n = 0; n < IOAPIC_NUM_PINS; n++) {
187 entry = s->ioredtbl[n];
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100188 if ((entry & IOAPIC_LVT_REMOTE_IRR)
189 && (entry & IOAPIC_VECTOR_MASK) == vector) {
Jan Kiszka0280b572011-02-03 22:54:11 +0100190 s->ioredtbl[n] = entry & ~IOAPIC_LVT_REMOTE_IRR;
191 if (!(entry & IOAPIC_LVT_MASKED) && (s->irr & (1 << n))) {
192 ioapic_service(s);
193 }
194 }
195 }
196 }
197}
198
Jan Kiszka4d5bf5f2011-10-17 13:11:27 +0200199static uint64_t
200ioapic_mem_read(void *opaque, target_phys_addr_t addr, unsigned int size)
aliguori610626a2009-03-12 20:25:12 +0000201{
202 IOAPICState *s = opaque;
203 int index;
204 uint32_t val = 0;
205
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100206 switch (addr & 0xff) {
207 case IOAPIC_IOREGSEL:
aliguori610626a2009-03-12 20:25:12 +0000208 val = s->ioregsel;
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100209 break;
210 case IOAPIC_IOWIN:
Jan Kiszka1a440962011-10-17 13:11:29 +0200211 if (size != 4) {
212 break;
213 }
aliguori610626a2009-03-12 20:25:12 +0000214 switch (s->ioregsel) {
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100215 case IOAPIC_REG_ID:
216 val = s->id << IOAPIC_ID_SHIFT;
217 break;
218 case IOAPIC_REG_VER:
219 val = IOAPIC_VERSION |
220 ((IOAPIC_NUM_PINS - 1) << IOAPIC_VER_ENTRIES_SHIFT);
221 break;
222 case IOAPIC_REG_ARB:
223 val = 0;
224 break;
225 default:
226 index = (s->ioregsel - IOAPIC_REG_REDTBL_BASE) >> 1;
227 if (index >= 0 && index < IOAPIC_NUM_PINS) {
228 if (s->ioregsel & 1) {
229 val = s->ioredtbl[index] >> 32;
230 } else {
231 val = s->ioredtbl[index] & 0xffffffff;
aliguori610626a2009-03-12 20:25:12 +0000232 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100233 }
aliguori610626a2009-03-12 20:25:12 +0000234 }
Blue Swirl9af9b332010-05-31 18:59:45 +0000235 DPRINTF("read: %08x = %08x\n", s->ioregsel, val);
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100236 break;
aliguori610626a2009-03-12 20:25:12 +0000237 }
238 return val;
239}
240
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100241static void
Jan Kiszka4d5bf5f2011-10-17 13:11:27 +0200242ioapic_mem_write(void *opaque, target_phys_addr_t addr, uint64_t val,
243 unsigned int size)
aliguori610626a2009-03-12 20:25:12 +0000244{
245 IOAPICState *s = opaque;
246 int index;
247
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100248 switch (addr & 0xff) {
249 case IOAPIC_IOREGSEL:
aliguori610626a2009-03-12 20:25:12 +0000250 s->ioregsel = val;
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100251 break;
252 case IOAPIC_IOWIN:
Jan Kiszka1a440962011-10-17 13:11:29 +0200253 if (size != 4) {
254 break;
255 }
Blue Swirl9af9b332010-05-31 18:59:45 +0000256 DPRINTF("write: %08x = %08x\n", s->ioregsel, val);
aliguori610626a2009-03-12 20:25:12 +0000257 switch (s->ioregsel) {
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100258 case IOAPIC_REG_ID:
259 s->id = (val >> IOAPIC_ID_SHIFT) & IOAPIC_ID_MASK;
260 break;
261 case IOAPIC_REG_VER:
262 case IOAPIC_REG_ARB:
263 break;
264 default:
265 index = (s->ioregsel - IOAPIC_REG_REDTBL_BASE) >> 1;
266 if (index >= 0 && index < IOAPIC_NUM_PINS) {
267 if (s->ioregsel & 1) {
268 s->ioredtbl[index] &= 0xffffffff;
269 s->ioredtbl[index] |= (uint64_t)val << 32;
270 } else {
271 s->ioredtbl[index] &= ~0xffffffffULL;
272 s->ioredtbl[index] |= val;
aliguori610626a2009-03-12 20:25:12 +0000273 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100274 ioapic_service(s);
275 }
aliguori610626a2009-03-12 20:25:12 +0000276 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100277 break;
aliguori610626a2009-03-12 20:25:12 +0000278 }
279}
280
Juan Quintela3e9e9882009-09-10 03:04:43 +0200281static const VMStateDescription vmstate_ioapic = {
282 .name = "ioapic",
Jan Kiszka5dce4992011-02-03 22:54:13 +0100283 .version_id = 3,
Juan Quintela3e9e9882009-09-10 03:04:43 +0200284 .minimum_version_id = 1,
285 .minimum_version_id_old = 1,
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100286 .fields = (VMStateField[]) {
Juan Quintela3e9e9882009-09-10 03:04:43 +0200287 VMSTATE_UINT8(id, IOAPICState),
288 VMSTATE_UINT8(ioregsel, IOAPICState),
Jan Kiszka5dce4992011-02-03 22:54:13 +0100289 VMSTATE_UNUSED_V(2, 8), /* to account for qemu-kvm's v2 format */
Jan Kiszka35a74c52011-02-03 22:54:12 +0100290 VMSTATE_UINT32_V(irr, IOAPICState, 2),
Juan Quintela3e9e9882009-09-10 03:04:43 +0200291 VMSTATE_UINT64_ARRAY(ioredtbl, IOAPICState, IOAPIC_NUM_PINS),
292 VMSTATE_END_OF_LIST()
aliguori610626a2009-03-12 20:25:12 +0000293 }
Juan Quintela3e9e9882009-09-10 03:04:43 +0200294};
aliguori610626a2009-03-12 20:25:12 +0000295
Blue Swirl96051112010-06-19 07:41:43 +0000296static void ioapic_reset(DeviceState *d)
aliguori610626a2009-03-12 20:25:12 +0000297{
Blue Swirl96051112010-06-19 07:41:43 +0000298 IOAPICState *s = DO_UPCAST(IOAPICState, busdev.qdev, d);
aliguori610626a2009-03-12 20:25:12 +0000299 int i;
300
Blue Swirl96051112010-06-19 07:41:43 +0000301 s->id = 0;
302 s->ioregsel = 0;
303 s->irr = 0;
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100304 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
305 s->ioredtbl[i] = 1 << IOAPIC_LVT_MASKED_SHIFT;
306 }
aliguori610626a2009-03-12 20:25:12 +0000307}
308
Jan Kiszka4d5bf5f2011-10-17 13:11:27 +0200309static const MemoryRegionOps ioapic_io_ops = {
310 .read = ioapic_mem_read,
311 .write = ioapic_mem_write,
312 .endianness = DEVICE_NATIVE_ENDIAN,
aliguori610626a2009-03-12 20:25:12 +0000313};
314
Blue Swirl96051112010-06-19 07:41:43 +0000315static int ioapic_init1(SysBusDevice *dev)
aliguori610626a2009-03-12 20:25:12 +0000316{
Blue Swirl96051112010-06-19 07:41:43 +0000317 IOAPICState *s = FROM_SYSBUS(IOAPICState, dev);
Jan Kiszka0280b572011-02-03 22:54:11 +0100318 static int ioapic_no;
319
320 if (ioapic_no >= MAX_IOAPICS) {
321 return -1;
322 }
aliguori610626a2009-03-12 20:25:12 +0000323
Jan Kiszka4d5bf5f2011-10-17 13:11:27 +0200324 memory_region_init_io(&s->io_memory, &ioapic_io_ops, s, "ioapic", 0x1000);
Avi Kivity750ecd42011-11-27 11:38:10 +0200325 sysbus_init_mmio(dev, &s->io_memory);
aliguori610626a2009-03-12 20:25:12 +0000326
Blue Swirl96051112010-06-19 07:41:43 +0000327 qdev_init_gpio_in(&dev->qdev, ioapic_set_irq, IOAPIC_NUM_PINS);
aliguori610626a2009-03-12 20:25:12 +0000328
Jan Kiszka0280b572011-02-03 22:54:11 +0100329 ioapics[ioapic_no++] = s;
330
Blue Swirl96051112010-06-19 07:41:43 +0000331 return 0;
aliguori610626a2009-03-12 20:25:12 +0000332}
Blue Swirl96051112010-06-19 07:41:43 +0000333
334static SysBusDeviceInfo ioapic_info = {
335 .init = ioapic_init1,
336 .qdev.name = "ioapic",
337 .qdev.size = sizeof(IOAPICState),
338 .qdev.vmsd = &vmstate_ioapic,
339 .qdev.reset = ioapic_reset,
340 .qdev.no_user = 1,
341};
342
343static void ioapic_register_devices(void)
344{
345 sysbus_register_withprop(&ioapic_info);
346}
347
348device_init(ioapic_register_devices)